radeon.h 79.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
#ifndef __RADEON_H__
#define __RADEON_H__

/* TODO: Here are things that needs to be done :
 *	- surface allocator & initializer : (bit like scratch reg) should
 *	  initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
 *	  related to surface
 *	- WB : write back stuff (do it bit like scratch reg things)
 *	- Vblank : look at Jesse's rework and what we should do
 *	- r600/r700: gart & cp
 *	- cs : clean cs ioctl use bitmap & things like that.
 *	- power management stuff
 *	- Barrier in gart code
 *	- Unmappabled vram ?
 *	- TESTING, TESTING, TESTING
 */

45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62
/* Initialization path:
 *  We expect that acceleration initialization might fail for various
 *  reasons even thought we work hard to make it works on most
 *  configurations. In order to still have a working userspace in such
 *  situation the init path must succeed up to the memory controller
 *  initialization point. Failure before this point are considered as
 *  fatal error. Here is the init callchain :
 *      radeon_device_init  perform common structure, mutex initialization
 *      asic_init           setup the GPU memory layout and perform all
 *                          one time initialization (failure in this
 *                          function are considered fatal)
 *      asic_startup        setup the GPU acceleration, in order to
 *                          follow guideline the first thing this
 *                          function should do is setting the GPU
 *                          memory controller (only MC setup failure
 *                          are considered as fatal)
 */

A
Arun Sharma 已提交
63
#include <linux/atomic.h>
64 65 66 67
#include <linux/wait.h>
#include <linux/list.h>
#include <linux/kref.h>

68 69 70 71
#include <ttm/ttm_bo_api.h>
#include <ttm/ttm_bo_driver.h>
#include <ttm/ttm_placement.h>
#include <ttm/ttm_module.h>
72
#include <ttm/ttm_execbuf_util.h>
73

74
#include "radeon_family.h"
75 76 77 78 79 80 81 82 83 84 85 86 87 88
#include "radeon_mode.h"
#include "radeon_reg.h"

/*
 * Modules parameters.
 */
extern int radeon_no_wb;
extern int radeon_modeset;
extern int radeon_dynclks;
extern int radeon_r4xx_atom;
extern int radeon_agpmode;
extern int radeon_vram_limit;
extern int radeon_gart_size;
extern int radeon_benchmarking;
89
extern int radeon_testing;
90
extern int radeon_connector_table;
91
extern int radeon_tv;
92
extern int radeon_audio;
93
extern int radeon_disp_priority;
94
extern int radeon_hw_i2c;
95
extern int radeon_pcie_gen2;
96
extern int radeon_msi;
97
extern int radeon_lockup_timeout;
98
extern int radeon_fastfb;
99
extern int radeon_dpm;
100 101 102 103 104

/*
 * Copy from radeon_drv.h so we don't have to include both and have conflicting
 * symbol;
 */
105 106
#define RADEON_MAX_USEC_TIMEOUT			100000	/* 100 ms */
#define RADEON_FENCE_JIFFIES_TIMEOUT		(HZ / 2)
107
/* RADEON_IB_POOL_SIZE must be a power of 2 */
108 109 110 111
#define RADEON_IB_POOL_SIZE			16
#define RADEON_DEBUGFS_MAX_COMPONENTS		32
#define RADEONFB_CONN_LIMIT			4
#define RADEON_BIOS_NUM_SCRATCH			8
112

113
/* max number of rings */
C
Christian König 已提交
114
#define RADEON_NUM_RINGS			6
115 116 117

/* fence seq are set to this number when signaled */
#define RADEON_FENCE_SIGNALED_SEQ		0LL
118 119 120

/* internal ring indices */
/* r1xx+ has gfx CP ring */
C
Christian König 已提交
121
#define RADEON_RING_TYPE_GFX_INDEX	0
122 123

/* cayman has 2 compute CP rings */
C
Christian König 已提交
124 125
#define CAYMAN_RING_TYPE_CP1_INDEX	1
#define CAYMAN_RING_TYPE_CP2_INDEX	2
126

127 128
/* R600+ has an async dma ring */
#define R600_RING_TYPE_DMA_INDEX		3
129 130
/* cayman add a second async dma ring */
#define CAYMAN_RING_TYPE_DMA1_INDEX		4
131

C
Christian König 已提交
132 133 134
/* R600+ */
#define R600_RING_TYPE_UVD_INDEX	5

135
/* hardcode those limit for now */
136
#define RADEON_VA_IB_OFFSET			(1 << 20)
137 138
#define RADEON_VA_RESERVED_SIZE			(8 << 20)
#define RADEON_IB_VM_MAX_SIZE			(64 << 10)
139

A
Alex Deucher 已提交
140 141 142 143
/* reset flags */
#define RADEON_RESET_GFX			(1 << 0)
#define RADEON_RESET_COMPUTE			(1 << 1)
#define RADEON_RESET_DMA			(1 << 2)
144 145 146 147 148 149 150 151 152
#define RADEON_RESET_CP				(1 << 3)
#define RADEON_RESET_GRBM			(1 << 4)
#define RADEON_RESET_DMA1			(1 << 5)
#define RADEON_RESET_RLC			(1 << 6)
#define RADEON_RESET_SEM			(1 << 7)
#define RADEON_RESET_IH				(1 << 8)
#define RADEON_RESET_VMC			(1 << 9)
#define RADEON_RESET_MC				(1 << 10)
#define RADEON_RESET_DISPLAY			(1 << 11)
A
Alex Deucher 已提交
153

154 155 156 157 158 159 160
/* max cursor sizes (in pixels) */
#define CURSOR_WIDTH 64
#define CURSOR_HEIGHT 64

#define CIK_CURSOR_WIDTH 128
#define CIK_CURSOR_HEIGHT 128

161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179
/*
 * Errata workarounds.
 */
enum radeon_pll_errata {
	CHIP_ERRATA_R300_CG             = 0x00000001,
	CHIP_ERRATA_PLL_DUMMYREADS      = 0x00000002,
	CHIP_ERRATA_PLL_DELAY           = 0x00000004
};


struct radeon_device;


/*
 * BIOS.
 */
bool radeon_get_bios(struct radeon_device *rdev);

/*
180
 * Dummy page
181
 */
182 183 184 185 186 187 188
struct radeon_dummy_page {
	struct page	*page;
	dma_addr_t	addr;
};
int radeon_dummy_page_init(struct radeon_device *rdev);
void radeon_dummy_page_fini(struct radeon_device *rdev);

189

190 191 192
/*
 * Clocks
 */
193 194 195
struct radeon_clock {
	struct radeon_pll p1pll;
	struct radeon_pll p2pll;
196
	struct radeon_pll dcpll;
197 198 199 200 201
	struct radeon_pll spll;
	struct radeon_pll mpll;
	/* 10 Khz units */
	uint32_t default_mclk;
	uint32_t default_sclk;
202
	uint32_t default_dispclk;
203
	uint32_t current_dispclk;
204
	uint32_t dp_extclk;
205
	uint32_t max_pixel_clock;
206 207
};

208 209 210 211
/*
 * Power management
 */
int radeon_pm_init(struct radeon_device *rdev);
212
void radeon_pm_fini(struct radeon_device *rdev);
213
void radeon_pm_compute_clocks(struct radeon_device *rdev);
214 215
void radeon_pm_suspend(struct radeon_device *rdev);
void radeon_pm_resume(struct radeon_device *rdev);
216 217
void radeon_combios_get_power_modes(struct radeon_device *rdev);
void radeon_atombios_get_power_modes(struct radeon_device *rdev);
218 219 220 221 222
int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
				   u8 clock_type,
				   u32 clock,
				   bool strobe_mode,
				   struct atom_clock_dividers *dividers);
223 224 225 226
int radeon_atom_get_memory_pll_dividers(struct radeon_device *rdev,
					u32 clock,
					bool strobe_mode,
					struct atom_mpll_param *mpll_param);
227
void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
228 229 230 231 232 233 234
int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
					  u16 voltage_level, u8 voltage_type,
					  u32 *gpio_value, u32 *gpio_mask);
void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
					 u32 eng_clock, u32 mem_clock);
int radeon_atom_get_voltage_step(struct radeon_device *rdev,
				 u8 voltage_type, u16 *voltage_step);
235 236
int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
			     u16 voltage_id, u16 *voltage);
237 238 239
int radeon_atom_get_leakage_vddc_based_on_leakage_idx(struct radeon_device *rdev,
						      u16 *voltage,
						      u16 leakage_idx);
240 241 242 243 244 245 246 247 248
int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
				      u8 voltage_type,
				      u16 nominal_voltage,
				      u16 *true_voltage);
int radeon_atom_get_min_voltage(struct radeon_device *rdev,
				u8 voltage_type, u16 *min_voltage);
int radeon_atom_get_max_voltage(struct radeon_device *rdev,
				u8 voltage_type, u16 *max_voltage);
int radeon_atom_get_voltage_table(struct radeon_device *rdev,
249
				  u8 voltage_type, u8 voltage_mode,
250
				  struct atom_voltage_table *voltage_table);
251 252
bool radeon_atom_is_voltage_gpio(struct radeon_device *rdev,
				 u8 voltage_type, u8 voltage_mode);
253 254 255 256 257 258 259 260 261 262 263 264 265 266
void radeon_atom_update_memory_dll(struct radeon_device *rdev,
				   u32 mem_clock);
void radeon_atom_set_ac_timing(struct radeon_device *rdev,
			       u32 mem_clock);
int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
				  u8 module_index,
				  struct atom_mc_reg_table *reg_table);
int radeon_atom_get_memory_info(struct radeon_device *rdev,
				u8 module_index, struct atom_memory_info *mem_info);
int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
				     bool gddr5, u8 module_index,
				     struct atom_memory_clock_range_table *mclk_range_table);
int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
			     u16 voltage_id, u16 *voltage);
267
void rs690_pm_info(struct radeon_device *rdev);
268 269 270
extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
				    unsigned *bankh, unsigned *mtaspect,
				    unsigned *tile_split);
271

272 273 274 275 276
/*
 * Fences.
 */
struct radeon_fence_driver {
	uint32_t			scratch_reg;
277 278
	uint64_t			gpu_addr;
	volatile uint32_t		*cpu_addr;
279 280
	/* sync_seq is protected by ring emission lock */
	uint64_t			sync_seq[RADEON_NUM_RINGS];
281
	atomic64_t			last_seq;
282
	unsigned long			last_activity;
283
	bool				initialized;
284 285 286 287 288 289
};

struct radeon_fence {
	struct radeon_device		*rdev;
	struct kref			kref;
	/* protected by radeon_fence.lock */
290
	uint64_t			seq;
291
	/* RB, DMA, etc. */
292
	unsigned			ring;
293 294
};

295 296
int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
int radeon_fence_driver_init(struct radeon_device *rdev);
297
void radeon_fence_driver_fini(struct radeon_device *rdev);
298
void radeon_fence_driver_force_completion(struct radeon_device *rdev);
299
int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
300
void radeon_fence_process(struct radeon_device *rdev, int ring);
301 302
bool radeon_fence_signaled(struct radeon_fence *fence);
int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
303
int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
304
int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
305 306 307
int radeon_fence_wait_any(struct radeon_device *rdev,
			  struct radeon_fence **fences,
			  bool intr);
308 309
struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
void radeon_fence_unref(struct radeon_fence **fence);
310
unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331
bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
						      struct radeon_fence *b)
{
	if (!a) {
		return b;
	}

	if (!b) {
		return a;
	}

	BUG_ON(a->ring != b->ring);

	if (a->seq > b->seq) {
		return a;
	} else {
		return b;
	}
}
332

333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348
static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
					   struct radeon_fence *b)
{
	if (!a) {
		return false;
	}

	if (!b) {
		return true;
	}

	BUG_ON(a->ring != b->ring);

	return a->seq < b->seq;
}

349 350 351 352
/*
 * Tiling registers
 */
struct radeon_surface_reg {
353
	struct radeon_bo *bo;
354 355 356
};

#define RADEON_GEM_MAX_SURFACES 8
357 358

/*
359
 * TTM.
360
 */
361 362
struct radeon_mman {
	struct ttm_bo_global_ref        bo_global_ref;
363
	struct drm_global_reference	mem_global_ref;
364
	struct ttm_bo_device		bdev;
365 366
	bool				mem_global_referenced;
	bool				initialized;
367 368
};

369 370
/* bo virtual address in a specific vm */
struct radeon_bo_va {
371
	/* protected by bo being reserved */
372 373 374 375 376
	struct list_head		bo_list;
	uint64_t			soffset;
	uint64_t			eoffset;
	uint32_t			flags;
	bool				valid;
377 378 379 380 381 382 383 384
	unsigned			ref_count;

	/* protected by vm mutex */
	struct list_head		vm_list;

	/* constant after initialization */
	struct radeon_vm		*vm;
	struct radeon_bo		*bo;
385 386
};

387 388 389 390
struct radeon_bo {
	/* Protected by gem.mutex */
	struct list_head		list;
	/* Protected by tbo.reserved */
391 392
	u32				placements[3];
	struct ttm_placement		placement;
393 394 395 396 397 398 399
	struct ttm_buffer_object	tbo;
	struct ttm_bo_kmap_obj		kmap;
	unsigned			pin_count;
	void				*kptr;
	u32				tiling_flags;
	u32				pitch;
	int				surface_reg;
400 401 402 403
	/* list of all virtual address to which this bo
	 * is associated to
	 */
	struct list_head		va;
404 405
	/* Constant after initialization */
	struct radeon_device		*rdev;
406
	struct drm_gem_object		gem_base;
407

J
Jerome Glisse 已提交
408 409
	struct ttm_bo_kmap_obj		dma_buf_vmap;
	pid_t				pid;
410
};
411
#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
412

413
struct radeon_bo_list {
414
	struct ttm_validate_buffer tv;
415
	struct radeon_bo	*bo;
416
	uint64_t		gpu_offset;
417 418 419
	bool			written;
	unsigned		domain;
	unsigned		alt_domain;
420
	u32			tiling_flags;
421 422
};

J
Jerome Glisse 已提交
423 424
int radeon_gem_debugfs_init(struct radeon_device *rdev);

425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448
/* sub-allocation manager, it has to be protected by another lock.
 * By conception this is an helper for other part of the driver
 * like the indirect buffer or semaphore, which both have their
 * locking.
 *
 * Principe is simple, we keep a list of sub allocation in offset
 * order (first entry has offset == 0, last entry has the highest
 * offset).
 *
 * When allocating new object we first check if there is room at
 * the end total_size - (last_object_offset + last_object_size) >=
 * alloc_size. If so we allocate new object there.
 *
 * When there is not enough room at the end, we start waiting for
 * each sub object until we reach object_offset+object_size >=
 * alloc_size, this object then become the sub object we return.
 *
 * Alignment can't be bigger than page size.
 *
 * Hole are not considered for allocation to keep things simple.
 * Assumption is that there won't be hole (all object on same
 * alignment).
 */
struct radeon_sa_manager {
449
	wait_queue_head_t	wq;
450
	struct radeon_bo	*bo;
451 452 453
	struct list_head	*hole;
	struct list_head	flist[RADEON_NUM_RINGS];
	struct list_head	olist;
454 455 456 457 458 459 460 461 462 463
	unsigned		size;
	uint64_t		gpu_addr;
	void			*cpu_ptr;
	uint32_t		domain;
};

struct radeon_sa_bo;

/* sub-allocation buffer */
struct radeon_sa_bo {
464 465
	struct list_head		olist;
	struct list_head		flist;
466
	struct radeon_sa_manager	*manager;
467 468
	unsigned			soffset;
	unsigned			eoffset;
469
	struct radeon_fence		*fence;
470 471
};

472 473 474 475
/*
 * GEM objects.
 */
struct radeon_gem {
476
	struct mutex		mutex;
477 478 479 480 481 482
	struct list_head	objects;
};

int radeon_gem_init(struct radeon_device *rdev);
void radeon_gem_fini(struct radeon_device *rdev);
int radeon_gem_object_create(struct radeon_device *rdev, int size,
483 484 485
				int alignment, int initial_domain,
				bool discardable, bool kernel,
				struct drm_gem_object **obj);
486

487 488 489 490 491 492 493 494 495
int radeon_mode_dumb_create(struct drm_file *file_priv,
			    struct drm_device *dev,
			    struct drm_mode_create_dumb *args);
int radeon_mode_dumb_mmap(struct drm_file *filp,
			  struct drm_device *dev,
			  uint32_t handle, uint64_t *offset_p);
int radeon_mode_dumb_destroy(struct drm_file *file_priv,
			     struct drm_device *dev,
			     uint32_t handle);
496

497 498 499 500 501
/*
 * Semaphores.
 */
/* everything here is constant */
struct radeon_semaphore {
502 503
	struct radeon_sa_bo		*sa_bo;
	signed				waiters;
504 505 506 507 508 509 510 511 512
	uint64_t			gpu_addr;
};

int radeon_semaphore_create(struct radeon_device *rdev,
			    struct radeon_semaphore **semaphore);
void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
				  struct radeon_semaphore *semaphore);
void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
				struct radeon_semaphore *semaphore);
513 514
int radeon_semaphore_sync_rings(struct radeon_device *rdev,
				struct radeon_semaphore *semaphore,
515
				int signaler, int waiter);
516
void radeon_semaphore_free(struct radeon_device *rdev,
517
			   struct radeon_semaphore **semaphore,
518
			   struct radeon_fence *fence);
519

520 521 522 523 524
/*
 * GART structures, functions & helpers
 */
struct radeon_mc;

525
#define RADEON_GPU_PAGE_SIZE 4096
526
#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
527
#define RADEON_GPU_PAGE_SHIFT 12
528
#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
529

530 531
struct radeon_gart {
	dma_addr_t			table_addr;
532 533
	struct radeon_bo		*robj;
	void				*ptr;
534 535 536 537 538 539 540 541 542 543 544 545
	unsigned			num_gpu_pages;
	unsigned			num_cpu_pages;
	unsigned			table_size;
	struct page			**pages;
	dma_addr_t			*pages_addr;
	bool				ready;
};

int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
void radeon_gart_table_ram_free(struct radeon_device *rdev);
int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
void radeon_gart_table_vram_free(struct radeon_device *rdev);
546 547
int radeon_gart_table_vram_pin(struct radeon_device *rdev);
void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
548 549 550 551 552
int radeon_gart_init(struct radeon_device *rdev);
void radeon_gart_fini(struct radeon_device *rdev);
void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
			int pages);
int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
553 554
		     int pages, struct page **pagelist,
		     dma_addr_t *dma_addr);
555
void radeon_gart_restore(struct radeon_device *rdev);
556 557 558 559 560 561 562 563 564


/*
 * GPU MC structures, functions & helpers
 */
struct radeon_mc {
	resource_size_t		aper_size;
	resource_size_t		aper_base;
	resource_size_t		agp_base;
565 566
	/* for some chips with <= 32MB we need to lie
	 * about vram size near mc fb location */
567
	u64			mc_vram_size;
568
	u64			visible_vram_size;
569 570 571 572 573
	u64			gtt_size;
	u64			gtt_start;
	u64			gtt_end;
	u64			vram_start;
	u64			vram_end;
574
	unsigned		vram_width;
575
	u64			real_vram_size;
576 577
	int			vram_mtrr;
	bool			vram_is_ddr;
578
	bool			igp_sideport_enabled;
579
	u64                     gtt_base_align;
580
	u64                     mc_mask;
581 582
};

583 584
bool radeon_combios_sideport_present(struct radeon_device *rdev);
bool radeon_atombios_sideport_present(struct radeon_device *rdev);
585 586 587 588 589 590

/*
 * GPU scratch registers structures, functions & helpers
 */
struct radeon_scratch {
	unsigned		num_reg;
591
	uint32_t                reg_base;
592 593 594 595 596 597 598
	bool			free[32];
	uint32_t		reg[32];
};

int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);

599 600 601 602 603 604 605 606 607 608 609 610 611 612
/*
 * GPU doorbell structures, functions & helpers
 */
struct radeon_doorbell {
	u32			num_pages;
	bool			free[1024];
	/* doorbell mmio */
	resource_size_t			base;
	resource_size_t			size;
	void __iomem			*ptr;
};

int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
613 614 615 616

/*
 * IRQS.
 */
617 618 619 620 621 622 623 624 625 626 627 628 629

struct radeon_unpin_work {
	struct work_struct work;
	struct radeon_device *rdev;
	int crtc_id;
	struct radeon_fence *fence;
	struct drm_pending_vblank_event *event;
	struct radeon_bo *old_rbo;
	u64 new_crtc_base;
};

struct r500_irq_stat_regs {
	u32 disp_int;
630
	u32 hdmi0_status;
631 632 633 634 635 636 637 638
};

struct r600_irq_stat_regs {
	u32 disp_int;
	u32 disp_int_cont;
	u32 disp_int_cont2;
	u32 d1grph_int;
	u32 d2grph_int;
639 640
	u32 hdmi0_status;
	u32 hdmi1_status;
641 642 643 644 645 646 647 648 649 650 651 652 653 654 655
};

struct evergreen_irq_stat_regs {
	u32 disp_int;
	u32 disp_int_cont;
	u32 disp_int_cont2;
	u32 disp_int_cont3;
	u32 disp_int_cont4;
	u32 disp_int_cont5;
	u32 d1grph_int;
	u32 d2grph_int;
	u32 d3grph_int;
	u32 d4grph_int;
	u32 d5grph_int;
	u32 d6grph_int;
656 657 658 659 660 661
	u32 afmt_status1;
	u32 afmt_status2;
	u32 afmt_status3;
	u32 afmt_status4;
	u32 afmt_status5;
	u32 afmt_status6;
662 663
};

664 665 666 667 668 669 670 671 672 673
struct cik_irq_stat_regs {
	u32 disp_int;
	u32 disp_int_cont;
	u32 disp_int_cont2;
	u32 disp_int_cont3;
	u32 disp_int_cont4;
	u32 disp_int_cont5;
	u32 disp_int_cont6;
};

674 675 676 677
union radeon_irq_stat_regs {
	struct r500_irq_stat_regs r500;
	struct r600_irq_stat_regs r600;
	struct evergreen_irq_stat_regs evergreen;
678
	struct cik_irq_stat_regs cik;
679 680
};

681 682
#define RADEON_MAX_HPD_PINS 6
#define RADEON_MAX_CRTCS 6
683
#define RADEON_MAX_AFMT_BLOCKS 6
684

685
struct radeon_irq {
686 687
	bool				installed;
	spinlock_t			lock;
688
	atomic_t			ring_int[RADEON_NUM_RINGS];
689
	bool				crtc_vblank_int[RADEON_MAX_CRTCS];
690
	atomic_t			pflip[RADEON_MAX_CRTCS];
691 692 693 694
	wait_queue_head_t		vblank_queue;
	bool				hpd[RADEON_MAX_HPD_PINS];
	bool				afmt[RADEON_MAX_AFMT_BLOCKS];
	union radeon_irq_stat_regs	stat_regs;
695
	bool				dpm_thermal;
696 697 698 699
};

int radeon_irq_kms_init(struct radeon_device *rdev);
void radeon_irq_kms_fini(struct radeon_device *rdev);
700 701
void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
702 703
void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
704 705 706 707
void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
708 709

/*
710
 * CP & rings.
711
 */
712

713
struct radeon_ib {
714 715 716 717
	struct radeon_sa_bo		*sa_bo;
	uint32_t			length_dw;
	uint64_t			gpu_addr;
	uint32_t			*ptr;
718
	int				ring;
719
	struct radeon_fence		*fence;
720
	struct radeon_vm		*vm;
721
	bool				is_const_ib;
722
	struct radeon_fence		*sync_to[RADEON_NUM_RINGS];
723
	struct radeon_semaphore		*semaphore;
724 725
};

726
struct radeon_ring {
727
	struct radeon_bo	*ring_obj;
728 729
	volatile uint32_t	*ring;
	unsigned		rptr;
730 731
	unsigned		rptr_offs;
	unsigned		rptr_reg;
732
	unsigned		rptr_save_reg;
733 734
	u64			next_rptr_gpu_addr;
	volatile u32		*next_rptr_cpu_addr;
735 736
	unsigned		wptr;
	unsigned		wptr_old;
737
	unsigned		wptr_reg;
738 739 740
	unsigned		ring_size;
	unsigned		ring_free_dw;
	int			count_dw;
741 742
	unsigned long		last_activity;
	unsigned		last_rptr;
743 744 745 746
	uint64_t		gpu_addr;
	uint32_t		align_mask;
	uint32_t		ptr_mask;
	bool			ready;
747 748 749
	u32			ptr_reg_shift;
	u32			ptr_reg_mask;
	u32			nop;
750
	u32			idx;
751 752
	u64			last_semaphore_signal_addr;
	u64			last_semaphore_wait_addr;
753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768
	/* for CIK queues */
	u32 me;
	u32 pipe;
	u32 queue;
	struct radeon_bo	*mqd_obj;
	u32 doorbell_page_num;
	u32 doorbell_offset;
	unsigned		wptr_offs;
};

struct radeon_mec {
	struct radeon_bo	*hpd_eop_obj;
	u64			hpd_eop_gpu_addr;
	u32 num_pipe;
	u32 num_mec;
	u32 num_queue;
769 770
};

771 772 773
/*
 * VM
 */
774

775
/* maximum number of VMIDs */
776 777
#define RADEON_NUM_VM	16

778 779 780 781 782 783 784 785
/* defines number of bits in page table versus page directory,
 * a page is 4KB so we have 12 bits offset, 9 bits in the page
 * table and the remaining 19 bits are in the page directory */
#define RADEON_VM_BLOCK_SIZE   9

/* number of entries in page table */
#define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE)

786 787 788
struct radeon_vm {
	struct list_head		list;
	struct list_head		va;
789
	unsigned			id;
790 791 792 793 794 795 796 797

	/* contains the page directory */
	struct radeon_sa_bo		*page_directory;
	uint64_t			pd_gpu_addr;

	/* array of page tables, one for each page directory entry */
	struct radeon_sa_bo		**page_tables;

798 799 800
	struct mutex			mutex;
	/* last fence for cs using this vm */
	struct radeon_fence		*fence;
801 802
	/* last flush or NULL if we still need to flush */
	struct radeon_fence		*last_flush;
803 804 805
};

struct radeon_vm_manager {
806
	struct mutex			lock;
807
	struct list_head		lru_vm;
808
	struct radeon_fence		*active[RADEON_NUM_VM];
809 810 811 812 813 814
	struct radeon_sa_manager	sa_manager;
	uint32_t			max_pfn;
	/* number of VMIDs */
	unsigned			nvm;
	/* vram base address for page table entry  */
	u64				vram_base_offset;
815 816
	/* is vm enabled? */
	bool				enabled;
817 818 819 820 821 822 823 824 825
};

/*
 * file private structure
 */
struct radeon_fpriv {
	struct radeon_vm		vm;
};

826 827 828 829
/*
 * R6xx+ IH ring
 */
struct r600_ih {
830
	struct radeon_bo	*ring_obj;
831 832 833 834 835
	volatile uint32_t	*ring;
	unsigned		rptr;
	unsigned		ring_size;
	uint64_t		gpu_addr;
	uint32_t		ptr_mask;
836
	atomic_t		lock;
837 838 839
	bool                    enabled;
};

840 841 842 843 844 845 846 847 848 849
struct r600_blit_cp_primitives {
	void (*set_render_target)(struct radeon_device *rdev, int format,
				  int w, int h, u64 gpu_addr);
	void (*cp_set_surface_sync)(struct radeon_device *rdev,
				    u32 sync_type, u32 size,
				    u64 mc_addr);
	void (*set_shaders)(struct radeon_device *rdev);
	void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
	void (*set_tex_resource)(struct radeon_device *rdev,
				 int format, int w, int h, int pitch,
850
				 u64 gpu_addr, u32 size);
851 852 853 854 855 856
	void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
			     int x2, int y2);
	void (*draw_auto)(struct radeon_device *rdev);
	void (*set_default_state)(struct radeon_device *rdev);
};

857
struct r600_blit {
858
	struct radeon_bo	*shader_obj;
859 860 861 862
	struct r600_blit_cp_primitives primitives;
	int max_dim;
	int ring_size_common;
	int ring_size_per_loop;
863 864 865 866 867 868
	u64 shader_gpu_addr;
	u32 vs_offset, ps_offset;
	u32 state_offset;
	u32 state_len;
};

869
/*
870
 * RLC stuff
871
 */
872 873 874
#include "clearstate_defs.h"

struct radeon_rlc {
875 876 877
	/* for power gating */
	struct radeon_bo	*save_restore_obj;
	uint64_t		save_restore_gpu_addr;
878 879 880
	volatile uint32_t	*sr_ptr;
	u32                     *reg_list;
	u32                     reg_list_size;
881 882 883
	/* for clear state */
	struct radeon_bo	*clear_state_obj;
	uint64_t		clear_state_gpu_addr;
884 885
	volatile uint32_t	*cs_ptr;
	struct cs_section_def   *cs_data;
886 887
};

888
int radeon_ib_get(struct radeon_device *rdev, int ring,
889 890
		  struct radeon_ib *ib, struct radeon_vm *vm,
		  unsigned size);
891
void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
892
void radeon_ib_sync_to(struct radeon_ib *ib, struct radeon_fence *fence);
893 894
int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
		       struct radeon_ib *const_ib);
895 896
int radeon_ib_pool_init(struct radeon_device *rdev);
void radeon_ib_pool_fini(struct radeon_device *rdev);
897
int radeon_ib_ring_tests(struct radeon_device *rdev);
898
/* Ring access between begin & end cannot sleep */
899 900
bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
				      struct radeon_ring *ring);
901 902 903 904 905
void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
906
void radeon_ring_undo(struct radeon_ring *ring);
907 908
void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
909
void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
910 911
void radeon_ring_lockup_update(struct radeon_ring *ring);
bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
912 913 914 915
unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
			    uint32_t **data);
int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
			unsigned size, uint32_t *data);
916
int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
917 918
		     unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
		     u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
919
void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
920 921


922 923 924 925 926
/* r600 async dma */
void r600_dma_stop(struct radeon_device *rdev);
int r600_dma_resume(struct radeon_device *rdev);
void r600_dma_fini(struct radeon_device *rdev);

927 928 929 930
void cayman_dma_stop(struct radeon_device *rdev);
int cayman_dma_resume(struct radeon_device *rdev);
void cayman_dma_fini(struct radeon_device *rdev);

931 932 933 934 935
/*
 * CS.
 */
struct radeon_cs_reloc {
	struct drm_gem_object		*gobj;
936 937
	struct radeon_bo		*robj;
	struct radeon_bo_list		lobj;
938 939 940 941 942 943 944
	uint32_t			handle;
	uint32_t			flags;
};

struct radeon_cs_chunk {
	uint32_t		chunk_id;
	uint32_t		length_dw;
945 946
	int			kpage_idx[2];
	uint32_t		*kpage[2];
947
	uint32_t		*kdata;
948 949 950
	void __user		*user_ptr;
	int			last_copied_page;
	int			last_page_index;
951 952 953
};

struct radeon_cs_parser {
954
	struct device		*dev;
955 956 957 958 959 960 961 962 963 964 965 966 967
	struct radeon_device	*rdev;
	struct drm_file		*filp;
	/* chunks */
	unsigned		nchunks;
	struct radeon_cs_chunk	*chunks;
	uint64_t		*chunks_array;
	/* IB */
	unsigned		idx;
	/* relocations */
	unsigned		nrelocs;
	struct radeon_cs_reloc	*relocs;
	struct radeon_cs_reloc	**relocs_ptr;
	struct list_head	validated;
968
	unsigned		dma_reloc_idx;
969 970 971
	/* indices of various chunks */
	int			chunk_ib_idx;
	int			chunk_relocs_idx;
972
	int			chunk_flags_idx;
973
	int			chunk_const_ib_idx;
974 975
	struct radeon_ib	ib;
	struct radeon_ib	const_ib;
976
	void			*track;
977
	unsigned		family;
978
	int			parser_error;
979 980 981
	u32			cs_flags;
	u32			ring;
	s32			priority;
982
	struct ww_acquire_ctx	ticket;
983 984
};

985
extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
986
extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
987

988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007
struct radeon_cs_packet {
	unsigned	idx;
	unsigned	type;
	unsigned	reg;
	unsigned	opcode;
	int		count;
	unsigned	one_reg_wr;
};

typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
				      struct radeon_cs_packet *pkt,
				      unsigned idx, unsigned reg);
typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
				      struct radeon_cs_packet *pkt);


/*
 * AGP
 */
int radeon_agp_init(struct radeon_device *rdev);
1008
void radeon_agp_resume(struct radeon_device *rdev);
1009
void radeon_agp_suspend(struct radeon_device *rdev);
1010 1011 1012 1013 1014 1015 1016
void radeon_agp_fini(struct radeon_device *rdev);


/*
 * Writeback
 */
struct radeon_wb {
1017
	struct radeon_bo	*wb_obj;
1018 1019
	volatile uint32_t	*wb;
	uint64_t		gpu_addr;
1020
	bool                    enabled;
1021
	bool                    use_event;
1022 1023
};

1024
#define RADEON_WB_SCRATCH_OFFSET 0
1025
#define RADEON_WB_RING0_NEXT_RPTR 256
1026
#define RADEON_WB_CP_RPTR_OFFSET 1024
1027 1028
#define RADEON_WB_CP1_RPTR_OFFSET 1280
#define RADEON_WB_CP2_RPTR_OFFSET 1536
1029
#define R600_WB_DMA_RPTR_OFFSET   1792
1030
#define R600_WB_IH_WPTR_OFFSET   2048
1031
#define CAYMAN_WB_DMA1_RPTR_OFFSET   2304
C
Christian König 已提交
1032
#define R600_WB_UVD_RPTR_OFFSET  2560
1033
#define R600_WB_EVENT_OFFSET     3072
1034 1035
#define CIK_WB_CP1_WPTR_OFFSET     3328
#define CIK_WB_CP2_WPTR_OFFSET     3584
1036

1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047
/**
 * struct radeon_pm - power management datas
 * @max_bandwidth:      maximum bandwidth the gpu has (MByte/s)
 * @igp_sideport_mclk:  sideport memory clock Mhz (rs690,rs740,rs780,rs880)
 * @igp_system_mclk:    system clock Mhz (rs690,rs740,rs780,rs880)
 * @igp_ht_link_clk:    ht link clock Mhz (rs690,rs740,rs780,rs880)
 * @igp_ht_link_width:  ht link width in bits (rs690,rs740,rs780,rs880)
 * @k8_bandwidth:       k8 bandwidth the gpu has (MByte/s) (IGP)
 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
 * @ht_bandwidth:       ht bandwidth the gpu has (MByte/s) (IGP)
 * @core_bandwidth:     core GPU bandwidth the gpu has (MByte/s) (IGP)
L
Lucas De Marchi 已提交
1048
 * @sclk:          	GPU clock Mhz (core bandwidth depends of this clock)
1049 1050 1051
 * @needed_bandwidth:   current bandwidth needs
 *
 * It keeps track of various data needed to take powermanagement decision.
L
Lucas De Marchi 已提交
1052
 * Bandwidth need is used to determine minimun clock of the GPU and memory.
1053 1054 1055
 * Equation between gpu/memory clock and available bandwidth is hw dependent
 * (type of memory, bus size, efficiency, ...)
 */
1056 1057 1058 1059

enum radeon_pm_method {
	PM_METHOD_PROFILE,
	PM_METHOD_DYNPM,
1060
	PM_METHOD_DPM,
1061 1062 1063 1064 1065 1066
};

enum radeon_dynpm_state {
	DYNPM_STATE_DISABLED,
	DYNPM_STATE_MINIMUM,
	DYNPM_STATE_PAUSED,
1067 1068
	DYNPM_STATE_ACTIVE,
	DYNPM_STATE_SUSPENDED,
1069
};
1070 1071 1072 1073 1074 1075
enum radeon_dynpm_action {
	DYNPM_ACTION_NONE,
	DYNPM_ACTION_MINIMUM,
	DYNPM_ACTION_DOWNCLOCK,
	DYNPM_ACTION_UPCLOCK,
	DYNPM_ACTION_DEFAULT
1076
};
1077 1078 1079 1080 1081 1082 1083 1084

enum radeon_voltage_type {
	VOLTAGE_NONE = 0,
	VOLTAGE_GPIO,
	VOLTAGE_VDDC,
	VOLTAGE_SW
};

1085
enum radeon_pm_state_type {
1086
	/* not used for dpm */
1087 1088
	POWER_STATE_TYPE_DEFAULT,
	POWER_STATE_TYPE_POWERSAVE,
1089
	/* user selectable states */
1090 1091 1092
	POWER_STATE_TYPE_BATTERY,
	POWER_STATE_TYPE_BALANCED,
	POWER_STATE_TYPE_PERFORMANCE,
1093 1094 1095 1096 1097 1098 1099 1100 1101 1102
	/* internal states */
	POWER_STATE_TYPE_INTERNAL_UVD,
	POWER_STATE_TYPE_INTERNAL_UVD_SD,
	POWER_STATE_TYPE_INTERNAL_UVD_HD,
	POWER_STATE_TYPE_INTERNAL_UVD_HD2,
	POWER_STATE_TYPE_INTERNAL_UVD_MVC,
	POWER_STATE_TYPE_INTERNAL_BOOT,
	POWER_STATE_TYPE_INTERNAL_THERMAL,
	POWER_STATE_TYPE_INTERNAL_ACPI,
	POWER_STATE_TYPE_INTERNAL_ULV,
1103 1104
};

1105 1106 1107 1108
enum radeon_pm_profile_type {
	PM_PROFILE_DEFAULT,
	PM_PROFILE_AUTO,
	PM_PROFILE_LOW,
1109
	PM_PROFILE_MID,
1110 1111 1112 1113 1114
	PM_PROFILE_HIGH,
};

#define PM_PROFILE_DEFAULT_IDX 0
#define PM_PROFILE_LOW_SH_IDX  1
1115 1116 1117 1118 1119 1120
#define PM_PROFILE_MID_SH_IDX  2
#define PM_PROFILE_HIGH_SH_IDX 3
#define PM_PROFILE_LOW_MH_IDX  4
#define PM_PROFILE_MID_MH_IDX  5
#define PM_PROFILE_HIGH_MH_IDX 6
#define PM_PROFILE_MAX         7
1121 1122 1123 1124 1125 1126

struct radeon_pm_profile {
	int dpms_off_ps_idx;
	int dpms_on_ps_idx;
	int dpms_off_cm_idx;
	int dpms_on_cm_idx;
1127 1128
};

1129 1130
enum radeon_int_thermal_type {
	THERMAL_TYPE_NONE,
1131 1132
	THERMAL_TYPE_EXTERNAL,
	THERMAL_TYPE_EXTERNAL_GPIO,
1133 1134
	THERMAL_TYPE_RV6XX,
	THERMAL_TYPE_RV770,
1135
	THERMAL_TYPE_ADT7473_WITH_INTERNAL,
1136
	THERMAL_TYPE_EVERGREEN,
1137
	THERMAL_TYPE_SUMO,
1138
	THERMAL_TYPE_NI,
1139
	THERMAL_TYPE_SI,
1140
	THERMAL_TYPE_EMC2103_WITH_INTERNAL,
1141
	THERMAL_TYPE_CI,
1142 1143
};

1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154
struct radeon_voltage {
	enum radeon_voltage_type type;
	/* gpio voltage */
	struct radeon_gpio_rec gpio;
	u32 delay; /* delay in usec from voltage drop to sclk change */
	bool active_high; /* voltage drop is active when bit is high */
	/* VDDC voltage */
	u8 vddc_id; /* index into vddc voltage table */
	u8 vddci_id; /* index into vddci voltage table */
	bool vddci_enabled;
	/* r6xx+ sw */
1155 1156 1157
	u16 voltage;
	/* evergreen+ vddci */
	u16 vddci;
1158 1159
};

1160 1161 1162
/* clock mode flags */
#define RADEON_PM_MODE_NO_DISPLAY          (1 << 0)

1163 1164 1165 1166 1167 1168 1169
struct radeon_pm_clock_info {
	/* memory clock */
	u32 mclk;
	/* engine clock */
	u32 sclk;
	/* voltage info */
	struct radeon_voltage voltage;
1170
	/* standardized clock flags */
1171 1172 1173
	u32 flags;
};

1174
/* state flags */
1175
#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
1176

1177
struct radeon_power_state {
1178
	enum radeon_pm_state_type type;
1179
	struct radeon_pm_clock_info *clock_info;
1180 1181 1182
	/* number of valid clock modes in this power state */
	int num_clock_modes;
	struct radeon_pm_clock_info *default_clock_mode;
1183 1184
	/* standardized state flags */
	u32 flags;
A
Alex Deucher 已提交
1185 1186 1187
	u32 misc; /* vbios specific flags */
	u32 misc2; /* vbios specific flags */
	int pcie_lanes; /* pcie lanes */
1188 1189
};

1190 1191 1192 1193 1194
/*
 * Some modes are overclocked by very low value, accept them
 */
#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */

1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207
enum radeon_dpm_auto_throttle_src {
	RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL,
	RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL
};

enum radeon_dpm_event_src {
	RADEON_DPM_EVENT_SRC_ANALOG = 0,
	RADEON_DPM_EVENT_SRC_EXTERNAL = 1,
	RADEON_DPM_EVENT_SRC_DIGITAL = 2,
	RADEON_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
	RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
};

1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229
struct radeon_ps {
	u32 caps; /* vbios flags */
	u32 class; /* vbios flags */
	u32 class2; /* vbios flags */
	/* UVD clocks */
	u32 vclk;
	u32 dclk;
	/* asic priv */
	void *ps_priv;
};

struct radeon_dpm_thermal {
	/* thermal interrupt work */
	struct work_struct work;
	/* low temperature threshold */
	int                min_temp;
	/* high temperature threshold */
	int                max_temp;
	/* was interrupt low to high or high to low */
	bool               high_to_low;
};

1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242
enum radeon_clk_action
{
	RADEON_SCLK_UP = 1,
	RADEON_SCLK_DOWN
};

struct radeon_blacklist_clocks
{
	u32 sclk;
	u32 mclk;
	enum radeon_clk_action action;
};

1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274
struct radeon_clock_and_voltage_limits {
	u32 sclk;
	u32 mclk;
	u32 vddc;
	u32 vddci;
};

struct radeon_clock_array {
	u32 count;
	u32 *values;
};

struct radeon_clock_voltage_dependency_entry {
	u32 clk;
	u16 v;
};

struct radeon_clock_voltage_dependency_table {
	u32 count;
	struct radeon_clock_voltage_dependency_entry *entries;
};

struct radeon_cac_leakage_entry {
	u16 vddc;
	u32 leakage;
};

struct radeon_cac_leakage_table {
	u32 count;
	struct radeon_cac_leakage_entry *entries;
};

1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285
struct radeon_phase_shedding_limits_entry {
	u16 voltage;
	u32 sclk;
	u32 mclk;
};

struct radeon_phase_shedding_limits_table {
	u32 count;
	struct radeon_phase_shedding_limits_entry *entries;
};

1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298
struct radeon_ppm_table {
	u8 ppm_design;
	u16 cpu_core_number;
	u32 platform_tdp;
	u32 small_ac_platform_tdp;
	u32 platform_tdc;
	u32 small_ac_platform_tdc;
	u32 apu_tdp;
	u32 dgpu_tdp;
	u32 dgpu_ulv_power;
	u32 tj_max;
};

1299 1300 1301 1302
struct radeon_dpm_dynamic_state {
	struct radeon_clock_voltage_dependency_table vddc_dependency_on_sclk;
	struct radeon_clock_voltage_dependency_table vddci_dependency_on_mclk;
	struct radeon_clock_voltage_dependency_table vddc_dependency_on_mclk;
1303
	struct radeon_clock_voltage_dependency_table vddc_dependency_on_dispclk;
1304 1305 1306 1307 1308 1309 1310 1311 1312
	struct radeon_clock_array valid_sclk_values;
	struct radeon_clock_array valid_mclk_values;
	struct radeon_clock_and_voltage_limits max_clock_voltage_on_dc;
	struct radeon_clock_and_voltage_limits max_clock_voltage_on_ac;
	u32 mclk_sclk_ratio;
	u32 sclk_mclk_delta;
	u16 vddc_vddci_delta;
	u16 min_vddc_for_pcie_gen2;
	struct radeon_cac_leakage_table cac_leakage_table;
1313
	struct radeon_phase_shedding_limits_table phase_shedding_limits_table;
1314
	struct radeon_ppm_table *ppm_table;
1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329
};

struct radeon_dpm_fan {
	u16 t_min;
	u16 t_med;
	u16 t_high;
	u16 pwm_min;
	u16 pwm_med;
	u16 pwm_high;
	u8 t_hyst;
	u32 cycle_delay;
	u16 t_max;
	bool ucode_fan_control;
};

1330 1331 1332 1333 1334 1335 1336
enum radeon_pcie_gen {
	RADEON_PCIE_GEN1 = 0,
	RADEON_PCIE_GEN2 = 1,
	RADEON_PCIE_GEN3 = 2,
	RADEON_PCIE_GEN_INVALID = 0xffff
};

1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358
struct radeon_dpm {
	struct radeon_ps        *ps;
	/* number of valid power states */
	int                     num_ps;
	/* current power state that is active */
	struct radeon_ps        *current_ps;
	/* requested power state */
	struct radeon_ps        *requested_ps;
	/* boot up power state */
	struct radeon_ps        *boot_ps;
	/* default uvd power state */
	struct radeon_ps        *uvd_ps;
	enum radeon_pm_state_type state;
	enum radeon_pm_state_type user_state;
	u32                     platform_caps;
	u32                     voltage_response_time;
	u32                     backbias_response_time;
	void                    *priv;
	u32			new_active_crtcs;
	int			new_active_crtc_count;
	u32			current_active_crtcs;
	int			current_active_crtc_count;
1359 1360 1361 1362
	struct radeon_dpm_dynamic_state dyn_state;
	struct radeon_dpm_fan fan;
	u32 tdp_limit;
	u32 near_tdp_limit;
1363
	u32 near_tdp_limit_adjusted;
1364 1365 1366 1367 1368 1369
	u32 sq_ramping_threshold;
	u32 cac_leakage;
	u16 tdp_od_limit;
	u32 tdp_adjustment;
	u16 load_line_slope;
	bool power_control;
1370
	bool ac_power;
1371 1372
	/* special states active */
	bool                    thermal_active;
1373
	bool                    uvd_active;
1374 1375 1376 1377 1378 1379 1380 1381
	/* thermal handling */
	struct radeon_dpm_thermal thermal;
};

void radeon_dpm_enable_power_state(struct radeon_device *rdev,
				    enum radeon_pm_state_type dpm_state);


1382
struct radeon_pm {
1383
	struct mutex		mutex;
1384 1385
	/* write locked while reprogramming mclk */
	struct rw_semaphore	mclk_lock;
1386 1387
	u32			active_crtcs;
	int			active_crtc_count;
1388
	int			req_vblank;
1389
	bool			vblank_sync;
1390 1391 1392 1393 1394 1395 1396 1397 1398 1399
	fixed20_12		max_bandwidth;
	fixed20_12		igp_sideport_mclk;
	fixed20_12		igp_system_mclk;
	fixed20_12		igp_ht_link_clk;
	fixed20_12		igp_ht_link_width;
	fixed20_12		k8_bandwidth;
	fixed20_12		sideport_bandwidth;
	fixed20_12		ht_bandwidth;
	fixed20_12		core_bandwidth;
	fixed20_12		sclk;
1400
	fixed20_12		mclk;
1401
	fixed20_12		needed_bandwidth;
1402
	struct radeon_power_state *power_state;
1403 1404
	/* number of valid power states */
	int                     num_power_states;
1405 1406 1407 1408 1409 1410 1411
	int                     current_power_state_index;
	int                     current_clock_mode_index;
	int                     requested_power_state_index;
	int                     requested_clock_mode_index;
	int                     default_power_state_index;
	u32                     current_sclk;
	u32                     current_mclk;
1412 1413
	u16                     current_vddc;
	u16                     current_vddci;
1414 1415
	u32                     default_sclk;
	u32                     default_mclk;
1416 1417
	u16                     default_vddc;
	u16                     default_vddci;
1418
	struct radeon_i2c_chan *i2c_bus;
1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431
	/* selected pm method */
	enum radeon_pm_method     pm_method;
	/* dynpm power management */
	struct delayed_work	dynpm_idle_work;
	enum radeon_dynpm_state	dynpm_state;
	enum radeon_dynpm_action	dynpm_planned_action;
	unsigned long		dynpm_action_timeout;
	bool                    dynpm_can_upclock;
	bool                    dynpm_can_downclock;
	/* profile-based power management */
	enum radeon_pm_profile_type profile;
	int                     profile_index;
	struct radeon_pm_profile profiles[PM_PROFILE_MAX];
1432 1433 1434
	/* internal thermal controller on rv6xx+ */
	enum radeon_int_thermal_type int_thermal_type;
	struct device	        *int_hwmon_dev;
1435 1436 1437
	/* dpm */
	bool                    dpm_enabled;
	struct radeon_dpm       dpm;
1438 1439
};

1440 1441 1442
int radeon_pm_get_type_index(struct radeon_device *rdev,
			     enum radeon_pm_state_type ps_type,
			     int instance);
C
Christian König 已提交
1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455
/*
 * UVD
 */
#define RADEON_MAX_UVD_HANDLES	10
#define RADEON_UVD_STACK_SIZE	(1024*1024)
#define RADEON_UVD_HEAP_SIZE	(1024*1024)

struct radeon_uvd {
	struct radeon_bo	*vcpu_bo;
	void			*cpu_addr;
	uint64_t		gpu_addr;
	atomic_t		handles[RADEON_MAX_UVD_HANDLES];
	struct drm_file		*filp[RADEON_MAX_UVD_HANDLES];
1456
	struct delayed_work	idle_work;
C
Christian König 已提交
1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470
};

int radeon_uvd_init(struct radeon_device *rdev);
void radeon_uvd_fini(struct radeon_device *rdev);
int radeon_uvd_suspend(struct radeon_device *rdev);
int radeon_uvd_resume(struct radeon_device *rdev);
int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
			      uint32_t handle, struct radeon_fence **fence);
int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
			       uint32_t handle, struct radeon_fence **fence);
void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo);
void radeon_uvd_free_handles(struct radeon_device *rdev,
			     struct drm_file *filp);
int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
1471
void radeon_uvd_note_usage(struct radeon_device *rdev);
1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482
int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
				  unsigned vclk, unsigned dclk,
				  unsigned vco_min, unsigned vco_max,
				  unsigned fb_factor, unsigned fb_mask,
				  unsigned pd_min, unsigned pd_max,
				  unsigned pd_even,
				  unsigned *optimal_fb_div,
				  unsigned *optimal_vclk_div,
				  unsigned *optimal_dclk_div);
int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
                                unsigned cg_upll_func_cntl);
1483

1484 1485 1486 1487 1488 1489 1490 1491
struct r600_audio {
	int			channels;
	int			rate;
	int			bits_per_sample;
	u8			status_bits;
	u8			category_code;
};

1492 1493 1494
/*
 * Benchmarking
 */
1495
void radeon_benchmark(struct radeon_device *rdev, int test_number);
1496 1497


1498 1499 1500 1501
/*
 * Testing
 */
void radeon_test_moves(struct radeon_device *rdev);
1502
void radeon_test_ring_sync(struct radeon_device *rdev,
1503 1504
			   struct radeon_ring *cpA,
			   struct radeon_ring *cpB);
1505
void radeon_test_syncing(struct radeon_device *rdev);
1506 1507


1508 1509 1510
/*
 * Debugfs
 */
1511 1512 1513 1514 1515
struct radeon_debugfs {
	struct drm_info_list	*files;
	unsigned		num_files;
};

1516 1517 1518 1519 1520 1521 1522 1523 1524 1525
int radeon_debugfs_add_files(struct radeon_device *rdev,
			     struct drm_info_list *files,
			     unsigned nfiles);
int radeon_debugfs_fence_init(struct radeon_device *rdev);


/*
 * ASIC specific functions.
 */
struct radeon_asic {
1526
	int (*init)(struct radeon_device *rdev);
1527 1528 1529
	void (*fini)(struct radeon_device *rdev);
	int (*resume)(struct radeon_device *rdev);
	int (*suspend)(struct radeon_device *rdev);
1530
	void (*vga_set_state)(struct radeon_device *rdev, bool state);
1531
	int (*asic_reset)(struct radeon_device *rdev);
1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542
	/* ioctl hw specific callback. Some hw might want to perform special
	 * operation on specific ioctl. For instance on wait idle some hw
	 * might want to perform and HDP flush through MMIO as it seems that
	 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
	 * through ring.
	 */
	void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
	/* check if 3D engine is idle */
	bool (*gui_idle)(struct radeon_device *rdev);
	/* wait for mc_idle */
	int (*mc_wait_for_idle)(struct radeon_device *rdev);
1543 1544
	/* get the reference clock */
	u32 (*get_xclk)(struct radeon_device *rdev);
1545 1546
	/* get the gpu clock counter */
	uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
1547
	/* gart */
1548 1549 1550 1551
	struct {
		void (*tlb_flush)(struct radeon_device *rdev);
		int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
	} gart;
1552 1553 1554
	struct {
		int (*init)(struct radeon_device *rdev);
		void (*fini)(struct radeon_device *rdev);
1555 1556

		u32 pt_ring_index;
1557 1558 1559
		void (*set_page)(struct radeon_device *rdev,
				 struct radeon_ib *ib,
				 uint64_t pe,
1560 1561
				 uint64_t addr, unsigned count,
				 uint32_t incr, uint32_t flags);
1562
	} vm;
1563
	/* ring specific callbacks */
1564 1565
	struct {
		void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
1566
		int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
1567
		void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
1568
		void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
1569
				       struct radeon_semaphore *semaphore, bool emit_wait);
1570
		int (*cs_parse)(struct radeon_cs_parser *p);
1571 1572 1573
		void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
		int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
		int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1574
		bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
1575
		void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
1576 1577 1578 1579

		u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
		u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
		void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1580
	} ring[RADEON_NUM_RINGS];
1581
	/* irqs */
1582 1583 1584 1585
	struct {
		int (*set)(struct radeon_device *rdev);
		int (*process)(struct radeon_device *rdev);
	} irq;
1586
	/* displays */
1587 1588 1589 1590 1591 1592 1593
	struct {
		/* display watermarks */
		void (*bandwidth_update)(struct radeon_device *rdev);
		/* get frame count */
		u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
		/* wait for vblank */
		void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
1594 1595
		/* set backlight level */
		void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
1596 1597
		/* get backlight level */
		u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
1598 1599 1600
		/* audio callbacks */
		void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
		void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
1601
	} display;
1602
	/* copy functions for bo handling */
1603 1604 1605 1606 1607
	struct {
		int (*blit)(struct radeon_device *rdev,
			    uint64_t src_offset,
			    uint64_t dst_offset,
			    unsigned num_gpu_pages,
1608
			    struct radeon_fence **fence);
1609 1610 1611 1612 1613
		u32 blit_ring_index;
		int (*dma)(struct radeon_device *rdev,
			   uint64_t src_offset,
			   uint64_t dst_offset,
			   unsigned num_gpu_pages,
1614
			   struct radeon_fence **fence);
1615 1616 1617 1618 1619 1620
		u32 dma_ring_index;
		/* method used for bo copy */
		int (*copy)(struct radeon_device *rdev,
			    uint64_t src_offset,
			    uint64_t dst_offset,
			    unsigned num_gpu_pages,
1621
			    struct radeon_fence **fence);
1622 1623 1624
		/* ring used for bo copies */
		u32 copy_ring_index;
	} copy;
1625
	/* surfaces */
1626 1627 1628 1629 1630 1631
	struct {
		int (*set_reg)(struct radeon_device *rdev, int reg,
				       uint32_t tiling_flags, uint32_t pitch,
				       uint32_t offset, uint32_t obj_size);
		void (*clear_reg)(struct radeon_device *rdev, int reg);
	} surface;
1632
	/* hotplug detect */
1633 1634 1635 1636 1637 1638
	struct {
		void (*init)(struct radeon_device *rdev);
		void (*fini)(struct radeon_device *rdev);
		bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
		void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
	} hpd;
1639
	/* static power management */
1640 1641 1642 1643 1644 1645
	struct {
		void (*misc)(struct radeon_device *rdev);
		void (*prepare)(struct radeon_device *rdev);
		void (*finish)(struct radeon_device *rdev);
		void (*init_profile)(struct radeon_device *rdev);
		void (*get_dynpm_state)(struct radeon_device *rdev);
1646 1647 1648 1649 1650 1651 1652
		uint32_t (*get_engine_clock)(struct radeon_device *rdev);
		void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
		uint32_t (*get_memory_clock)(struct radeon_device *rdev);
		void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
		int (*get_pcie_lanes)(struct radeon_device *rdev);
		void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
		void (*set_clock_gating)(struct radeon_device *rdev, int enable);
1653
		int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
1654
		int (*get_temperature)(struct radeon_device *rdev);
1655
	} pm;
1656 1657 1658 1659 1660 1661
	/* dynamic power management */
	struct {
		int (*init)(struct radeon_device *rdev);
		void (*setup_asic)(struct radeon_device *rdev);
		int (*enable)(struct radeon_device *rdev);
		void (*disable)(struct radeon_device *rdev);
1662
		int (*pre_set_power_state)(struct radeon_device *rdev);
1663
		int (*set_power_state)(struct radeon_device *rdev);
1664
		void (*post_set_power_state)(struct radeon_device *rdev);
1665 1666 1667 1668 1669
		void (*display_configuration_changed)(struct radeon_device *rdev);
		void (*fini)(struct radeon_device *rdev);
		u32 (*get_sclk)(struct radeon_device *rdev, bool low);
		u32 (*get_mclk)(struct radeon_device *rdev, bool low);
		void (*print_power_state)(struct radeon_device *rdev, struct radeon_ps *ps);
1670
		void (*debugfs_print_current_performance_level)(struct radeon_device *rdev, struct seq_file *m);
1671
	} dpm;
1672
	/* pageflipping */
1673 1674 1675 1676 1677
	struct {
		void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
		u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
		void (*post_page_flip)(struct radeon_device *rdev, int crtc);
	} pflip;
1678 1679
};

1680 1681 1682
/*
 * Asic structures
 */
1683
struct r100_asic {
1684 1685 1686
	const unsigned		*reg_safe_bm;
	unsigned		reg_safe_bm_size;
	u32			hdp_cntl;
1687 1688
};

1689
struct r300_asic {
1690 1691 1692 1693
	const unsigned		*reg_safe_bm;
	unsigned		reg_safe_bm_size;
	u32			resync_scratch;
	u32			hdp_cntl;
1694 1695 1696
};

struct r600_asic {
1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712
	unsigned		max_pipes;
	unsigned		max_tile_pipes;
	unsigned		max_simds;
	unsigned		max_backends;
	unsigned		max_gprs;
	unsigned		max_threads;
	unsigned		max_stack_entries;
	unsigned		max_hw_contexts;
	unsigned		max_gs_threads;
	unsigned		sx_max_export_size;
	unsigned		sx_max_export_pos_size;
	unsigned		sx_max_export_smx_size;
	unsigned		sq_num_cf_insts;
	unsigned		tiling_nbanks;
	unsigned		tiling_npipes;
	unsigned		tiling_group_size;
1713
	unsigned		tile_config;
1714
	unsigned		backend_map;
1715 1716 1717
};

struct rv770_asic {
1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737
	unsigned		max_pipes;
	unsigned		max_tile_pipes;
	unsigned		max_simds;
	unsigned		max_backends;
	unsigned		max_gprs;
	unsigned		max_threads;
	unsigned		max_stack_entries;
	unsigned		max_hw_contexts;
	unsigned		max_gs_threads;
	unsigned		sx_max_export_size;
	unsigned		sx_max_export_pos_size;
	unsigned		sx_max_export_smx_size;
	unsigned		sq_num_cf_insts;
	unsigned		sx_num_of_sets;
	unsigned		sc_prim_fifo_size;
	unsigned		sc_hiz_tile_fifo_size;
	unsigned		sc_earlyz_tile_fifo_fize;
	unsigned		tiling_nbanks;
	unsigned		tiling_npipes;
	unsigned		tiling_group_size;
1738
	unsigned		tile_config;
1739
	unsigned		backend_map;
1740 1741
};

1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763
struct evergreen_asic {
	unsigned num_ses;
	unsigned max_pipes;
	unsigned max_tile_pipes;
	unsigned max_simds;
	unsigned max_backends;
	unsigned max_gprs;
	unsigned max_threads;
	unsigned max_stack_entries;
	unsigned max_hw_contexts;
	unsigned max_gs_threads;
	unsigned sx_max_export_size;
	unsigned sx_max_export_pos_size;
	unsigned sx_max_export_smx_size;
	unsigned sq_num_cf_insts;
	unsigned sx_num_of_sets;
	unsigned sc_prim_fifo_size;
	unsigned sc_hiz_tile_fifo_size;
	unsigned sc_earlyz_tile_fifo_size;
	unsigned tiling_nbanks;
	unsigned tiling_npipes;
	unsigned tiling_group_size;
1764
	unsigned tile_config;
1765
	unsigned backend_map;
1766 1767
};

1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805
struct cayman_asic {
	unsigned max_shader_engines;
	unsigned max_pipes_per_simd;
	unsigned max_tile_pipes;
	unsigned max_simds_per_se;
	unsigned max_backends_per_se;
	unsigned max_texture_channel_caches;
	unsigned max_gprs;
	unsigned max_threads;
	unsigned max_gs_threads;
	unsigned max_stack_entries;
	unsigned sx_num_of_sets;
	unsigned sx_max_export_size;
	unsigned sx_max_export_pos_size;
	unsigned sx_max_export_smx_size;
	unsigned max_hw_contexts;
	unsigned sq_num_cf_insts;
	unsigned sc_prim_fifo_size;
	unsigned sc_hiz_tile_fifo_size;
	unsigned sc_earlyz_tile_fifo_size;

	unsigned num_shader_engines;
	unsigned num_shader_pipes_per_simd;
	unsigned num_tile_pipes;
	unsigned num_simds_per_se;
	unsigned num_backends_per_se;
	unsigned backend_disable_mask_per_asic;
	unsigned backend_map;
	unsigned num_texture_channel_caches;
	unsigned mem_max_burst_length_bytes;
	unsigned mem_row_size_in_kb;
	unsigned shader_engine_tile_size;
	unsigned num_gpus;
	unsigned multi_gpu_tile_size;

	unsigned tile_config;
};

1806 1807 1808
struct si_asic {
	unsigned max_shader_engines;
	unsigned max_tile_pipes;
A
Alex Deucher 已提交
1809 1810
	unsigned max_cu_per_sh;
	unsigned max_sh_per_se;
1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832
	unsigned max_backends_per_se;
	unsigned max_texture_channel_caches;
	unsigned max_gprs;
	unsigned max_gs_threads;
	unsigned max_hw_contexts;
	unsigned sc_prim_fifo_size_frontend;
	unsigned sc_prim_fifo_size_backend;
	unsigned sc_hiz_tile_fifo_size;
	unsigned sc_earlyz_tile_fifo_size;

	unsigned num_tile_pipes;
	unsigned num_backends_per_se;
	unsigned backend_disable_mask_per_asic;
	unsigned backend_map;
	unsigned num_texture_channel_caches;
	unsigned mem_max_burst_length_bytes;
	unsigned mem_row_size_in_kb;
	unsigned shader_engine_tile_size;
	unsigned num_gpus;
	unsigned multi_gpu_tile_size;

	unsigned tile_config;
1833
	uint32_t tile_mode_array[32];
1834 1835
};

1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862
struct cik_asic {
	unsigned max_shader_engines;
	unsigned max_tile_pipes;
	unsigned max_cu_per_sh;
	unsigned max_sh_per_se;
	unsigned max_backends_per_se;
	unsigned max_texture_channel_caches;
	unsigned max_gprs;
	unsigned max_gs_threads;
	unsigned max_hw_contexts;
	unsigned sc_prim_fifo_size_frontend;
	unsigned sc_prim_fifo_size_backend;
	unsigned sc_hiz_tile_fifo_size;
	unsigned sc_earlyz_tile_fifo_size;

	unsigned num_tile_pipes;
	unsigned num_backends_per_se;
	unsigned backend_disable_mask_per_asic;
	unsigned backend_map;
	unsigned num_texture_channel_caches;
	unsigned mem_max_burst_length_bytes;
	unsigned mem_row_size_in_kb;
	unsigned shader_engine_tile_size;
	unsigned num_gpus;
	unsigned multi_gpu_tile_size;

	unsigned tile_config;
1863
	uint32_t tile_mode_array[32];
1864 1865
};

1866 1867
union radeon_asic_config {
	struct r300_asic	r300;
1868
	struct r100_asic	r100;
1869 1870
	struct r600_asic	r600;
	struct rv770_asic	rv770;
1871
	struct evergreen_asic	evergreen;
1872
	struct cayman_asic	cayman;
1873
	struct si_asic		si;
1874
	struct cik_asic		cik;
1875 1876
};

D
Daniel Vetter 已提交
1877 1878 1879 1880 1881 1882
/*
 * asic initizalization from radeon_asic.c
 */
void radeon_agp_disable(struct radeon_device *rdev);
int radeon_asic_init(struct radeon_device *rdev);

1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906

/*
 * IOCTL.
 */
int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *filp);
int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *filp);
int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
				struct drm_file *filp);
int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *filp);
int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *filp);
int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *filp);
1907 1908
int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *filp);
1909
int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1910 1911 1912 1913
int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
				struct drm_file *filp);
int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
				struct drm_file *filp);
1914

1915 1916
/* VRAM scratch page for HDP bug, default vram page */
struct r600_vram_scratch {
1917 1918
	struct radeon_bo		*robj;
	volatile uint32_t		*ptr;
1919
	u64				gpu_addr;
1920
};
1921

1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958
/*
 * ACPI
 */
struct radeon_atif_notification_cfg {
	bool enabled;
	int command_code;
};

struct radeon_atif_notifications {
	bool display_switch;
	bool expansion_mode_change;
	bool thermal_state;
	bool forced_power_state;
	bool system_power_state;
	bool display_conf_change;
	bool px_gfx_switch;
	bool brightness_change;
	bool dgpu_display_event;
};

struct radeon_atif_functions {
	bool system_params;
	bool sbios_requests;
	bool select_active_disp;
	bool lid_state;
	bool get_tv_standard;
	bool set_tv_standard;
	bool get_panel_expansion_mode;
	bool set_panel_expansion_mode;
	bool temperature_change;
	bool graphics_device_types;
};

struct radeon_atif {
	struct radeon_atif_notifications notifications;
	struct radeon_atif_functions functions;
	struct radeon_atif_notification_cfg notification_cfg;
1959
	struct radeon_encoder *encoder_for_bl;
1960
};
1961

1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972
struct radeon_atcs_functions {
	bool get_ext_state;
	bool pcie_perf_req;
	bool pcie_dev_rdy;
	bool pcie_bus_width;
};

struct radeon_atcs {
	struct radeon_atcs_functions functions;
};

1973 1974 1975 1976 1977 1978 1979
/*
 * Core structure, functions and helpers.
 */
typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);

struct radeon_device {
1980
	struct device			*dev;
1981 1982
	struct drm_device		*ddev;
	struct pci_dev			*pdev;
1983
	struct rw_semaphore		exclusive_lock;
1984
	/* ASIC */
1985
	union radeon_asic_config	config;
1986 1987 1988 1989 1990
	enum radeon_family		family;
	unsigned long			flags;
	int				usec_timeout;
	enum radeon_pll_errata		pll_errata;
	int				num_gb_pipes;
1991
	int				num_z_pipes;
1992 1993 1994 1995 1996
	int				disp_priority;
	/* BIOS */
	uint8_t				*bios;
	bool				is_atom_bios;
	uint16_t			bios_header_start;
1997
	struct radeon_bo		*stollen_vga_memory;
1998
	/* Register mmio */
1999 2000
	resource_size_t			rmmio_base;
	resource_size_t			rmmio_size;
2001 2002
	/* protects concurrent MM_INDEX/DATA based register access */
	spinlock_t mmio_idx_lock;
2003
	void __iomem			*rmmio;
2004 2005 2006 2007
	radeon_rreg_t			mc_rreg;
	radeon_wreg_t			mc_wreg;
	radeon_rreg_t			pll_rreg;
	radeon_wreg_t			pll_wreg;
2008
	uint32_t                        pcie_reg_mask;
2009 2010
	radeon_rreg_t			pciep_rreg;
	radeon_wreg_t			pciep_wreg;
2011 2012 2013
	/* io port */
	void __iomem                    *rio_mem;
	resource_size_t			rio_mem_size;
2014 2015 2016 2017 2018
	struct radeon_clock             clock;
	struct radeon_mc		mc;
	struct radeon_gart		gart;
	struct radeon_mode_info		mode_info;
	struct radeon_scratch		scratch;
2019
	struct radeon_doorbell		doorbell;
2020
	struct radeon_mman		mman;
2021
	struct radeon_fence_driver	fence_drv[RADEON_NUM_RINGS];
2022
	wait_queue_head_t		fence_queue;
2023
	struct mutex			ring_lock;
2024
	struct radeon_ring		ring[RADEON_NUM_RINGS];
J
Jerome Glisse 已提交
2025 2026
	bool				ib_pool_ready;
	struct radeon_sa_manager	ring_tmp_bo;
2027 2028 2029
	struct radeon_irq		irq;
	struct radeon_asic		*asic;
	struct radeon_gem		gem;
2030
	struct radeon_pm		pm;
C
Christian König 已提交
2031
	struct radeon_uvd		uvd;
2032
	uint32_t			bios_scratch[RADEON_BIOS_NUM_SCRATCH];
2033
	struct radeon_wb		wb;
2034
	struct radeon_dummy_page	dummy_page;
2035 2036
	bool				shutdown;
	bool				suspend;
D
Dave Airlie 已提交
2037
	bool				need_dma32;
2038
	bool				accel_working;
2039
	bool				fastfb_working; /* IGP feature*/
2040
	struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
2041 2042
	const struct firmware *me_fw;	/* all family ME firmware */
	const struct firmware *pfp_fw;	/* r6/700 PFP firmware */
2043
	const struct firmware *rlc_fw;	/* r6/700 RLC firmware */
2044
	const struct firmware *mc_fw;	/* NI MC firmware */
2045
	const struct firmware *ce_fw;	/* SI CE firmware */
C
Christian König 已提交
2046
	const struct firmware *uvd_fw;	/* UVD firmware */
2047
	const struct firmware *mec_fw;	/* CIK MEC firmware */
2048
	const struct firmware *sdma_fw;	/* CIK SDMA firmware */
2049
	const struct firmware *smc_fw;	/* SMC firmware */
2050
	struct r600_blit r600_blit;
2051
	struct r600_vram_scratch vram_scratch;
A
Alex Deucher 已提交
2052
	int msi_enabled; /* msi enabled */
2053
	struct r600_ih ih; /* r6/700 interrupt ring */
2054
	struct radeon_rlc rlc;
2055
	struct radeon_mec mec;
A
Alex Deucher 已提交
2056
	struct work_struct hotplug_work;
2057
	struct work_struct audio_work;
2058
	struct work_struct reset_work;
2059
	int num_crtc; /* number of crtcs */
2060
	struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
2061
	bool audio_enabled;
2062
	bool has_uvd;
2063
	struct r600_audio audio_status; /* audio stuff */
2064
	struct notifier_block acpi_nb;
2065
	/* only one userspace can use Hyperz features or CMASK at a time */
2066
	struct drm_file *hyperz_filp;
2067
	struct drm_file *cmask_filp;
2068 2069
	/* i2c buses */
	struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
2070 2071 2072
	/* debugfs */
	struct radeon_debugfs	debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
	unsigned 		debugfs_count;
2073 2074
	/* virtual memory */
	struct radeon_vm_manager	vm_manager;
2075
	struct mutex			gpu_clock_mutex;
2076 2077
	/* ACPI interface */
	struct radeon_atif		atif;
2078
	struct radeon_atcs		atcs;
2079 2080 2081 2082 2083 2084 2085 2086 2087
};

int radeon_device_init(struct radeon_device *rdev,
		       struct drm_device *ddev,
		       struct pci_dev *pdev,
		       uint32_t flags);
void radeon_device_fini(struct radeon_device *rdev);
int radeon_gpu_wait_for_idle(struct radeon_device *rdev);

2088 2089 2090 2091
uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
		      bool always_indirect);
void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
		  bool always_indirect);
2092 2093
u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
2094

2095 2096 2097
u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 offset);
void cik_mm_wdoorbell(struct radeon_device *rdev, u32 offset, u32 v);

2098 2099 2100 2101
/*
 * Cast helper
 */
#define to_radeon_fence(p) ((struct radeon_fence *)(p))
2102 2103 2104 2105

/*
 * Registers read & write functions.
 */
2106 2107 2108 2109
#define RREG8(reg) readb((rdev->rmmio) + (reg))
#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
#define RREG16(reg) readw((rdev->rmmio) + (reg))
#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
2110 2111 2112 2113 2114
#define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
#define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
#define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
2115 2116 2117 2118 2119 2120
#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
2121 2122
#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
2123 2124
#define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
#define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
2125 2126
#define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
#define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
2127 2128
#define RREG32_RCU(reg) r600_rcu_rreg(rdev, (reg))
#define WREG32_RCU(reg, v) r600_rcu_wreg(rdev, (reg), (v))
2129 2130
#define RREG32_CG(reg) eg_cg_rreg(rdev, (reg))
#define WREG32_CG(reg, v) eg_cg_wreg(rdev, (reg), (v))
2131 2132 2133 2134
#define RREG32_PIF_PHY0(reg) eg_pif_phy0_rreg(rdev, (reg))
#define WREG32_PIF_PHY0(reg, v) eg_pif_phy0_wreg(rdev, (reg), (v))
#define RREG32_PIF_PHY1(reg) eg_pif_phy1_rreg(rdev, (reg))
#define WREG32_PIF_PHY1(reg, v) eg_pif_phy1_wreg(rdev, (reg), (v))
2135 2136
#define RREG32_UVD_CTX(reg) r600_uvd_ctx_rreg(rdev, (reg))
#define WREG32_UVD_CTX(reg, v) r600_uvd_ctx_wreg(rdev, (reg), (v))
2137 2138 2139 2140 2141 2142 2143
#define WREG32_P(reg, val, mask)				\
	do {							\
		uint32_t tmp_ = RREG32(reg);			\
		tmp_ &= (mask);					\
		tmp_ |= ((val) & ~(mask));			\
		WREG32(reg, tmp_);				\
	} while (0)
2144 2145
#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
#define WREG32_OR(reg, or) WREG32_P(reg, or, ~or)
2146 2147 2148 2149 2150 2151 2152
#define WREG32_PLL_P(reg, val, mask)				\
	do {							\
		uint32_t tmp_ = RREG32_PLL(reg);		\
		tmp_ &= (mask);					\
		tmp_ |= ((val) & ~(mask));			\
		WREG32_PLL(reg, tmp_);				\
	} while (0)
2153
#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
2154 2155
#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
2156

2157 2158 2159
#define RDOORBELL32(offset) cik_mm_rdoorbell(rdev, (offset))
#define WDOORBELL32(offset, v) cik_mm_wdoorbell(rdev, (offset), (v))

2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177
/*
 * Indirect registers accessor
 */
static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
{
	uint32_t r;

	WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
	r = RREG32(RADEON_PCIE_DATA);
	return r;
}

static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
{
	WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
	WREG32(RADEON_PCIE_DATA, (v));
}

2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192
static inline u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg)
{
	u32 r;

	WREG32(TN_SMC_IND_INDEX_0, (reg));
	r = RREG32(TN_SMC_IND_DATA_0);
	return r;
}

static inline void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
{
	WREG32(TN_SMC_IND_INDEX_0, (reg));
	WREG32(TN_SMC_IND_DATA_0, (v));
}

2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207
static inline u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg)
{
	u32 r;

	WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
	r = RREG32(R600_RCU_DATA);
	return r;
}

static inline void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v)
{
	WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
	WREG32(R600_RCU_DATA, (v));
}

2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222
static inline u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg)
{
	u32 r;

	WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
	r = RREG32(EVERGREEN_CG_IND_DATA);
	return r;
}

static inline void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v)
{
	WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
	WREG32(EVERGREEN_CG_IND_DATA, (v));
}

2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252
static inline u32 eg_pif_phy0_rreg(struct radeon_device *rdev, u32 reg)
{
	u32 r;

	WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
	r = RREG32(EVERGREEN_PIF_PHY0_DATA);
	return r;
}

static inline void eg_pif_phy0_wreg(struct radeon_device *rdev, u32 reg, u32 v)
{
	WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
	WREG32(EVERGREEN_PIF_PHY0_DATA, (v));
}

static inline u32 eg_pif_phy1_rreg(struct radeon_device *rdev, u32 reg)
{
	u32 r;

	WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
	r = RREG32(EVERGREEN_PIF_PHY1_DATA);
	return r;
}

static inline void eg_pif_phy1_wreg(struct radeon_device *rdev, u32 reg, u32 v)
{
	WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
	WREG32(EVERGREEN_PIF_PHY1_DATA, (v));
}

2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267
static inline u32 r600_uvd_ctx_rreg(struct radeon_device *rdev, u32 reg)
{
	u32 r;

	WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
	r = RREG32(R600_UVD_CTX_DATA);
	return r;
}

static inline void r600_uvd_ctx_wreg(struct radeon_device *rdev, u32 reg, u32 v)
{
	WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
	WREG32(R600_UVD_CTX_DATA, (v));
}

2268 2269 2270 2271 2272 2273
void r100_pll_errata_after_index(struct radeon_device *rdev);


/*
 * ASICs helpers.
 */
2274 2275
#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
			    (rdev->pdev->device == 0x5969))
2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291
#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
		(rdev->family == CHIP_RV200) || \
		(rdev->family == CHIP_RS100) || \
		(rdev->family == CHIP_RS200) || \
		(rdev->family == CHIP_RV250) || \
		(rdev->family == CHIP_RV280) || \
		(rdev->family == CHIP_RS300))
#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300)  ||	\
		(rdev->family == CHIP_RV350) ||			\
		(rdev->family == CHIP_R350)  ||			\
		(rdev->family == CHIP_RV380) ||			\
		(rdev->family == CHIP_R420)  ||			\
		(rdev->family == CHIP_R423)  ||			\
		(rdev->family == CHIP_RV410) ||			\
		(rdev->family == CHIP_RS400) ||			\
		(rdev->family == CHIP_RS480))
2292 2293 2294 2295 2296 2297 2298 2299
#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
		(rdev->ddev->pdev->device == 0x9443) || \
		(rdev->ddev->pdev->device == 0x944B) || \
		(rdev->ddev->pdev->device == 0x9506) || \
		(rdev->ddev->pdev->device == 0x9509) || \
		(rdev->ddev->pdev->device == 0x950F) || \
		(rdev->ddev->pdev->device == 0x689C) || \
		(rdev->ddev->pdev->device == 0x689D))
2300
#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
2301 2302 2303 2304
#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600)  ||	\
			    (rdev->family == CHIP_RS690)  ||	\
			    (rdev->family == CHIP_RS740)  ||	\
			    (rdev->family >= CHIP_R600))
2305 2306
#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
2307
#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
2308 2309
#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
			     (rdev->flags & RADEON_IS_IGP))
2310
#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
2311 2312 2313
#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
			     (rdev->flags & RADEON_IS_IGP))
A
Alex Deucher 已提交
2314
#define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
2315
#define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
2316
#define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
2317

2318 2319 2320 2321 2322 2323 2324 2325 2326
#define ASIC_IS_LOMBOK(rdev) ((rdev->ddev->pdev->device == 0x6849) || \
			      (rdev->ddev->pdev->device == 0x6850) || \
			      (rdev->ddev->pdev->device == 0x6858) || \
			      (rdev->ddev->pdev->device == 0x6859) || \
			      (rdev->ddev->pdev->device == 0x6840) || \
			      (rdev->ddev->pdev->device == 0x6841) || \
			      (rdev->ddev->pdev->device == 0x6842) || \
			      (rdev->ddev->pdev->device == 0x6843))

2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342
/*
 * BIOS helpers.
 */
#define RBIOS8(i) (rdev->bios[i])
#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))

int radeon_combios_init(struct radeon_device *rdev);
void radeon_combios_fini(struct radeon_device *rdev);
int radeon_atombios_init(struct radeon_device *rdev);
void radeon_atombios_fini(struct radeon_device *rdev);


/*
 * RING helpers.
 */
2343
#if DRM_DEBUG_CODE == 0
2344
static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
2345
{
2346 2347 2348 2349
	ring->ring[ring->wptr++] = v;
	ring->wptr &= ring->ptr_mask;
	ring->count_dw--;
	ring->ring_free_dw--;
2350
}
2351 2352
#else
/* With debugging this is just too big to inline */
2353
void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
2354
#endif
2355 2356 2357 2358

/*
 * ASICs macro.
 */
2359
#define radeon_init(rdev) (rdev)->asic->init((rdev))
2360 2361 2362
#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
2363
#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
2364
#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
2365
#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
2366 2367
#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
2368 2369
#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
2370
#define radeon_asic_vm_set_page(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
2371 2372 2373
#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
2374
#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
2375
#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
2376
#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)].is_lockup((rdev), (cp))
2377
#define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)].vm_flush((rdev), (r), (vm))
2378 2379 2380
#define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx].get_rptr((rdev), (r))
#define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx].get_wptr((rdev), (r))
#define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx].set_wptr((rdev), (r))
2381 2382
#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
2383
#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
2384
#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
2385
#define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
2386 2387
#define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
#define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
2388 2389
#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
2390 2391 2392 2393 2394 2395
#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
2396 2397 2398 2399 2400 2401 2402
#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
2403
#define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
2404
#define radeon_get_temperature(rdev) (rdev)->asic->pm.get_temperature((rdev))
2405 2406
#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
2407
#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
2408 2409 2410 2411
#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
2412
#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
2413 2414 2415 2416 2417
#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
2418 2419 2420 2421 2422
#define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
#define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
#define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
2423
#define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
2424
#define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
2425 2426 2427 2428
#define radeon_dpm_init(rdev) rdev->asic->dpm.init((rdev))
#define radeon_dpm_setup_asic(rdev) rdev->asic->dpm.setup_asic((rdev))
#define radeon_dpm_enable(rdev) rdev->asic->dpm.enable((rdev))
#define radeon_dpm_disable(rdev) rdev->asic->dpm.disable((rdev))
2429
#define radeon_dpm_pre_set_power_state(rdev) rdev->asic->dpm.pre_set_power_state((rdev))
2430
#define radeon_dpm_set_power_state(rdev) rdev->asic->dpm.set_power_state((rdev))
2431
#define radeon_dpm_post_set_power_state(rdev) rdev->asic->dpm.post_set_power_state((rdev))
2432 2433 2434 2435 2436
#define radeon_dpm_display_configuration_changed(rdev) rdev->asic->dpm.display_configuration_changed((rdev))
#define radeon_dpm_fini(rdev) rdev->asic->dpm.fini((rdev))
#define radeon_dpm_get_sclk(rdev, l) rdev->asic->dpm.get_sclk((rdev), (l))
#define radeon_dpm_get_mclk(rdev, l) rdev->asic->dpm.get_mclk((rdev), (l))
#define radeon_dpm_print_power_state(rdev, ps) rdev->asic->dpm.print_power_state((rdev), (ps))
2437
#define radeon_dpm_debugfs_print_current_performance_level(rdev, m) rdev->asic->dpm.debugfs_print_current_performance_level((rdev), (m))
2438

2439
/* Common functions */
2440
/* AGP */
2441
extern int radeon_gpu_reset(struct radeon_device *rdev);
2442
extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
2443
extern void radeon_agp_disable(struct radeon_device *rdev);
2444 2445
extern int radeon_modeset_init(struct radeon_device *rdev);
extern void radeon_modeset_fini(struct radeon_device *rdev);
2446
extern bool radeon_card_posted(struct radeon_device *rdev);
2447
extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
2448
extern void radeon_update_display_priority(struct radeon_device *rdev);
2449
extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
2450
extern void radeon_scratch_init(struct radeon_device *rdev);
2451 2452 2453
extern void radeon_wb_fini(struct radeon_device *rdev);
extern int radeon_wb_init(struct radeon_device *rdev);
extern void radeon_wb_disable(struct radeon_device *rdev);
2454 2455
extern void radeon_surface_init(struct radeon_device *rdev);
extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
2456
extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
2457
extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
2458
extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
2459
extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
2460 2461
extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
2462 2463
extern int radeon_resume_kms(struct drm_device *dev);
extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
2464
extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
2465 2466 2467
extern void radeon_program_register_sequence(struct radeon_device *rdev,
					     const u32 *registers,
					     const u32 array_size);
2468

2469 2470 2471 2472 2473
/*
 * vm
 */
int radeon_vm_manager_init(struct radeon_device *rdev);
void radeon_vm_manager_fini(struct radeon_device *rdev);
2474
void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
2475
void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
2476
int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm);
2477
void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm);
2478 2479 2480 2481 2482
struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
				       struct radeon_vm *vm, int ring);
void radeon_vm_fence(struct radeon_device *rdev,
		     struct radeon_vm *vm,
		     struct radeon_fence *fence);
2483
uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
2484 2485 2486 2487 2488 2489
int radeon_vm_bo_update_pte(struct radeon_device *rdev,
			    struct radeon_vm *vm,
			    struct radeon_bo *bo,
			    struct ttm_mem_reg *mem);
void radeon_vm_bo_invalidate(struct radeon_device *rdev,
			     struct radeon_bo *bo);
2490 2491
struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
				       struct radeon_bo *bo);
2492 2493 2494 2495 2496 2497 2498
struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
				      struct radeon_vm *vm,
				      struct radeon_bo *bo);
int radeon_vm_bo_set_addr(struct radeon_device *rdev,
			  struct radeon_bo_va *bo_va,
			  uint64_t offset,
			  uint32_t flags);
2499
int radeon_vm_bo_rmv(struct radeon_device *rdev,
2500
		     struct radeon_bo_va *bo_va);
2501

2502 2503
/* audio */
void r600_audio_update_hdmi(struct work_struct *work);
2504

2505 2506 2507 2508 2509 2510
/*
 * R600 vram scratch functions
 */
int r600_vram_scratch_init(struct radeon_device *rdev);
void r600_vram_scratch_fini(struct radeon_device *rdev);

2511 2512 2513 2514 2515 2516 2517 2518 2519 2520
/*
 * r600 cs checking helper
 */
unsigned r600_mip_minify(unsigned size, unsigned level);
bool r600_fmt_is_valid_color(u32 format);
bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
int r600_fmt_get_blocksize(u32 format);
int r600_fmt_get_nblocksx(u32 format, u32 w);
int r600_fmt_get_nblocksy(u32 format, u32 h);

2521 2522 2523
/*
 * r600 functions used by radeon_encoder.c
 */
2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537
struct radeon_hdmi_acr {
	u32 clock;

	int n_32khz;
	int cts_32khz;

	int n_44_1khz;
	int cts_44_1khz;

	int n_48khz;
	int cts_48khz;

};

2538 2539
extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);

2540 2541 2542 2543 2544
extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
				     u32 tiling_pipe_num,
				     u32 max_rb_num,
				     u32 total_max_rb_num,
				     u32 enabled_rb_mask);
2545

2546 2547 2548 2549
/*
 * evergreen functions used by radeon_encoder.c
 */

2550
extern int ni_init_microcode(struct radeon_device *rdev);
2551
extern int ni_mc_load_microcode(struct radeon_device *rdev);
2552

2553 2554 2555 2556
/* radeon_acpi.c */
#if defined(CONFIG_ACPI)
extern int radeon_acpi_init(struct radeon_device *rdev);
extern void radeon_acpi_fini(struct radeon_device *rdev);
2557 2558
extern bool radeon_acpi_is_pcie_performance_request_supported(struct radeon_device *rdev);
extern int radeon_acpi_pcie_performance_request(struct radeon_device *rdev,
2559
						u8 perf_req, bool advertise);
2560
extern int radeon_acpi_pcie_notify_device_ready(struct radeon_device *rdev);
2561 2562 2563 2564
#else
static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
#endif
2565

2566 2567 2568
int radeon_cs_packet_parse(struct radeon_cs_parser *p,
			   struct radeon_cs_packet *pkt,
			   unsigned idx);
2569
bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
2570 2571
void radeon_cs_dump_packet(struct radeon_cs_parser *p,
			   struct radeon_cs_packet *pkt);
2572 2573 2574
int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
				struct radeon_cs_reloc **cs_reloc,
				int nomm);
2575 2576 2577
int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
			       uint32_t *vline_start_end,
			       uint32_t *vline_status);
2578

2579 2580
#include "radeon_object.h"

2581
#endif