pata_hpt37x.c 29.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10
/*
 * Libata driver for the highpoint 37x and 30x UDMA66 ATA controllers.
 *
 * This driver is heavily based upon:
 *
 * linux/drivers/ide/pci/hpt366.c		Version 0.36	April 25, 2003
 *
 * Copyright (C) 1999-2003		Andre Hedrick <andre@linux-ide.org>
 * Portions Copyright (C) 2001	        Sun Microsystems, Inc.
 * Portions Copyright (C) 2003		Red Hat Inc
11
 * Portions Copyright (C) 2005-2007	MontaVista Software, Inc.
12 13
 *
 * TODO
14
 *	Look into engine reset on timeout errors. Should not be	required.
15 16 17 18 19 20 21 22 23 24 25 26
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
#include <scsi/scsi_host.h>
#include <linux/libata.h>

#define DRV_NAME	"pata_hpt37x"
27
#define DRV_VERSION	"0.6.9"
28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62

struct hpt_clock {
	u8	xfer_speed;
	u32	timing;
};

struct hpt_chip {
	const char *name;
	unsigned int base;
	struct hpt_clock const *clocks[4];
};

/* key for bus clock timings
 * bit
 * 0:3    data_high_time. inactive time of DIOW_/DIOR_ for PIO and MW
 *        DMA. cycles = value + 1
 * 4:8    data_low_time. active time of DIOW_/DIOR_ for PIO and MW
 *        DMA. cycles = value + 1
 * 9:12   cmd_high_time. inactive time of DIOW_/DIOR_ during task file
 *        register access.
 * 13:17  cmd_low_time. active time of DIOW_/DIOR_ during task file
 *        register access.
 * 18:21  udma_cycle_time. clock freq and clock cycles for UDMA xfer.
 *        during task file register access.
 * 22:24  pre_high_time. time to initialize 1st cycle for PIO and MW DMA
 *        xfer.
 * 25:27  cmd_pre_high_time. time to initialize 1st PIO cycle for task
 *        register access.
 * 28     UDMA enable
 * 29     DMA enable
 * 30     PIO_MST enable. if set, the chip is in bus master mode during
 *        PIO.
 * 31     FIFO enable.
 */

63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80
static struct hpt_clock hpt37x_timings_33[] = {
	{ XFER_UDMA_6,		0x12446231 },	/* 0x12646231 ?? */
	{ XFER_UDMA_5,		0x12446231 },
	{ XFER_UDMA_4,		0x12446231 },
	{ XFER_UDMA_3,		0x126c6231 },
	{ XFER_UDMA_2,		0x12486231 },
	{ XFER_UDMA_1,		0x124c6233 },
	{ XFER_UDMA_0,		0x12506297 },

	{ XFER_MW_DMA_2,	0x22406c31 },
	{ XFER_MW_DMA_1,	0x22406c33 },
	{ XFER_MW_DMA_0,	0x22406c97 },

	{ XFER_PIO_4,		0x06414e31 },
	{ XFER_PIO_3,		0x06414e42 },
	{ XFER_PIO_2,		0x06414e53 },
	{ XFER_PIO_1,		0x06814e93 },
	{ XFER_PIO_0,		0x06814ea7 }
81 82
};

83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100
static struct hpt_clock hpt37x_timings_50[] = {
	{ XFER_UDMA_6,		0x12848242 },
	{ XFER_UDMA_5,		0x12848242 },
	{ XFER_UDMA_4,		0x12ac8242 },
	{ XFER_UDMA_3,		0x128c8242 },
	{ XFER_UDMA_2,		0x120c8242 },
	{ XFER_UDMA_1,		0x12148254 },
	{ XFER_UDMA_0,		0x121882ea },

	{ XFER_MW_DMA_2,	0x22808242 },
	{ XFER_MW_DMA_1,	0x22808254 },
	{ XFER_MW_DMA_0,	0x228082ea },

	{ XFER_PIO_4,		0x0a81f442 },
	{ XFER_PIO_3,		0x0a81f443 },
	{ XFER_PIO_2,		0x0a81f454 },
	{ XFER_PIO_1,		0x0ac1f465 },
	{ XFER_PIO_0,		0x0ac1f48a }
101 102
};

103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120
static struct hpt_clock hpt37x_timings_66[] = {
	{ XFER_UDMA_6,		0x1c869c62 },
	{ XFER_UDMA_5,		0x1cae9c62 },	/* 0x1c8a9c62 */
	{ XFER_UDMA_4,		0x1c8a9c62 },
	{ XFER_UDMA_3,		0x1c8e9c62 },
	{ XFER_UDMA_2,		0x1c929c62 },
	{ XFER_UDMA_1,		0x1c9a9c62 },
	{ XFER_UDMA_0,		0x1c829c62 },

	{ XFER_MW_DMA_2,	0x2c829c62 },
	{ XFER_MW_DMA_1,	0x2c829c66 },
	{ XFER_MW_DMA_0,	0x2c829d2e },

	{ XFER_PIO_4,		0x0c829c62 },
	{ XFER_PIO_3,		0x0c829c84 },
	{ XFER_PIO_2,		0x0c829ca6 },
	{ XFER_PIO_1,		0x0d029d26 },
	{ XFER_PIO_0,		0x0d029d5e }
121 122 123 124 125 126 127
};


static const struct hpt_chip hpt370 = {
	"HPT370",
	48,
	{
128
		hpt37x_timings_33,
129 130
		NULL,
		NULL,
A
Alan Cox 已提交
131
		NULL
132 133 134 135 136 137 138
	}
};

static const struct hpt_chip hpt370a = {
	"HPT370A",
	48,
	{
139
		hpt37x_timings_33,
140
		NULL,
141
		hpt37x_timings_50,
A
Alan Cox 已提交
142
		NULL
143 144 145 146 147 148 149
	}
};

static const struct hpt_chip hpt372 = {
	"HPT372",
	55,
	{
150
		hpt37x_timings_33,
151
		NULL,
152 153
		hpt37x_timings_50,
		hpt37x_timings_66
154 155 156 157 158 159 160
	}
};

static const struct hpt_chip hpt302 = {
	"HPT302",
	66,
	{
161
		hpt37x_timings_33,
162
		NULL,
163 164
		hpt37x_timings_50,
		hpt37x_timings_66
165 166 167 168 169 170 171
	}
};

static const struct hpt_chip hpt371 = {
	"HPT371",
	66,
	{
172
		hpt37x_timings_33,
173
		NULL,
174 175
		hpt37x_timings_50,
		hpt37x_timings_66
176 177 178 179 180 181 182
	}
};

static const struct hpt_chip hpt372a = {
	"HPT372A",
	66,
	{
183
		hpt37x_timings_33,
184
		NULL,
185 186
		hpt37x_timings_50,
		hpt37x_timings_66
187 188 189 190 191 192 193
	}
};

static const struct hpt_chip hpt374 = {
	"HPT374",
	48,
	{
194
		hpt37x_timings_33,
195 196 197 198 199 200 201 202 203 204 205 206 207 208
		NULL,
		NULL,
		NULL
	}
};

/**
 *	hpt37x_find_mode	-	reset the hpt37x bus
 *	@ap: ATA port
 *	@speed: transfer mode
 *
 *	Return the 32bit register programming information for this channel
 *	that matches the speed provided.
 */
209

210 211 212
static u32 hpt37x_find_mode(struct ata_port *ap, int speed)
{
	struct hpt_clock *clocks = ap->host->private_data;
213

214 215 216 217 218 219 220 221 222 223 224
	while(clocks->xfer_speed) {
		if (clocks->xfer_speed == speed)
			return clocks->timing;
		clocks++;
	}
	BUG();
	return 0xffffffffU;	/* silence compiler warning */
}

static int hpt_dma_blacklisted(const struct ata_device *dev, char *modestr, const char *list[])
{
T
Tejun Heo 已提交
225
	unsigned char model_num[ATA_ID_PROD_LEN + 1];
226 227
	int i = 0;

T
Tejun Heo 已提交
228
	ata_id_c_string(dev->id, model_num, ATA_ID_PROD, sizeof(model_num));
229

T
Tejun Heo 已提交
230 231
	while (list[i] != NULL) {
		if (!strcmp(list[i], model_num)) {
232
			printk(KERN_WARNING DRV_NAME ": %s is not supported for %s.\n",
233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276
				modestr, list[i]);
			return 1;
		}
		i++;
	}
	return 0;
}

static const char *bad_ata33[] = {
	"Maxtor 92720U8", "Maxtor 92040U6", "Maxtor 91360U4", "Maxtor 91020U3", "Maxtor 90845U3", "Maxtor 90650U2",
	"Maxtor 91360D8", "Maxtor 91190D7", "Maxtor 91020D6", "Maxtor 90845D5", "Maxtor 90680D4", "Maxtor 90510D3", "Maxtor 90340D2",
	"Maxtor 91152D8", "Maxtor 91008D7", "Maxtor 90845D6", "Maxtor 90840D6", "Maxtor 90720D5", "Maxtor 90648D5", "Maxtor 90576D4",
	"Maxtor 90510D4",
	"Maxtor 90432D3", "Maxtor 90288D2", "Maxtor 90256D2",
	"Maxtor 91000D8", "Maxtor 90910D8", "Maxtor 90875D7", "Maxtor 90840D7", "Maxtor 90750D6", "Maxtor 90625D5", "Maxtor 90500D4",
	"Maxtor 91728D8", "Maxtor 91512D7", "Maxtor 91303D6", "Maxtor 91080D5", "Maxtor 90845D4", "Maxtor 90680D4", "Maxtor 90648D3", "Maxtor 90432D2",
	NULL
};

static const char *bad_ata100_5[] = {
	"IBM-DTLA-307075",
	"IBM-DTLA-307060",
	"IBM-DTLA-307045",
	"IBM-DTLA-307030",
	"IBM-DTLA-307020",
	"IBM-DTLA-307015",
	"IBM-DTLA-305040",
	"IBM-DTLA-305030",
	"IBM-DTLA-305020",
	"IC35L010AVER07-0",
	"IC35L020AVER07-0",
	"IC35L030AVER07-0",
	"IC35L040AVER07-0",
	"IC35L060AVER07-0",
	"WDC AC310200R",
	NULL
};

/**
 *	hpt370_filter	-	mode selection filter
 *	@adev: ATA device
 *
 *	Block UDMA on devices that cause trouble with this controller.
 */
277

278
static unsigned long hpt370_filter(struct ata_device *adev, unsigned long mask)
279
{
A
Alan 已提交
280
	if (adev->class == ATA_DEV_ATA) {
281 282 283 284 285
		if (hpt_dma_blacklisted(adev, "UDMA", bad_ata33))
			mask &= ~ATA_MASK_UDMA;
		if (hpt_dma_blacklisted(adev, "UDMA100", bad_ata100_5))
			mask &= ~(0x1F << ATA_SHIFT_UDMA);
	}
286
	return ata_pci_default_filter(adev, mask);
287 288 289 290 291 292 293 294
}

/**
 *	hpt370a_filter	-	mode selection filter
 *	@adev: ATA device
 *
 *	Block UDMA on devices that cause trouble with this controller.
 */
295

296
static unsigned long hpt370a_filter(struct ata_device *adev, unsigned long mask)
297
{
298
	if (adev->class == ATA_DEV_ATA) {
299 300 301
		if (hpt_dma_blacklisted(adev, "UDMA100", bad_ata100_5))
			mask &= ~ (0x1F << ATA_SHIFT_UDMA);
	}
302
	return ata_pci_default_filter(adev, mask);
303
}
304

305 306
/**
 *	hpt37x_pre_reset	-	reset the hpt37x bus
T
Tejun Heo 已提交
307
 *	@link: ATA link to reset
308
 *	@deadline: deadline jiffies for the operation
309 310 311
 *
 *	Perform the initial reset handling for the 370/372 and 374 func 0
 */
312

T
Tejun Heo 已提交
313
static int hpt37x_pre_reset(struct ata_link *link, unsigned long deadline)
314 315
{
	u8 scr2, ata66;
T
Tejun Heo 已提交
316
	struct ata_port *ap = link->ap;
317
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
A
Alan Cox 已提交
318 319 320 321 322 323
	static const struct pci_bits hpt37x_enable_bits[] = {
		{ 0x50, 1, 0x04, 0x04 },
		{ 0x54, 1, 0x04, 0x04 }
	};
	if (!pci_test_config_bits(pdev, &hpt37x_enable_bits[ap->port_no]))
		return -ENOENT;
J
Jeff Garzik 已提交
324

325 326 327 328 329 330
	pci_read_config_byte(pdev, 0x5B, &scr2);
	pci_write_config_byte(pdev, 0x5B, scr2 & ~0x01);
	/* Cable register now active */
	pci_read_config_byte(pdev, 0x5A, &ata66);
	/* Restore state */
	pci_write_config_byte(pdev, 0x5B, scr2);
331

332 333 334 335 336 337
	if (ata66 & (1 << ap->port_no))
		ap->cbl = ATA_CBL_PATA40;
	else
		ap->cbl = ATA_CBL_PATA80;

	/* Reset the state machine */
338
	pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
339
	udelay(100);
340

T
Tejun Heo 已提交
341
	return ata_std_prereset(link, deadline);
342 343 344 345 346 347 348 349
}

/**
 *	hpt37x_error_handler	-	reset the hpt374
 *	@ap: ATA port to reset
 *
 *	Perform probe for HPT37x, except for HPT374 channel 2
 */
350

351 352 353 354 355
static void hpt37x_error_handler(struct ata_port *ap)
{
	ata_bmdma_drive_eh(ap, hpt37x_pre_reset, ata_std_softreset, NULL, ata_std_postreset);
}

T
Tejun Heo 已提交
356
static int hpt374_pre_reset(struct ata_link *link, unsigned long deadline)
357
{
A
Alan Cox 已提交
358 359 360 361
	static const struct pci_bits hpt37x_enable_bits[] = {
		{ 0x50, 1, 0x04, 0x04 },
		{ 0x54, 1, 0x04, 0x04 }
	};
362
	u16 mcr3;
363
	u8 ata66;
T
Tejun Heo 已提交
364
	struct ata_port *ap = link->ap;
365
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
366
	unsigned int mcrbase = 0x50 + 4 * ap->port_no;
A
Alan Cox 已提交
367 368 369

	if (!pci_test_config_bits(pdev, &hpt37x_enable_bits[ap->port_no]))
		return -ENOENT;
J
Jeff Garzik 已提交
370

371
	/* Do the extra channel work */
372
	pci_read_config_word(pdev, mcrbase + 2, &mcr3);
373 374
	/* Set bit 15 of 0x52 to enable TCBLID as input
	 */
375
	pci_write_config_word(pdev, mcrbase + 2, mcr3 | 0x8000);
376 377 378
	pci_read_config_byte(pdev, 0x5A, &ata66);
	/* Reset TCBLID/FCBLID to output */
	pci_write_config_word(pdev, 0x52, mcr3);
379

380
	if (ata66 & (2 >> ap->port_no))
381 382 383 384 385
		ap->cbl = ATA_CBL_PATA40;
	else
		ap->cbl = ATA_CBL_PATA80;

	/* Reset the state machine */
386
	pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
387
	udelay(100);
388

T
Tejun Heo 已提交
389
	return ata_std_prereset(link, deadline);
390 391 392 393 394 395 396 397 398 399
}

/**
 *	hpt374_error_handler	-	reset the hpt374
 *	@classes:
 *
 *	The 374 cable detect is a little different due to the extra
 *	channels. The function 0 channels work like usual but function 1
 *	is special
 */
400

401 402 403
static void hpt374_error_handler(struct ata_port *ap)
{
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
404

405 406 407 408 409 410 411 412 413 414 415
	if (!(PCI_FUNC(pdev->devfn) & 1))
		hpt37x_error_handler(ap);
	else
		ata_bmdma_drive_eh(ap, hpt374_pre_reset, ata_std_softreset, NULL, ata_std_postreset);
}

/**
 *	hpt370_set_piomode		-	PIO setup
 *	@ap: ATA interface
 *	@adev: device on the interface
 *
416
 *	Perform PIO mode setup.
417
 */
418

419 420 421 422 423 424 425 426 427 428
static void hpt370_set_piomode(struct ata_port *ap, struct ata_device *adev)
{
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
	u32 addr1, addr2;
	u32 reg;
	u32 mode;
	u8 fast;

	addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
	addr2 = 0x51 + 4 * ap->port_no;
429

430 431 432 433 434
	/* Fast interrupt prediction disable, hold off interrupt disable */
	pci_read_config_byte(pdev, addr2, &fast);
	fast &= ~0x02;
	fast |= 0x01;
	pci_write_config_byte(pdev, addr2, fast);
435

436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451
	pci_read_config_dword(pdev, addr1, &reg);
	mode = hpt37x_find_mode(ap, adev->pio_mode);
	mode &= ~0x8000000;	/* No FIFO in PIO */
	mode &= ~0x30070000;	/* Leave config bits alone */
	reg &= 0x30070000;	/* Strip timing bits */
	pci_write_config_dword(pdev, addr1, reg | mode);
}

/**
 *	hpt370_set_dmamode		-	DMA timing setup
 *	@ap: ATA interface
 *	@adev: Device being configured
 *
 *	Set up the channel for MWDMA or UDMA modes. Much the same as with
 *	PIO, load the mode number and then set MWDMA or UDMA flag.
 */
452

453 454 455 456 457 458 459 460 461 462
static void hpt370_set_dmamode(struct ata_port *ap, struct ata_device *adev)
{
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
	u32 addr1, addr2;
	u32 reg;
	u32 mode;
	u8 fast;

	addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
	addr2 = 0x51 + 4 * ap->port_no;
463

464 465 466 467 468
	/* Fast interrupt prediction disable, hold off interrupt disable */
	pci_read_config_byte(pdev, addr2, &fast);
	fast &= ~0x02;
	fast |= 0x01;
	pci_write_config_byte(pdev, addr2, fast);
469

470 471 472 473 474 475 476 477 478 479 480 481 482 483 484
	pci_read_config_dword(pdev, addr1, &reg);
	mode = hpt37x_find_mode(ap, adev->dma_mode);
	mode |= 0x8000000;	/* FIFO in MWDMA or UDMA */
	mode &= ~0xC0000000;	/* Leave config bits alone */
	reg &= 0xC0000000;	/* Strip timing bits */
	pci_write_config_dword(pdev, addr1, reg | mode);
}

/**
 *	hpt370_bmdma_start		-	DMA engine begin
 *	@qc: ATA command
 *
 *	The 370 and 370A want us to reset the DMA engine each time we
 *	use it. The 372 and later are fine.
 */
485

486 487 488 489 490 491 492 493 494 495 496 497 498 499 500
static void hpt370_bmdma_start(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
	pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
	udelay(10);
	ata_bmdma_start(qc);
}

/**
 *	hpt370_bmdma_end		-	DMA engine stop
 *	@qc: ATA command
 *
 *	Work around the HPT370 DMA engine.
 */
501

502 503 504 505
static void hpt370_bmdma_stop(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
T
Tejun Heo 已提交
506
	u8 dma_stat = ioread8(ap->ioaddr.bmdma_addr + 2);
507
	u8 dma_cmd;
T
Tejun Heo 已提交
508
	void __iomem *bmdma = ap->ioaddr.bmdma_addr;
509

510 511
	if (dma_stat & 0x01) {
		udelay(20);
T
Tejun Heo 已提交
512
		dma_stat = ioread8(bmdma + 2);
513 514 515 516 517 518
	}
	if (dma_stat & 0x01) {
		/* Clear the engine */
		pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
		udelay(10);
		/* Stop DMA */
T
Tejun Heo 已提交
519 520
		dma_cmd = ioread8(bmdma );
		iowrite8(dma_cmd & 0xFE, bmdma);
521
		/* Clear Error */
T
Tejun Heo 已提交
522 523
		dma_stat = ioread8(bmdma + 2);
		iowrite8(dma_stat | 0x06 , bmdma + 2);
524 525 526 527 528 529 530 531 532 533 534 535
		/* Clear the engine */
		pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
		udelay(10);
	}
	ata_bmdma_stop(qc);
}

/**
 *	hpt372_set_piomode		-	PIO setup
 *	@ap: ATA interface
 *	@adev: device on the interface
 *
536
 *	Perform PIO mode setup.
537
 */
538

539 540 541 542 543 544 545 546 547 548
static void hpt372_set_piomode(struct ata_port *ap, struct ata_device *adev)
{
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
	u32 addr1, addr2;
	u32 reg;
	u32 mode;
	u8 fast;

	addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
	addr2 = 0x51 + 4 * ap->port_no;
549

550 551 552 553
	/* Fast interrupt prediction disable, hold off interrupt disable */
	pci_read_config_byte(pdev, addr2, &fast);
	fast &= ~0x07;
	pci_write_config_byte(pdev, addr2, fast);
554

555 556
	pci_read_config_dword(pdev, addr1, &reg);
	mode = hpt37x_find_mode(ap, adev->pio_mode);
557

558 559 560 561 562 563 564 565 566 567 568 569 570 571 572
	printk("Find mode for %d reports %X\n", adev->pio_mode, mode);
	mode &= ~0x80000000;	/* No FIFO in PIO */
	mode &= ~0x30070000;	/* Leave config bits alone */
	reg &= 0x30070000;	/* Strip timing bits */
	pci_write_config_dword(pdev, addr1, reg | mode);
}

/**
 *	hpt372_set_dmamode		-	DMA timing setup
 *	@ap: ATA interface
 *	@adev: Device being configured
 *
 *	Set up the channel for MWDMA or UDMA modes. Much the same as with
 *	PIO, load the mode number and then set MWDMA or UDMA flag.
 */
573

574 575 576 577 578 579 580 581 582 583
static void hpt372_set_dmamode(struct ata_port *ap, struct ata_device *adev)
{
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
	u32 addr1, addr2;
	u32 reg;
	u32 mode;
	u8 fast;

	addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
	addr2 = 0x51 + 4 * ap->port_no;
584

585 586 587 588
	/* Fast interrupt prediction disable, hold off interrupt disable */
	pci_read_config_byte(pdev, addr2, &fast);
	fast &= ~0x07;
	pci_write_config_byte(pdev, addr2, fast);
589

590 591 592 593 594 595 596 597 598 599 600 601 602 603 604
	pci_read_config_dword(pdev, addr1, &reg);
	mode = hpt37x_find_mode(ap, adev->dma_mode);
	printk("Find mode for DMA %d reports %X\n", adev->dma_mode, mode);
	mode &= ~0xC0000000;	/* Leave config bits alone */
	mode |= 0x80000000;	/* FIFO in MWDMA or UDMA */
	reg &= 0xC0000000;	/* Strip timing bits */
	pci_write_config_dword(pdev, addr1, reg | mode);
}

/**
 *	hpt37x_bmdma_end		-	DMA engine stop
 *	@qc: ATA command
 *
 *	Clean up after the HPT372 and later DMA engine
 */
605

606 607 608 609
static void hpt37x_bmdma_stop(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
A
Alan 已提交
610
	int mscreg = 0x50 + 4 * ap->port_no;
611
	u8 bwsr_stat, msc_stat;
612

613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634
	pci_read_config_byte(pdev, 0x6A, &bwsr_stat);
	pci_read_config_byte(pdev, mscreg, &msc_stat);
	if (bwsr_stat & (1 << ap->port_no))
		pci_write_config_byte(pdev, mscreg, msc_stat | 0x30);
	ata_bmdma_stop(qc);
}


static struct scsi_host_template hpt37x_sht = {
	.module			= THIS_MODULE,
	.name			= DRV_NAME,
	.ioctl			= ata_scsi_ioctl,
	.queuecommand		= ata_scsi_queuecmd,
	.can_queue		= ATA_DEF_QUEUE,
	.this_id		= ATA_SHT_THIS_ID,
	.sg_tablesize		= LIBATA_MAX_PRD,
	.cmd_per_lun		= ATA_SHT_CMD_PER_LUN,
	.emulated		= ATA_SHT_EMULATED,
	.use_clustering		= ATA_SHT_USE_CLUSTERING,
	.proc_name		= DRV_NAME,
	.dma_boundary		= ATA_DMA_BOUNDARY,
	.slave_configure	= ata_scsi_slave_config,
635
	.slave_destroy		= ata_scsi_slave_destroy,
636 637 638 639 640 641
	.bios_param		= ata_std_bios_param,
};

/*
 *	Configuration for HPT370
 */
642

643 644 645 646
static struct ata_port_operations hpt370_port_ops = {
	.set_piomode	= hpt370_set_piomode,
	.set_dmamode	= hpt370_set_dmamode,
	.mode_filter	= hpt370_filter,
647

648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665
	.tf_load	= ata_tf_load,
	.tf_read	= ata_tf_read,
	.check_status 	= ata_check_status,
	.exec_command	= ata_exec_command,
	.dev_select 	= ata_std_dev_select,

	.freeze		= ata_bmdma_freeze,
	.thaw		= ata_bmdma_thaw,
	.error_handler	= hpt37x_error_handler,
	.post_internal_cmd = ata_bmdma_post_internal_cmd,

	.bmdma_setup 	= ata_bmdma_setup,
	.bmdma_start 	= hpt370_bmdma_start,
	.bmdma_stop	= hpt370_bmdma_stop,
	.bmdma_status 	= ata_bmdma_status,

	.qc_prep 	= ata_qc_prep,
	.qc_issue	= ata_qc_issue_prot,
666

T
Tejun Heo 已提交
667
	.data_xfer	= ata_data_xfer,
668 669 670

	.irq_handler	= ata_interrupt,
	.irq_clear	= ata_bmdma_irq_clear,
671
	.irq_on		= ata_irq_on,
672

673
	.port_start	= ata_sff_port_start,
674
};
675 676 677 678

/*
 *	Configuration for HPT370A. Close to 370 but less filters
 */
679

680 681 682 683
static struct ata_port_operations hpt370a_port_ops = {
	.set_piomode	= hpt370_set_piomode,
	.set_dmamode	= hpt370_set_dmamode,
	.mode_filter	= hpt370a_filter,
684

685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702
	.tf_load	= ata_tf_load,
	.tf_read	= ata_tf_read,
	.check_status 	= ata_check_status,
	.exec_command	= ata_exec_command,
	.dev_select 	= ata_std_dev_select,

	.freeze		= ata_bmdma_freeze,
	.thaw		= ata_bmdma_thaw,
	.error_handler	= hpt37x_error_handler,
	.post_internal_cmd = ata_bmdma_post_internal_cmd,

	.bmdma_setup 	= ata_bmdma_setup,
	.bmdma_start 	= hpt370_bmdma_start,
	.bmdma_stop	= hpt370_bmdma_stop,
	.bmdma_status 	= ata_bmdma_status,

	.qc_prep 	= ata_qc_prep,
	.qc_issue	= ata_qc_issue_prot,
703

T
Tejun Heo 已提交
704
	.data_xfer	= ata_data_xfer,
705 706 707

	.irq_handler	= ata_interrupt,
	.irq_clear	= ata_bmdma_irq_clear,
708
	.irq_on		= ata_irq_on,
709

710
	.port_start	= ata_sff_port_start,
711
};
712 713 714 715 716

/*
 *	Configuration for HPT372, HPT371, HPT302. Slightly different PIO
 *	and DMA mode setting functionality.
 */
717

718 719 720 721
static struct ata_port_operations hpt372_port_ops = {
	.set_piomode	= hpt372_set_piomode,
	.set_dmamode	= hpt372_set_dmamode,
	.mode_filter	= ata_pci_default_filter,
722

723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740
	.tf_load	= ata_tf_load,
	.tf_read	= ata_tf_read,
	.check_status 	= ata_check_status,
	.exec_command	= ata_exec_command,
	.dev_select 	= ata_std_dev_select,

	.freeze		= ata_bmdma_freeze,
	.thaw		= ata_bmdma_thaw,
	.error_handler	= hpt37x_error_handler,
	.post_internal_cmd = ata_bmdma_post_internal_cmd,

	.bmdma_setup 	= ata_bmdma_setup,
	.bmdma_start 	= ata_bmdma_start,
	.bmdma_stop	= hpt37x_bmdma_stop,
	.bmdma_status 	= ata_bmdma_status,

	.qc_prep 	= ata_qc_prep,
	.qc_issue	= ata_qc_issue_prot,
741

T
Tejun Heo 已提交
742
	.data_xfer	= ata_data_xfer,
743 744 745

	.irq_handler	= ata_interrupt,
	.irq_clear	= ata_bmdma_irq_clear,
746
	.irq_on		= ata_irq_on,
747

748
	.port_start	= ata_sff_port_start,
749
};
750 751 752 753 754

/*
 *	Configuration for HPT374. Mode setting works like 372 and friends
 *	but we have a different cable detection procedure.
 */
755

756 757 758 759
static struct ata_port_operations hpt374_port_ops = {
	.set_piomode	= hpt372_set_piomode,
	.set_dmamode	= hpt372_set_dmamode,
	.mode_filter	= ata_pci_default_filter,
760

761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778
	.tf_load	= ata_tf_load,
	.tf_read	= ata_tf_read,
	.check_status 	= ata_check_status,
	.exec_command	= ata_exec_command,
	.dev_select 	= ata_std_dev_select,

	.freeze		= ata_bmdma_freeze,
	.thaw		= ata_bmdma_thaw,
	.error_handler	= hpt374_error_handler,
	.post_internal_cmd = ata_bmdma_post_internal_cmd,

	.bmdma_setup 	= ata_bmdma_setup,
	.bmdma_start 	= ata_bmdma_start,
	.bmdma_stop	= hpt37x_bmdma_stop,
	.bmdma_status 	= ata_bmdma_status,

	.qc_prep 	= ata_qc_prep,
	.qc_issue	= ata_qc_issue_prot,
779

T
Tejun Heo 已提交
780
	.data_xfer	= ata_data_xfer,
781 782 783

	.irq_handler	= ata_interrupt,
	.irq_clear	= ata_bmdma_irq_clear,
784
	.irq_on		= ata_irq_on,
785

786
	.port_start	= ata_sff_port_start,
787
};
788 789 790 791 792 793 794 795 796

/**
 *	htp37x_clock_slot	-	Turn timing to PC clock entry
 *	@freq: Reported frequency timing
 *	@base: Base timing
 *
 *	Turn the timing data intoa clock slot (0 for 33, 1 for 40, 2 for 50
 *	and 3 for 66Mhz)
 */
797

798 799 800 801 802 803 804 805 806 807 808 809 810 811
static int hpt37x_clock_slot(unsigned int freq, unsigned int base)
{
	unsigned int f = (base * freq) / 192;	/* Mhz */
	if (f < 40)
		return 0;	/* 33Mhz slot */
	if (f < 45)
		return 1;	/* 40Mhz slot */
	if (f < 55)
		return 2;	/* 50Mhz slot */
	return 3;		/* 60Mhz slot */
}

/**
 *	hpt37x_calibrate_dpll		-	Calibrate the DPLL loop
812
 *	@dev: PCI device
813 814 815 816 817 818 819 820 821 822
 *
 *	Perform a calibration cycle on the HPT37x DPLL. Returns 1 if this
 *	succeeds
 */

static int hpt37x_calibrate_dpll(struct pci_dev *dev)
{
	u8 reg5b;
	u32 reg5c;
	int tries;
823

824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843
	for(tries = 0; tries < 0x5000; tries++) {
		udelay(50);
		pci_read_config_byte(dev, 0x5b, &reg5b);
		if (reg5b & 0x80) {
			/* See if it stays set */
			for(tries = 0; tries < 0x1000; tries ++) {
				pci_read_config_byte(dev, 0x5b, &reg5b);
				/* Failed ? */
				if ((reg5b & 0x80) == 0)
					return 0;
			}
			/* Turn off tuning, we have the DPLL set */
			pci_read_config_dword(dev, 0x5c, &reg5c);
			pci_write_config_dword(dev, 0x5c, reg5c & ~ 0x100);
			return 1;
		}
	}
	/* Never went stable */
	return 0;
}
844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862

static u32 hpt374_read_freq(struct pci_dev *pdev)
{
	u32 freq;
	unsigned long io_base = pci_resource_start(pdev, 4);
	if (PCI_FUNC(pdev->devfn) & 1) {
		struct pci_dev *pdev_0 = pci_get_slot(pdev->bus, pdev->devfn - 1);
		/* Someone hot plugged the controller on us ? */
		if (pdev_0 == NULL)
			return 0;
		io_base = pci_resource_start(pdev_0, 4);
		freq = inl(io_base + 0x90);
		pci_dev_put(pdev_0);
	}
	else
		freq = inl(io_base + 0x90);
	return freq;
}

863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893
/**
 *	hpt37x_init_one		-	Initialise an HPT37X/302
 *	@dev: PCI device
 *	@id: Entry in match table
 *
 *	Initialise an HPT37x device. There are some interesting complications
 *	here. Firstly the chip may report 366 and be one of several variants.
 *	Secondly all the timings depend on the clock for the chip which we must
 *	detect and look up
 *
 *	This is the known chip mappings. It may be missing a couple of later
 *	releases.
 *
 *	Chip version		PCI		Rev	Notes
 *	HPT366			4 (HPT366)	0	Other driver
 *	HPT366			4 (HPT366)	1	Other driver
 *	HPT368			4 (HPT366)	2	Other driver
 *	HPT370			4 (HPT366)	3	UDMA100
 *	HPT370A			4 (HPT366)	4	UDMA100
 *	HPT372			4 (HPT366)	5	UDMA133 (1)
 *	HPT372N			4 (HPT366)	6	Other driver
 *	HPT372A			5 (HPT372)	1	UDMA133 (1)
 *	HPT372N			5 (HPT372)	2	Other driver
 *	HPT302			6 (HPT302)	1	UDMA133
 *	HPT302N			6 (HPT302)	2	Other driver
 *	HPT371			7 (HPT371)	*	UDMA133
 *	HPT374			8 (HPT374)	*	UDMA133 4 channel
 *	HPT372N			9 (HPT372N)	*	Other driver
 *
 *	(1) UDMA133 support depends on the bus clock
 */
894

895 896 897
static int hpt37x_init_one(struct pci_dev *dev, const struct pci_device_id *id)
{
	/* HPT370 - UDMA100 */
T
Tejun Heo 已提交
898
	static const struct ata_port_info info_hpt370 = {
899
		.sht = &hpt37x_sht,
900
		.flags = ATA_FLAG_SLAVE_POSS,
901 902
		.pio_mask = 0x1f,
		.mwdma_mask = 0x07,
903
		.udma_mask = ATA_UDMA5,
904 905 906
		.port_ops = &hpt370_port_ops
	};
	/* HPT370A - UDMA100 */
T
Tejun Heo 已提交
907
	static const struct ata_port_info info_hpt370a = {
908
		.sht = &hpt37x_sht,
909
		.flags = ATA_FLAG_SLAVE_POSS,
910 911
		.pio_mask = 0x1f,
		.mwdma_mask = 0x07,
912
		.udma_mask = ATA_UDMA5,
913 914
		.port_ops = &hpt370a_port_ops
	};
915
	/* HPT370 - UDMA100 */
T
Tejun Heo 已提交
916
	static const struct ata_port_info info_hpt370_33 = {
917
		.sht = &hpt37x_sht,
918
		.flags = ATA_FLAG_SLAVE_POSS,
919 920
		.pio_mask = 0x1f,
		.mwdma_mask = 0x07,
921
		.udma_mask = ATA_UDMA5,
922 923 924
		.port_ops = &hpt370_port_ops
	};
	/* HPT370A - UDMA100 */
T
Tejun Heo 已提交
925
	static const struct ata_port_info info_hpt370a_33 = {
926
		.sht = &hpt37x_sht,
927
		.flags = ATA_FLAG_SLAVE_POSS,
928 929
		.pio_mask = 0x1f,
		.mwdma_mask = 0x07,
930
		.udma_mask = ATA_UDMA5,
931 932
		.port_ops = &hpt370a_port_ops
	};
933
	/* HPT371, 372 and friends - UDMA133 */
T
Tejun Heo 已提交
934
	static const struct ata_port_info info_hpt372 = {
935
		.sht = &hpt37x_sht,
936
		.flags = ATA_FLAG_SLAVE_POSS,
937 938
		.pio_mask = 0x1f,
		.mwdma_mask = 0x07,
939
		.udma_mask = ATA_UDMA6,
940 941
		.port_ops = &hpt372_port_ops
	};
A
Alan Cox 已提交
942
	/* HPT374 - UDMA100 */
T
Tejun Heo 已提交
943
	static const struct ata_port_info info_hpt374 = {
944
		.sht = &hpt37x_sht,
945
		.flags = ATA_FLAG_SLAVE_POSS,
946 947
		.pio_mask = 0x1f,
		.mwdma_mask = 0x07,
948
		.udma_mask = ATA_UDMA5,
949 950 951 952
		.port_ops = &hpt374_port_ops
	};

	static const int MHz[4] = { 33, 40, 50, 66 };
T
Tejun Heo 已提交
953 954 955 956
	const struct ata_port_info *port;
	void *private_data = NULL;
	struct ata_port_info port_info;
	const struct ata_port_info *ppi[] = { &port_info, NULL };
957 958 959

	u8 irqmask;
	u32 class_rev;
960
	u8 mcr1;
961
	u32 freq;
962
	int prefer_dpll = 1;
J
Jeff Garzik 已提交
963

964
	unsigned long iobase = pci_resource_start(dev, 4);
965 966 967 968 969 970

	const struct hpt_chip *chip_table;
	int clock_slot;

	pci_read_config_dword(dev, PCI_CLASS_REVISION, &class_rev);
	class_rev &= 0xFF;
971

972 973 974 975 976 977 978 979 980
	if (dev->device == PCI_DEVICE_ID_TTI_HPT366) {
		/* May be a later chip in disguise. Check */
		/* Older chips are in the HPT366 driver. Ignore them */
		if (class_rev < 3)
			return -ENODEV;
		/* N series chips have their own driver. Ignore */
		if (class_rev == 6)
			return -ENODEV;

981
		switch(class_rev) {
982 983 984
			case 3:
				port = &info_hpt370;
				chip_table = &hpt370;
985
				prefer_dpll = 0;
986 987 988 989
				break;
			case 4:
				port = &info_hpt370a;
				chip_table = &hpt370a;
990
				prefer_dpll = 0;
991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017
				break;
			case 5:
				port = &info_hpt372;
				chip_table = &hpt372;
				break;
			default:
				printk(KERN_ERR "pata_hpt37x: Unknown HPT366 subtype please report (%d).\n", class_rev);
				return -ENODEV;
		}
	} else {
		switch(dev->device) {
			case PCI_DEVICE_ID_TTI_HPT372:
				/* 372N if rev >= 2*/
				if (class_rev >= 2)
					return -ENODEV;
				port = &info_hpt372;
				chip_table = &hpt372a;
				break;
			case PCI_DEVICE_ID_TTI_HPT302:
				/* 302N if rev > 1 */
				if (class_rev > 1)
					return -ENODEV;
				port = &info_hpt372;
				/* Check this */
				chip_table = &hpt302;
				break;
			case PCI_DEVICE_ID_TTI_HPT371:
1018 1019
				if (class_rev > 1)
					return -ENODEV;
1020 1021
				port = &info_hpt372;
				chip_table = &hpt371;
A
Alan Cox 已提交
1022 1023
				/* Single channel device, master is not present
				   but the BIOS (or us for non x86) must mark it
1024 1025 1026 1027
				   absent */
				pci_read_config_byte(dev, 0x50, &mcr1);
				mcr1 &= ~0x04;
				pci_write_config_byte(dev, 0x50, mcr1);
1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055
				break;
			case PCI_DEVICE_ID_TTI_HPT374:
				chip_table = &hpt374;
				port = &info_hpt374;
				break;
			default:
				printk(KERN_ERR "pata_hpt37x: PCI table is bogus please report (%d).\n", dev->device);
				return -ENODEV;
		}
	}
	/* Ok so this is a chip we support */

	pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
	pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
	pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
	pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);

	pci_read_config_byte(dev, 0x5A, &irqmask);
	irqmask &= ~0x10;
	pci_write_config_byte(dev, 0x5a, irqmask);

	/*
	 * default to pci clock. make sure MA15/16 are set to output
	 * to prevent drives having problems with 40-pin cables. Needed
	 * for some drives such as IBM-DTLA which will not enter ready
	 * state on reset when PDIAG is a input.
	 */

1056
	pci_write_config_byte(dev, 0x5b, 0x23);
J
Jeff Garzik 已提交
1057

1058 1059 1060 1061 1062 1063
	/*
	 * HighPoint does this for HPT372A.
	 * NOTE: This register is only writeable via I/O space.
	 */
	if (chip_table == &hpt372a)
		outb(0x0e, iobase + 0x9c);
1064

1065
	/* Some devices do not let this value be accessed via PCI space
1066 1067 1068 1069 1070 1071 1072 1073 1074
	   according to the old driver. In addition we must use the value
	   from FN 0 on the HPT374 */

	if (chip_table == &hpt374) {
		freq = hpt374_read_freq(dev);
		if (freq == 0)
			return -ENODEV;
	} else
		freq = inl(iobase + 0x90);
1075

1076 1077 1078 1079
	if ((freq >> 12) != 0xABCDE) {
		int i;
		u8 sr;
		u32 total = 0;
1080

1081
		printk(KERN_WARNING "pata_hpt37x: BIOS has not set timing clocks.\n");
1082

1083 1084 1085
		/* This is the process the HPT371 BIOS is reported to use */
		for(i = 0; i < 128; i++) {
			pci_read_config_byte(dev, 0x78, &sr);
1086
			total += sr & 0x1FF;
1087 1088 1089 1090 1091
			udelay(15);
		}
		freq = total / 128;
	}
	freq &= 0x1FF;
1092

1093 1094 1095 1096
	/*
	 *	Turn the frequency check into a band and then find a timing
	 *	table to match it.
	 */
J
Jeff Garzik 已提交
1097

1098
	clock_slot = hpt37x_clock_slot(freq, chip_table->base);
1099
	if (chip_table->clocks[clock_slot] == NULL || prefer_dpll) {
1100 1101
		/*
		 *	We need to try PLL mode instead
1102 1103 1104
		 *
		 *	For non UDMA133 capable devices we should
		 *	use a 50MHz DPLL by choice
1105
		 */
1106
		unsigned int f_low, f_high;
1107
		int dpll, adjust;
J
Jeff Garzik 已提交
1108

1109
		/* Compute DPLL */
1110
		dpll = (port->udma_mask & 0xC0) ? 3 : 2;
J
Jeff Garzik 已提交
1111

1112
		f_low = (MHz[clock_slot] * 48) / MHz[dpll];
1113
		f_high = f_low + 2;
1114 1115
		if (clock_slot > 1)
			f_high += 2;
1116 1117 1118

		/* Select the DPLL clock. */
		pci_write_config_byte(dev, 0x5b, 0x21);
1119
		pci_write_config_dword(dev, 0x5C, (f_high << 16) | f_low | 0x100);
1120

1121 1122 1123 1124
		for(adjust = 0; adjust < 8; adjust++) {
			if (hpt37x_calibrate_dpll(dev))
				break;
			/* See if it'll settle at a fractionally different clock */
1125 1126 1127 1128 1129
			if (adjust & 1)
				f_low -= adjust >> 1;
			else
				f_high += adjust >> 1;
			pci_write_config_dword(dev, 0x5C, (f_high << 16) | f_low | 0x100);
1130 1131
		}
		if (adjust == 8) {
1132
			printk(KERN_ERR "pata_hpt37x: DPLL did not stabilize!\n");
1133 1134
			return -ENODEV;
		}
1135
		if (dpll == 3)
T
Tejun Heo 已提交
1136
			private_data = (void *)hpt37x_timings_66;
1137
		else
T
Tejun Heo 已提交
1138
			private_data = (void *)hpt37x_timings_50;
1139

1140 1141
		printk(KERN_INFO "pata_hpt37x: bus clock %dMHz, using %dMHz DPLL.\n",
		       MHz[clock_slot], MHz[dpll]);
1142
	} else {
T
Tejun Heo 已提交
1143
		private_data = (void *)chip_table->clocks[clock_slot];
1144
		/*
A
Alan Cox 已提交
1145 1146 1147 1148
		 *	Perform a final fixup. Note that we will have used the
		 *	DPLL on the HPT372 which means we don't have to worry
		 *	about lack of UDMA133 support on lower clocks
 		 */
1149

1150 1151 1152 1153
		if (clock_slot < 2 && port == &info_hpt370)
			port = &info_hpt370_33;
		if (clock_slot < 2 && port == &info_hpt370a)
			port = &info_hpt370a_33;
1154 1155
		printk(KERN_INFO "pata_hpt37x: %s using %dMHz bus clock.\n",
		       chip_table->name, MHz[clock_slot]);
1156
	}
1157

1158
	/* Now kick off ATA set up */
T
Tejun Heo 已提交
1159 1160 1161 1162
	port_info = *port;
	port_info.private_data = private_data;

	return ata_pci_init_one(dev, ppi);
1163 1164
}

1165 1166 1167 1168 1169 1170 1171 1172
static const struct pci_device_id hpt37x[] = {
	{ PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT366), },
	{ PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT371), },
	{ PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372), },
	{ PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT374), },
	{ PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT302), },

	{ },
1173 1174 1175
};

static struct pci_driver hpt37x_pci_driver = {
1176
	.name 		= DRV_NAME,
1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199
	.id_table	= hpt37x,
	.probe 		= hpt37x_init_one,
	.remove		= ata_pci_remove_one
};

static int __init hpt37x_init(void)
{
	return pci_register_driver(&hpt37x_pci_driver);
}

static void __exit hpt37x_exit(void)
{
	pci_unregister_driver(&hpt37x_pci_driver);
}

MODULE_AUTHOR("Alan Cox");
MODULE_DESCRIPTION("low-level driver for the Highpoint HPT37x/30x");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, hpt37x);
MODULE_VERSION(DRV_VERSION);

module_init(hpt37x_init);
module_exit(hpt37x_exit);