exynos4.dtsi 13.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
/*
 * Samsung's Exynos4 SoC series common device tree source
 *
 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
 *		http://www.samsung.com
 * Copyright (c) 2010-2011 Linaro Ltd.
 *		www.linaro.org
 *
 * Samsung's Exynos4 SoC series device nodes are listed in this file.  Particular
 * SoCs from Exynos4 series can include this file and provide values for SoCs
 * specfic bindings.
 *
 * Note: This file does not include device nodes for all the controllers in
 * Exynos4 SoCs. As device tree coverage for Exynos4 increases, additional
 * nodes can be added to this file.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

22
#include <dt-bindings/clock/exynos4.h>
23
#include "skeleton.dtsi"
24 25 26 27 28 29 30 31

/ {
	interrupt-parent = <&gic>;

	aliases {
		spi0 = &spi_0;
		spi1 = &spi_1;
		spi2 = &spi_2;
32 33 34 35 36 37 38 39
		i2c0 = &i2c_0;
		i2c1 = &i2c_1;
		i2c2 = &i2c_2;
		i2c3 = &i2c_3;
		i2c4 = &i2c_4;
		i2c5 = &i2c_5;
		i2c6 = &i2c_6;
		i2c7 = &i2c_7;
40 41 42 43 44 45
		csis0 = &csis_0;
		csis1 = &csis_1;
		fimc0 = &fimc_0;
		fimc1 = &fimc_1;
		fimc2 = &fimc_2;
		fimc3 = &fimc_3;
46 47
	};

48 49 50 51 52
	chipid@10000000 {
		compatible = "samsung,exynos4210-chipid";
		reg = <0x10000000 0x100>;
	};

53 54 55 56 57 58
	mipi_phy: video-phy@10020710 {
		compatible = "samsung,s5pv210-mipi-video-phy";
		reg = <0x10020710 8>;
		#phy-cells = <1>;
	};

59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86
	pd_mfc: mfc-power-domain@10023C40 {
		compatible = "samsung,exynos4210-pd";
		reg = <0x10023C40 0x20>;
	};

	pd_g3d: g3d-power-domain@10023C60 {
		compatible = "samsung,exynos4210-pd";
		reg = <0x10023C60 0x20>;
	};

	pd_lcd0: lcd0-power-domain@10023C80 {
		compatible = "samsung,exynos4210-pd";
		reg = <0x10023C80 0x20>;
	};

	pd_tv: tv-power-domain@10023C20 {
		compatible = "samsung,exynos4210-pd";
		reg = <0x10023C20 0x20>;
	};

	pd_cam: cam-power-domain@10023C00 {
		compatible = "samsung,exynos4210-pd";
		reg = <0x10023C00 0x20>;
	};

	pd_gps: gps-power-domain@10023CE0 {
		compatible = "samsung,exynos4210-pd";
		reg = <0x10023CE0 0x20>;
87 88
	};

89 90 91 92 93
	pd_gps_alive: gps-alive-power-domain@10023D00 {
		compatible = "samsung,exynos4210-pd";
		reg = <0x10023D00 0x20>;
	};

94
	gic: interrupt-controller@10490000 {
95 96 97 98 99 100
		compatible = "arm,cortex-a9-gic";
		#interrupt-cells = <3>;
		interrupt-controller;
		reg = <0x10490000 0x1000>, <0x10480000 0x100>;
	};

101
	combiner: interrupt-controller@10440000 {
102 103 104 105 106 107
		compatible = "samsung,exynos4210-combiner";
		#interrupt-cells = <2>;
		interrupt-controller;
		reg = <0x10440000 0x1000>;
	};

108
	sys_reg: syscon@10010000 {
109 110 111 112
		compatible = "samsung,exynos4-sysreg", "syscon";
		reg = <0x10010000 0x400>;
	};

113 114 115 116 117 118 119 120 121 122 123 124 125 126
	dsi_0: dsi@11C80000 {
		compatible = "samsung,exynos4210-mipi-dsi";
		reg = <0x11C80000 0x10000>;
		interrupts = <0 79 0>;
		samsung,power-domain = <&pd_lcd0>;
		phys = <&mipi_phy 1>;
		phy-names = "dsim";
		clocks = <&clock 286>, <&clock 143>;
		clock-names = "bus_clk", "pll_clk";
		status = "disabled";
		#address-cells = <1>;
		#size-cells = <0>;
	};

127 128 129 130 131 132 133 134 135 136 137 138 139 140 141
	camera {
		compatible = "samsung,fimc", "simple-bus";
		status = "disabled";
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

		clock_cam: clock-controller {
			 #clock-cells = <1>;
		};

		fimc_0: fimc@11800000 {
			compatible = "samsung,exynos4210-fimc";
			reg = <0x11800000 0x1000>;
			interrupts = <0 84 0>;
142
			clocks = <&clock CLK_FIMC0>, <&clock CLK_SCLK_FIMC0>;
143 144 145 146 147 148 149 150 151 152
			clock-names = "fimc", "sclk_fimc";
			samsung,power-domain = <&pd_cam>;
			samsung,sysreg = <&sys_reg>;
			status = "disabled";
		};

		fimc_1: fimc@11810000 {
			compatible = "samsung,exynos4210-fimc";
			reg = <0x11810000 0x1000>;
			interrupts = <0 85 0>;
153
			clocks = <&clock CLK_FIMC1>, <&clock CLK_SCLK_FIMC1>;
154 155 156 157 158 159 160 161 162 163
			clock-names = "fimc", "sclk_fimc";
			samsung,power-domain = <&pd_cam>;
			samsung,sysreg = <&sys_reg>;
			status = "disabled";
		};

		fimc_2: fimc@11820000 {
			compatible = "samsung,exynos4210-fimc";
			reg = <0x11820000 0x1000>;
			interrupts = <0 86 0>;
164
			clocks = <&clock CLK_FIMC2>, <&clock CLK_SCLK_FIMC2>;
165 166 167 168 169 170 171 172 173 174
			clock-names = "fimc", "sclk_fimc";
			samsung,power-domain = <&pd_cam>;
			samsung,sysreg = <&sys_reg>;
			status = "disabled";
		};

		fimc_3: fimc@11830000 {
			compatible = "samsung,exynos4210-fimc";
			reg = <0x11830000 0x1000>;
			interrupts = <0 87 0>;
175
			clocks = <&clock CLK_FIMC3>, <&clock CLK_SCLK_FIMC3>;
176 177 178 179 180 181 182 183 184 185
			clock-names = "fimc", "sclk_fimc";
			samsung,power-domain = <&pd_cam>;
			samsung,sysreg = <&sys_reg>;
			status = "disabled";
		};

		csis_0: csis@11880000 {
			compatible = "samsung,exynos4210-csis";
			reg = <0x11880000 0x4000>;
			interrupts = <0 78 0>;
186
			clocks = <&clock CLK_CSIS0>, <&clock CLK_SCLK_CSIS0>;
187 188 189
			clock-names = "csis", "sclk_csis";
			bus-width = <4>;
			samsung,power-domain = <&pd_cam>;
190 191
			phys = <&mipi_phy 0>;
			phy-names = "csis";
192 193 194 195 196 197 198 199 200
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

		csis_1: csis@11890000 {
			compatible = "samsung,exynos4210-csis";
			reg = <0x11890000 0x4000>;
			interrupts = <0 80 0>;
201
			clocks = <&clock CLK_CSIS1>, <&clock CLK_SCLK_CSIS1>;
202 203 204
			clock-names = "csis", "sclk_csis";
			bus-width = <2>;
			samsung,power-domain = <&pd_cam>;
205 206
			phys = <&mipi_phy 2>;
			phy-names = "csis";
207 208 209 210 211 212
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};
	};

213 214 215 216
	watchdog@10060000 {
		compatible = "samsung,s3c2410-wdt";
		reg = <0x10060000 0x100>;
		interrupts = <0 43 0>;
217
		clocks = <&clock CLK_WDT>;
218
		clock-names = "watchdog";
219
		status = "disabled";
220 221 222 223 224 225
	};

	rtc@10070000 {
		compatible = "samsung,s3c6410-rtc";
		reg = <0x10070000 0x100>;
		interrupts = <0 44 0>, <0 45 0>;
226
		clocks = <&clock CLK_RTC>;
227
		clock-names = "rtc";
228
		status = "disabled";
229 230 231 232 233 234
	};

	keypad@100A0000 {
		compatible = "samsung,s5pv210-keypad";
		reg = <0x100A0000 0x100>;
		interrupts = <0 109 0>;
235
		clocks = <&clock CLK_KEYIF>;
236
		clock-names = "keypad";
237
		status = "disabled";
238 239 240 241 242 243
	};

	sdhci@12510000 {
		compatible = "samsung,exynos4210-sdhci";
		reg = <0x12510000 0x100>;
		interrupts = <0 73 0>;
244
		clocks = <&clock CLK_SDMMC0>, <&clock CLK_SCLK_MMC0>;
245
		clock-names = "hsmmc", "mmc_busclk.2";
246
		status = "disabled";
247 248 249 250 251 252
	};

	sdhci@12520000 {
		compatible = "samsung,exynos4210-sdhci";
		reg = <0x12520000 0x100>;
		interrupts = <0 74 0>;
253
		clocks = <&clock CLK_SDMMC1>, <&clock CLK_SCLK_MMC1>;
254
		clock-names = "hsmmc", "mmc_busclk.2";
255
		status = "disabled";
256 257 258 259 260 261
	};

	sdhci@12530000 {
		compatible = "samsung,exynos4210-sdhci";
		reg = <0x12530000 0x100>;
		interrupts = <0 75 0>;
262
		clocks = <&clock CLK_SDMMC2>, <&clock CLK_SCLK_MMC2>;
263
		clock-names = "hsmmc", "mmc_busclk.2";
264
		status = "disabled";
265 266 267 268 269 270
	};

	sdhci@12540000 {
		compatible = "samsung,exynos4210-sdhci";
		reg = <0x12540000 0x100>;
		interrupts = <0 76 0>;
271
		clocks = <&clock CLK_SDMMC3>, <&clock CLK_SCLK_MMC3>;
272
		clock-names = "hsmmc", "mmc_busclk.2";
273
		status = "disabled";
274 275
	};

276 277 278 279
	ehci@12580000 {
		compatible = "samsung,exynos4210-ehci";
		reg = <0x12580000 0x100>;
		interrupts = <0 70 0>;
280
		clocks = <&clock CLK_USB_HOST>;
281 282 283 284 285 286 287 288
		clock-names = "usbhost";
		status = "disabled";
	};

	ohci@12590000 {
		compatible = "samsung,exynos4210-ohci";
		reg = <0x12590000 0x100>;
		interrupts = <0 70 0>;
289
		clocks = <&clock CLK_USB_HOST>;
290 291 292 293
		clock-names = "usbhost";
		status = "disabled";
	};

294 295 296 297 298
	mfc: codec@13400000 {
		compatible = "samsung,mfc-v5";
		reg = <0x13400000 0x10000>;
		interrupts = <0 94 0>;
		samsung,power-domain = <&pd_mfc>;
299
		clocks = <&clock CLK_MFC>;
300
		clock-names = "mfc";
301 302 303
		status = "disabled";
	};

304 305 306 307
	serial@13800000 {
		compatible = "samsung,exynos4210-uart";
		reg = <0x13800000 0x100>;
		interrupts = <0 52 0>;
308
		clocks = <&clock CLK_UART0>, <&clock CLK_SCLK_UART0>;
309
		clock-names = "uart", "clk_uart_baud0";
310
		status = "disabled";
311 312 313 314 315 316
	};

	serial@13810000 {
		compatible = "samsung,exynos4210-uart";
		reg = <0x13810000 0x100>;
		interrupts = <0 53 0>;
317
		clocks = <&clock CLK_UART1>, <&clock CLK_SCLK_UART1>;
318
		clock-names = "uart", "clk_uart_baud0";
319
		status = "disabled";
320 321 322 323 324 325
	};

	serial@13820000 {
		compatible = "samsung,exynos4210-uart";
		reg = <0x13820000 0x100>;
		interrupts = <0 54 0>;
326
		clocks = <&clock CLK_UART2>, <&clock CLK_SCLK_UART2>;
327
		clock-names = "uart", "clk_uart_baud0";
328
		status = "disabled";
329 330 331 332 333 334
	};

	serial@13830000 {
		compatible = "samsung,exynos4210-uart";
		reg = <0x13830000 0x100>;
		interrupts = <0 55 0>;
335
		clocks = <&clock CLK_UART3>, <&clock CLK_SCLK_UART3>;
336
		clock-names = "uart", "clk_uart_baud0";
337
		status = "disabled";
338 339
	};

340
	i2c_0: i2c@13860000 {
341 342
		#address-cells = <1>;
		#size-cells = <0>;
343 344 345
		compatible = "samsung,s3c2440-i2c";
		reg = <0x13860000 0x100>;
		interrupts = <0 58 0>;
346
		clocks = <&clock CLK_I2C0>;
347
		clock-names = "i2c";
348 349
		pinctrl-names = "default";
		pinctrl-0 = <&i2c0_bus>;
350
		status = "disabled";
351 352
	};

353
	i2c_1: i2c@13870000 {
354 355
		#address-cells = <1>;
		#size-cells = <0>;
356 357 358
		compatible = "samsung,s3c2440-i2c";
		reg = <0x13870000 0x100>;
		interrupts = <0 59 0>;
359
		clocks = <&clock CLK_I2C1>;
360
		clock-names = "i2c";
361 362
		pinctrl-names = "default";
		pinctrl-0 = <&i2c1_bus>;
363
		status = "disabled";
364 365
	};

366
	i2c_2: i2c@13880000 {
367 368
		#address-cells = <1>;
		#size-cells = <0>;
369 370 371
		compatible = "samsung,s3c2440-i2c";
		reg = <0x13880000 0x100>;
		interrupts = <0 60 0>;
372
		clocks = <&clock CLK_I2C2>;
373
		clock-names = "i2c";
374 375
		pinctrl-names = "default";
		pinctrl-0 = <&i2c2_bus>;
376
		status = "disabled";
377 378
	};

379
	i2c_3: i2c@13890000 {
380 381
		#address-cells = <1>;
		#size-cells = <0>;
382 383 384
		compatible = "samsung,s3c2440-i2c";
		reg = <0x13890000 0x100>;
		interrupts = <0 61 0>;
385
		clocks = <&clock CLK_I2C3>;
386
		clock-names = "i2c";
387 388
		pinctrl-names = "default";
		pinctrl-0 = <&i2c3_bus>;
389
		status = "disabled";
390 391
	};

392
	i2c_4: i2c@138A0000 {
393 394
		#address-cells = <1>;
		#size-cells = <0>;
395 396 397
		compatible = "samsung,s3c2440-i2c";
		reg = <0x138A0000 0x100>;
		interrupts = <0 62 0>;
398
		clocks = <&clock CLK_I2C4>;
399
		clock-names = "i2c";
400 401
		pinctrl-names = "default";
		pinctrl-0 = <&i2c4_bus>;
402
		status = "disabled";
403 404
	};

405
	i2c_5: i2c@138B0000 {
406 407
		#address-cells = <1>;
		#size-cells = <0>;
408 409 410
		compatible = "samsung,s3c2440-i2c";
		reg = <0x138B0000 0x100>;
		interrupts = <0 63 0>;
411
		clocks = <&clock CLK_I2C5>;
412
		clock-names = "i2c";
413 414
		pinctrl-names = "default";
		pinctrl-0 = <&i2c5_bus>;
415
		status = "disabled";
416 417
	};

418
	i2c_6: i2c@138C0000 {
419 420
		#address-cells = <1>;
		#size-cells = <0>;
421 422 423
		compatible = "samsung,s3c2440-i2c";
		reg = <0x138C0000 0x100>;
		interrupts = <0 64 0>;
424
		clocks = <&clock CLK_I2C6>;
425
		clock-names = "i2c";
426 427
		pinctrl-names = "default";
		pinctrl-0 = <&i2c6_bus>;
428
		status = "disabled";
429 430
	};

431
	i2c_7: i2c@138D0000 {
432 433
		#address-cells = <1>;
		#size-cells = <0>;
434 435 436
		compatible = "samsung,s3c2440-i2c";
		reg = <0x138D0000 0x100>;
		interrupts = <0 65 0>;
437
		clocks = <&clock CLK_I2C7>;
438
		clock-names = "i2c";
439 440
		pinctrl-names = "default";
		pinctrl-0 = <&i2c7_bus>;
441
		status = "disabled";
442 443 444 445 446 447
	};

	spi_0: spi@13920000 {
		compatible = "samsung,exynos4210-spi";
		reg = <0x13920000 0x100>;
		interrupts = <0 66 0>;
448 449
		dmas = <&pdma0 7>, <&pdma0 6>;
		dma-names = "tx", "rx";
450 451
		#address-cells = <1>;
		#size-cells = <0>;
452
		clocks = <&clock CLK_SPI0>, <&clock CLK_SCLK_SPI0>;
453
		clock-names = "spi", "spi_busclk0";
454 455
		pinctrl-names = "default";
		pinctrl-0 = <&spi0_bus>;
456
		status = "disabled";
457 458 459 460 461 462
	};

	spi_1: spi@13930000 {
		compatible = "samsung,exynos4210-spi";
		reg = <0x13930000 0x100>;
		interrupts = <0 67 0>;
463 464
		dmas = <&pdma1 7>, <&pdma1 6>;
		dma-names = "tx", "rx";
465 466
		#address-cells = <1>;
		#size-cells = <0>;
467
		clocks = <&clock CLK_SPI1>, <&clock CLK_SCLK_SPI1>;
468
		clock-names = "spi", "spi_busclk0";
469 470
		pinctrl-names = "default";
		pinctrl-0 = <&spi1_bus>;
471
		status = "disabled";
472 473 474 475 476 477
	};

	spi_2: spi@13940000 {
		compatible = "samsung,exynos4210-spi";
		reg = <0x13940000 0x100>;
		interrupts = <0 68 0>;
478 479
		dmas = <&pdma0 9>, <&pdma0 8>;
		dma-names = "tx", "rx";
480 481
		#address-cells = <1>;
		#size-cells = <0>;
482
		clocks = <&clock CLK_SPI2>, <&clock CLK_SCLK_SPI2>;
483
		clock-names = "spi", "spi_busclk0";
484 485
		pinctrl-names = "default";
		pinctrl-0 = <&spi2_bus>;
486
		status = "disabled";
487 488
	};

489 490 491 492
	pwm@139D0000 {
		compatible = "samsung,exynos4210-pwm";
		reg = <0x139D0000 0x1000>;
		interrupts = <0 37 0>, <0 38 0>, <0 39 0>, <0 40 0>, <0 41 0>;
493
		clocks = <&clock CLK_PWM>;
494
		clock-names = "timers";
495 496 497 498
		#pwm-cells = <2>;
		status = "disabled";
	};

499 500 501 502 503 504 505 506 507 508 509
	amba {
		#address-cells = <1>;
		#size-cells = <1>;
		compatible = "arm,amba-bus";
		interrupt-parent = <&gic>;
		ranges;

		pdma0: pdma@12680000 {
			compatible = "arm,pl330", "arm,primecell";
			reg = <0x12680000 0x1000>;
			interrupts = <0 35 0>;
510
			clocks = <&clock CLK_PDMA0>;
511
			clock-names = "apb_pclk";
512 513 514
			#dma-cells = <1>;
			#dma-channels = <8>;
			#dma-requests = <32>;
515 516 517 518 519 520
		};

		pdma1: pdma@12690000 {
			compatible = "arm,pl330", "arm,primecell";
			reg = <0x12690000 0x1000>;
			interrupts = <0 36 0>;
521
			clocks = <&clock CLK_PDMA1>;
522
			clock-names = "apb_pclk";
523 524 525
			#dma-cells = <1>;
			#dma-channels = <8>;
			#dma-requests = <32>;
526
		};
527 528 529 530 531

		mdma1: mdma@12850000 {
			compatible = "arm,pl330", "arm,primecell";
			reg = <0x12850000 0x1000>;
			interrupts = <0 34 0>;
532
			clocks = <&clock CLK_MDMA>;
533
			clock-names = "apb_pclk";
534 535 536
			#dma-cells = <1>;
			#dma-channels = <8>;
			#dma-requests = <1>;
537
		};
538
	};
539 540 541 542 543 544 545

	fimd: fimd@11c00000 {
		compatible = "samsung,exynos4210-fimd";
		interrupt-parent = <&combiner>;
		reg = <0x11c00000 0x20000>;
		interrupt-names = "fifo", "vsync", "lcd_sys";
		interrupts = <11 0>, <11 1>, <11 2>;
546
		clocks = <&clock CLK_SCLK_FIMD0>, <&clock CLK_FIMD0>;
547 548 549 550
		clock-names = "sclk_fimd", "fimd";
		samsung,power-domain = <&pd_lcd0>;
		status = "disabled";
	};
551
};