mailbox.c 11.9 KB
Newer Older
1
/*
2
 * Mailbox reservation modules for OMAP2/3
3
 *
4
 * Copyright (C) 2006-2009 Nokia Corporation
5
 * Written by: Hiroshi DOYU <Hiroshi.DOYU@nokia.com>
6
 *        and  Paul Mundt
7 8 9 10 11 12 13 14 15 16
 *
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 */

#include <linux/kernel.h>
#include <linux/clk.h>
#include <linux/err.h>
#include <linux/platform_device.h>
17
#include <linux/io.h>
18
#include <plat/mailbox.h>
19
#include <mach/irqs.h>
20

21 22
#define DRV_NAME "omap2-mailbox"

23 24 25 26 27 28 29 30
#define MAILBOX_REVISION		0x000
#define MAILBOX_SYSCONFIG		0x010
#define MAILBOX_SYSSTATUS		0x014
#define MAILBOX_MESSAGE(m)		(0x040 + 4 * (m))
#define MAILBOX_FIFOSTATUS(m)		(0x080 + 4 * (m))
#define MAILBOX_MSGSTATUS(m)		(0x0c0 + 4 * (m))
#define MAILBOX_IRQSTATUS(u)		(0x100 + 8 * (u))
#define MAILBOX_IRQENABLE(u)		(0x104 + 8 * (u))
31

32 33 34 35 36 37
#define OMAP4_MAILBOX_IRQSTATUS(u)	(0x104 + 10 * (u))
#define OMAP4_MAILBOX_IRQENABLE(u)	(0x108 + 10 * (u))
#define OMAP4_MAILBOX_IRQENABLE_CLR(u)	(0x10c + 10 * (u))

#define MAILBOX_IRQ_NEWMSG(m)		(1 << (2 * (m)))
#define MAILBOX_IRQ_NOTFULL(m)		(1 << (2 * (m) + 1))
38

39 40 41 42
/* SYSCONFIG: register bit definition */
#define AUTOIDLE	(1 << 0)
#define SOFTRESET	(1 << 1)
#define SMARTIDLE	(2 << 3)
43
#define OMAP4_SOFTRESET	(1 << 0)
44 45
#define OMAP4_NOIDLE	(1 << 2)
#define OMAP4_SMARTIDLE	(2 << 2)
46 47 48 49

/* SYSSTATUS: register bit definition */
#define RESETDONE	(1 << 0)

50
#define MBOX_REG_SIZE			0x120
51 52 53

#define OMAP4_MBOX_REG_SIZE		0x130

54
#define MBOX_NR_REGS			(MBOX_REG_SIZE / sizeof(u32))
55
#define OMAP4_MBOX_NR_REGS		(OMAP4_MBOX_REG_SIZE / sizeof(u32))
56

57
static void __iomem *mbox_base;
58 59 60 61 62 63 64 65 66 67 68 69 70 71

struct omap_mbox2_fifo {
	unsigned long msg;
	unsigned long fifo_stat;
	unsigned long msg_stat;
};

struct omap_mbox2_priv {
	struct omap_mbox2_fifo tx_fifo;
	struct omap_mbox2_fifo rx_fifo;
	unsigned long irqenable;
	unsigned long irqstatus;
	u32 newmsg_bit;
	u32 notfull_bit;
72 73
	u32 ctx[OMAP4_MBOX_NR_REGS];
	unsigned long irqdisable;
74 75 76 77
};

static struct clk *mbox_ick_handle;

78 79 80
static void omap2_mbox_enable_irq(struct omap_mbox *mbox,
				  omap_mbox_type_t irq);

81
static inline unsigned int mbox_read_reg(size_t ofs)
82
{
83
	return __raw_readl(mbox_base + ofs);
84 85
}

86
static inline void mbox_write_reg(u32 val, size_t ofs)
87
{
88
	__raw_writel(val, mbox_base + ofs);
89 90 91
}

/* Mailbox H/W preparations */
92
static int omap2_mbox_startup(struct omap_mbox *mbox)
93
{
94 95
	u32 l;
	unsigned long timeout;
96 97 98

	mbox_ick_handle = clk_get(NULL, "mailboxes_ick");
	if (IS_ERR(mbox_ick_handle)) {
99
		printk(KERN_ERR "Could not get mailboxes_ick: %ld\n",
100 101
			PTR_ERR(mbox_ick_handle));
		return PTR_ERR(mbox_ick_handle);
102 103 104
	}
	clk_enable(mbox_ick_handle);

105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130
	if (cpu_is_omap44xx()) {
		mbox_write_reg(OMAP4_SOFTRESET, MAILBOX_SYSCONFIG);
		timeout = jiffies + msecs_to_jiffies(20);
		do {
			l = mbox_read_reg(MAILBOX_SYSCONFIG);
			if (!(l & OMAP4_SOFTRESET))
				break;
		} while (!time_after(jiffies, timeout));

		if (l & OMAP4_SOFTRESET) {
			pr_err("Can't take mailbox out of reset\n");
			return -ENODEV;
		}
	} else {
		mbox_write_reg(SOFTRESET, MAILBOX_SYSCONFIG);
		timeout = jiffies + msecs_to_jiffies(20);
		do {
			l = mbox_read_reg(MAILBOX_SYSSTATUS);
			if (l & RESETDONE)
				break;
		} while (!time_after(jiffies, timeout));

		if (!(l & RESETDONE)) {
			pr_err("Can't take mailbox out of reset\n");
			return -ENODEV;
		}
131 132
	}

133 134 135
	l = mbox_read_reg(MAILBOX_REVISION);
	pr_info("omap mailbox rev %d.%d\n", (l & 0xf0) >> 4, (l & 0x0f));

136 137 138 139
	if (cpu_is_omap44xx())
		l = OMAP4_SMARTIDLE;
	else
		l = SMARTIDLE | AUTOIDLE;
140 141
	mbox_write_reg(l, MAILBOX_SYSCONFIG);

142 143
	omap2_mbox_enable_irq(mbox, IRQ_RX);

144 145 146
	return 0;
}

147
static void omap2_mbox_shutdown(struct omap_mbox *mbox)
148 149 150
{
	clk_disable(mbox_ick_handle);
	clk_put(mbox_ick_handle);
151
	mbox_ick_handle = NULL;
152 153 154
}

/* Mailbox FIFO handle functions */
155
static mbox_msg_t omap2_mbox_fifo_read(struct omap_mbox *mbox)
156 157 158 159 160 161
{
	struct omap_mbox2_fifo *fifo =
		&((struct omap_mbox2_priv *)mbox->priv)->rx_fifo;
	return (mbox_msg_t) mbox_read_reg(fifo->msg);
}

162
static void omap2_mbox_fifo_write(struct omap_mbox *mbox, mbox_msg_t msg)
163 164 165 166 167 168
{
	struct omap_mbox2_fifo *fifo =
		&((struct omap_mbox2_priv *)mbox->priv)->tx_fifo;
	mbox_write_reg(msg, fifo->msg);
}

169
static int omap2_mbox_fifo_empty(struct omap_mbox *mbox)
170 171 172 173 174 175
{
	struct omap_mbox2_fifo *fifo =
		&((struct omap_mbox2_priv *)mbox->priv)->rx_fifo;
	return (mbox_read_reg(fifo->msg_stat) == 0);
}

176
static int omap2_mbox_fifo_full(struct omap_mbox *mbox)
177 178 179
{
	struct omap_mbox2_fifo *fifo =
		&((struct omap_mbox2_priv *)mbox->priv)->tx_fifo;
180
	return mbox_read_reg(fifo->fifo_stat);
181 182 183
}

/* Mailbox IRQ handle functions */
184
static void omap2_mbox_enable_irq(struct omap_mbox *mbox,
185 186 187 188 189 190 191 192 193 194
		omap_mbox_type_t irq)
{
	struct omap_mbox2_priv *p = (struct omap_mbox2_priv *)mbox->priv;
	u32 l, bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;

	l = mbox_read_reg(p->irqenable);
	l |= bit;
	mbox_write_reg(l, p->irqenable);
}

195
static void omap2_mbox_disable_irq(struct omap_mbox *mbox,
196 197 198 199
		omap_mbox_type_t irq)
{
	struct omap_mbox2_priv *p = (struct omap_mbox2_priv *)mbox->priv;
	u32 l, bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
200
	l = mbox_read_reg(p->irqdisable);
201
	l &= ~bit;
202
	mbox_write_reg(l, p->irqdisable);
203 204
}

205
static void omap2_mbox_ack_irq(struct omap_mbox *mbox,
206 207 208 209 210 211
		omap_mbox_type_t irq)
{
	struct omap_mbox2_priv *p = (struct omap_mbox2_priv *)mbox->priv;
	u32 bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;

	mbox_write_reg(bit, p->irqstatus);
212 213 214

	/* Flush posted write for irq status to avoid spurious interrupts */
	mbox_read_reg(p->irqstatus);
215 216
}

217
static int omap2_mbox_is_irq(struct omap_mbox *mbox,
218 219 220 221 222 223 224
		omap_mbox_type_t irq)
{
	struct omap_mbox2_priv *p = (struct omap_mbox2_priv *)mbox->priv;
	u32 bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
	u32 enable = mbox_read_reg(p->irqenable);
	u32 status = mbox_read_reg(p->irqstatus);

225
	return (int)(enable & status & bit);
226 227
}

228 229 230 231
static void omap2_mbox_save_ctx(struct omap_mbox *mbox)
{
	int i;
	struct omap_mbox2_priv *p = mbox->priv;
232 233 234 235 236 237
	int nr_regs;
	if (cpu_is_omap44xx())
		nr_regs = OMAP4_MBOX_NR_REGS;
	else
		nr_regs = MBOX_NR_REGS;
	for (i = 0; i < nr_regs; i++) {
238 239 240 241 242 243 244 245 246 247 248
		p->ctx[i] = mbox_read_reg(i * sizeof(u32));

		dev_dbg(mbox->dev, "%s: [%02x] %08x\n", __func__,
			i, p->ctx[i]);
	}
}

static void omap2_mbox_restore_ctx(struct omap_mbox *mbox)
{
	int i;
	struct omap_mbox2_priv *p = mbox->priv;
249 250 251 252 253 254
	int nr_regs;
	if (cpu_is_omap44xx())
		nr_regs = OMAP4_MBOX_NR_REGS;
	else
		nr_regs = MBOX_NR_REGS;
	for (i = 0; i < nr_regs; i++) {
255 256 257 258 259 260 261
		mbox_write_reg(p->ctx[i], i * sizeof(u32));

		dev_dbg(mbox->dev, "%s: [%02x] %08x\n", __func__,
			i, p->ctx[i]);
	}
}

262 263 264 265 266 267 268 269 270 271 272 273
static struct omap_mbox_ops omap2_mbox_ops = {
	.type		= OMAP_MBOX_TYPE2,
	.startup	= omap2_mbox_startup,
	.shutdown	= omap2_mbox_shutdown,
	.fifo_read	= omap2_mbox_fifo_read,
	.fifo_write	= omap2_mbox_fifo_write,
	.fifo_empty	= omap2_mbox_fifo_empty,
	.fifo_full	= omap2_mbox_fifo_full,
	.enable_irq	= omap2_mbox_enable_irq,
	.disable_irq	= omap2_mbox_disable_irq,
	.ack_irq	= omap2_mbox_ack_irq,
	.is_irq		= omap2_mbox_is_irq,
274 275
	.save_ctx	= omap2_mbox_save_ctx,
	.restore_ctx	= omap2_mbox_restore_ctx,
276 277 278 279 280 281 282 283 284 285 286 287 288
};

/*
 * MAILBOX 0: ARM -> DSP,
 * MAILBOX 1: ARM <- DSP.
 * MAILBOX 2: ARM -> IVA,
 * MAILBOX 3: ARM <- IVA.
 */

/* FIXME: the following structs should be filled automatically by the user id */
/* DSP */
static struct omap_mbox2_priv omap2_mbox_dsp_priv = {
	.tx_fifo = {
289 290
		.msg		= MAILBOX_MESSAGE(0),
		.fifo_stat	= MAILBOX_FIFOSTATUS(0),
291 292
	},
	.rx_fifo = {
293 294
		.msg		= MAILBOX_MESSAGE(1),
		.msg_stat	= MAILBOX_MSGSTATUS(1),
295
	},
296 297
	.irqenable	= MAILBOX_IRQENABLE(0),
	.irqstatus	= MAILBOX_IRQSTATUS(0),
298 299
	.notfull_bit	= MAILBOX_IRQ_NOTFULL(0),
	.newmsg_bit	= MAILBOX_IRQ_NEWMSG(1),
300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320
	.irqdisable	= MAILBOX_IRQENABLE(0),
};



/* OMAP4 specific data structure. Use the cpu_is_omap4xxx()
to use this*/
static struct omap_mbox2_priv omap2_mbox_1_priv = {
	.tx_fifo = {
		.msg		= MAILBOX_MESSAGE(0),
		.fifo_stat	= MAILBOX_FIFOSTATUS(0),
	},
	.rx_fifo = {
		.msg		= MAILBOX_MESSAGE(1),
		.msg_stat	= MAILBOX_MSGSTATUS(1),
	},
	.irqenable	= OMAP4_MAILBOX_IRQENABLE(0),
	.irqstatus	= OMAP4_MAILBOX_IRQSTATUS(0),
	.notfull_bit	= MAILBOX_IRQ_NOTFULL(0),
	.newmsg_bit	= MAILBOX_IRQ_NEWMSG(1),
	.irqdisable	= OMAP4_MAILBOX_IRQENABLE_CLR(0),
321 322
};

323 324 325 326 327 328 329
struct omap_mbox mbox_1_info = {
	.name	= "mailbox-1",
	.ops	= &omap2_mbox_ops,
	.priv	= &omap2_mbox_1_priv,
};
EXPORT_SYMBOL(mbox_1_info);

330 331 332 333 334 335 336
struct omap_mbox mbox_dsp_info = {
	.name	= "dsp",
	.ops	= &omap2_mbox_ops,
	.priv	= &omap2_mbox_dsp_priv,
};
EXPORT_SYMBOL(mbox_dsp_info);

337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360
static struct omap_mbox2_priv omap2_mbox_2_priv = {
	.tx_fifo = {
		.msg		= MAILBOX_MESSAGE(3),
		.fifo_stat	= MAILBOX_FIFOSTATUS(3),
	},
	.rx_fifo = {
		.msg		= MAILBOX_MESSAGE(2),
		.msg_stat	= MAILBOX_MSGSTATUS(2),
	},
	.irqenable	= OMAP4_MAILBOX_IRQENABLE(0),
	.irqstatus	= OMAP4_MAILBOX_IRQSTATUS(0),
	.notfull_bit	= MAILBOX_IRQ_NOTFULL(3),
	.newmsg_bit	= MAILBOX_IRQ_NEWMSG(2),
	.irqdisable     = OMAP4_MAILBOX_IRQENABLE_CLR(0),
};

struct omap_mbox mbox_2_info = {
	.name	= "mailbox-2",
	.ops	= &omap2_mbox_ops,
	.priv	= &omap2_mbox_2_priv,
};
EXPORT_SYMBOL(mbox_2_info);


361
#if defined(CONFIG_ARCH_OMAP2420) /* IVA */
362 363
static struct omap_mbox2_priv omap2_mbox_iva_priv = {
	.tx_fifo = {
364 365
		.msg		= MAILBOX_MESSAGE(2),
		.fifo_stat	= MAILBOX_FIFOSTATUS(2),
366 367
	},
	.rx_fifo = {
368 369
		.msg		= MAILBOX_MESSAGE(3),
		.msg_stat	= MAILBOX_MSGSTATUS(3),
370
	},
371 372
	.irqenable	= MAILBOX_IRQENABLE(3),
	.irqstatus	= MAILBOX_IRQSTATUS(3),
373 374
	.notfull_bit	= MAILBOX_IRQ_NOTFULL(2),
	.newmsg_bit	= MAILBOX_IRQ_NEWMSG(3),
375
	.irqdisable	= MAILBOX_IRQENABLE(3),
376 377 378 379 380 381 382
};

static struct omap_mbox mbox_iva_info = {
	.name	= "iva",
	.ops	= &omap2_mbox_ops,
	.priv	= &omap2_mbox_iva_priv,
};
383
#endif
384

385
static int __devinit omap2_mbox_probe(struct platform_device *pdev)
386 387
{
	struct resource *res;
388
	int ret;
389 390 391 392 393 394 395

	/* MBOX base */
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (unlikely(!res)) {
		dev_err(&pdev->dev, "invalid mem resource\n");
		return -ENODEV;
	}
T
Tobias Klauser 已提交
396
	mbox_base = ioremap(res->start, resource_size(res));
397 398
	if (!mbox_base)
		return -ENOMEM;
399

400
	/* DSP or IVA2 IRQ */
401 402 403
	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);

	if (unlikely(!res)) {
404
		dev_err(&pdev->dev, "invalid irq resource\n");
405
		ret = -ENODEV;
406
		goto err_dsp;
407
	}
408 409 410 411 412 413 414
	if (cpu_is_omap44xx()) {
		mbox_1_info.irq = res->start;
		ret = omap_mbox_register(&pdev->dev, &mbox_1_info);
	} else {
		mbox_dsp_info.irq = res->start;
		ret = omap_mbox_register(&pdev->dev, &mbox_dsp_info);
	}
415 416 417
	if (ret)
		goto err_dsp;

418 419 420 421 422 423 424 425
	if (cpu_is_omap44xx()) {
		mbox_2_info.irq = res->start;
		ret = omap_mbox_register(&pdev->dev, &mbox_2_info);
		if (ret) {
			omap_mbox_unregister(&mbox_1_info);
			goto err_dsp;
		}
	}
426 427 428 429 430 431 432 433 434 435
#if defined(CONFIG_ARCH_OMAP2420) /* IVA */
	if (cpu_is_omap2420()) {
		/* IVA IRQ */
		res = platform_get_resource(pdev, IORESOURCE_IRQ, 1);
		if (unlikely(!res)) {
			dev_err(&pdev->dev, "invalid irq resource\n");
			ret = -ENODEV;
			goto err_iva1;
		}
		mbox_iva_info.irq = res->start;
436
		ret = omap_mbox_register(&pdev->dev, &mbox_iva_info);
437 438
		if (ret)
			goto err_iva1;
439
	}
440 441
#endif
	return 0;
442

443 444
err_iva1:
	omap_mbox_unregister(&mbox_dsp_info);
445

446 447
err_dsp:
	iounmap(mbox_base);
448 449 450
	return ret;
}

451
static int __devexit omap2_mbox_remove(struct platform_device *pdev)
452
{
453 454 455
#if defined(CONFIG_ARCH_OMAP2420)
	omap_mbox_unregister(&mbox_iva_info);
#endif
456 457 458 459 460 461

	if (cpu_is_omap44xx()) {
		omap_mbox_unregister(&mbox_2_info);
		omap_mbox_unregister(&mbox_1_info);
	} else
		omap_mbox_unregister(&mbox_dsp_info);
462
	iounmap(mbox_base);
463 464 465 466 467
	return 0;
}

static struct platform_driver omap2_mbox_driver = {
	.probe = omap2_mbox_probe,
468
	.remove = __devexit_p(omap2_mbox_remove),
469
	.driver = {
470
		.name = DRV_NAME,
471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486
	},
};

static int __init omap2_mbox_init(void)
{
	return platform_driver_register(&omap2_mbox_driver);
}

static void __exit omap2_mbox_exit(void)
{
	platform_driver_unregister(&omap2_mbox_driver);
}

module_init(omap2_mbox_init);
module_exit(omap2_mbox_exit);

487
MODULE_LICENSE("GPL v2");
488
MODULE_DESCRIPTION("omap mailbox: omap2/3/4 architecture specific functions");
489
MODULE_AUTHOR("Hiroshi DOYU <Hiroshi.DOYU@nokia.com>, Paul Mundt");
490
MODULE_ALIAS("platform:"DRV_NAME);