mailbox.c 11.8 KB
Newer Older
1
/*
2
 * Mailbox reservation modules for OMAP2/3
3
 *
4
 * Copyright (C) 2006-2009 Nokia Corporation
5
 * Written by: Hiroshi DOYU <Hiroshi.DOYU@nokia.com>
6
 *        and  Paul Mundt
7 8 9 10 11 12 13 14 15 16
 *
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 */

#include <linux/kernel.h>
#include <linux/clk.h>
#include <linux/err.h>
#include <linux/platform_device.h>
17
#include <linux/io.h>
18
#include <plat/mailbox.h>
19
#include <mach/irqs.h>
20

21 22
#define DRV_NAME "omap2-mailbox"

23 24 25 26 27 28 29 30
#define MAILBOX_REVISION		0x000
#define MAILBOX_SYSCONFIG		0x010
#define MAILBOX_SYSSTATUS		0x014
#define MAILBOX_MESSAGE(m)		(0x040 + 4 * (m))
#define MAILBOX_FIFOSTATUS(m)		(0x080 + 4 * (m))
#define MAILBOX_MSGSTATUS(m)		(0x0c0 + 4 * (m))
#define MAILBOX_IRQSTATUS(u)		(0x100 + 8 * (u))
#define MAILBOX_IRQENABLE(u)		(0x104 + 8 * (u))
31

32 33 34 35 36 37
#define OMAP4_MAILBOX_IRQSTATUS(u)	(0x104 + 10 * (u))
#define OMAP4_MAILBOX_IRQENABLE(u)	(0x108 + 10 * (u))
#define OMAP4_MAILBOX_IRQENABLE_CLR(u)	(0x10c + 10 * (u))

#define MAILBOX_IRQ_NEWMSG(m)		(1 << (2 * (m)))
#define MAILBOX_IRQ_NOTFULL(m)		(1 << (2 * (m) + 1))
38

39 40 41 42
/* SYSCONFIG: register bit definition */
#define AUTOIDLE	(1 << 0)
#define SOFTRESET	(1 << 1)
#define SMARTIDLE	(2 << 3)
43
#define OMAP4_SOFTRESET	(1 << 0)
44 45 46 47

/* SYSSTATUS: register bit definition */
#define RESETDONE	(1 << 0)

48
#define MBOX_REG_SIZE			0x120
49 50 51

#define OMAP4_MBOX_REG_SIZE		0x130

52
#define MBOX_NR_REGS			(MBOX_REG_SIZE / sizeof(u32))
53
#define OMAP4_MBOX_NR_REGS		(OMAP4_MBOX_REG_SIZE / sizeof(u32))
54

55
static void __iomem *mbox_base;
56 57 58 59 60 61 62 63 64 65 66 67 68 69

struct omap_mbox2_fifo {
	unsigned long msg;
	unsigned long fifo_stat;
	unsigned long msg_stat;
};

struct omap_mbox2_priv {
	struct omap_mbox2_fifo tx_fifo;
	struct omap_mbox2_fifo rx_fifo;
	unsigned long irqenable;
	unsigned long irqstatus;
	u32 newmsg_bit;
	u32 notfull_bit;
70 71
	u32 ctx[OMAP4_MBOX_NR_REGS];
	unsigned long irqdisable;
72 73 74 75
};

static struct clk *mbox_ick_handle;

76 77 78
static void omap2_mbox_enable_irq(struct omap_mbox *mbox,
				  omap_mbox_type_t irq);

79
static inline unsigned int mbox_read_reg(size_t ofs)
80
{
81
	return __raw_readl(mbox_base + ofs);
82 83
}

84
static inline void mbox_write_reg(u32 val, size_t ofs)
85
{
86
	__raw_writel(val, mbox_base + ofs);
87 88 89
}

/* Mailbox H/W preparations */
90
static int omap2_mbox_startup(struct omap_mbox *mbox)
91
{
92 93
	u32 l;
	unsigned long timeout;
94 95 96

	mbox_ick_handle = clk_get(NULL, "mailboxes_ick");
	if (IS_ERR(mbox_ick_handle)) {
97
		printk(KERN_ERR "Could not get mailboxes_ick: %ld\n",
98 99
			PTR_ERR(mbox_ick_handle));
		return PTR_ERR(mbox_ick_handle);
100 101 102
	}
	clk_enable(mbox_ick_handle);

103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128
	if (cpu_is_omap44xx()) {
		mbox_write_reg(OMAP4_SOFTRESET, MAILBOX_SYSCONFIG);
		timeout = jiffies + msecs_to_jiffies(20);
		do {
			l = mbox_read_reg(MAILBOX_SYSCONFIG);
			if (!(l & OMAP4_SOFTRESET))
				break;
		} while (!time_after(jiffies, timeout));

		if (l & OMAP4_SOFTRESET) {
			pr_err("Can't take mailbox out of reset\n");
			return -ENODEV;
		}
	} else {
		mbox_write_reg(SOFTRESET, MAILBOX_SYSCONFIG);
		timeout = jiffies + msecs_to_jiffies(20);
		do {
			l = mbox_read_reg(MAILBOX_SYSSTATUS);
			if (l & RESETDONE)
				break;
		} while (!time_after(jiffies, timeout));

		if (!(l & RESETDONE)) {
			pr_err("Can't take mailbox out of reset\n");
			return -ENODEV;
		}
129 130
	}

131 132 133
	l = mbox_read_reg(MAILBOX_REVISION);
	pr_info("omap mailbox rev %d.%d\n", (l & 0xf0) >> 4, (l & 0x0f));

134
	l = SMARTIDLE | AUTOIDLE;
135 136
	mbox_write_reg(l, MAILBOX_SYSCONFIG);

137 138
	omap2_mbox_enable_irq(mbox, IRQ_RX);

139 140 141
	return 0;
}

142
static void omap2_mbox_shutdown(struct omap_mbox *mbox)
143 144 145
{
	clk_disable(mbox_ick_handle);
	clk_put(mbox_ick_handle);
146
	mbox_ick_handle = NULL;
147 148 149
}

/* Mailbox FIFO handle functions */
150
static mbox_msg_t omap2_mbox_fifo_read(struct omap_mbox *mbox)
151 152 153 154 155 156
{
	struct omap_mbox2_fifo *fifo =
		&((struct omap_mbox2_priv *)mbox->priv)->rx_fifo;
	return (mbox_msg_t) mbox_read_reg(fifo->msg);
}

157
static void omap2_mbox_fifo_write(struct omap_mbox *mbox, mbox_msg_t msg)
158 159 160 161 162 163
{
	struct omap_mbox2_fifo *fifo =
		&((struct omap_mbox2_priv *)mbox->priv)->tx_fifo;
	mbox_write_reg(msg, fifo->msg);
}

164
static int omap2_mbox_fifo_empty(struct omap_mbox *mbox)
165 166 167 168 169 170
{
	struct omap_mbox2_fifo *fifo =
		&((struct omap_mbox2_priv *)mbox->priv)->rx_fifo;
	return (mbox_read_reg(fifo->msg_stat) == 0);
}

171
static int omap2_mbox_fifo_full(struct omap_mbox *mbox)
172 173 174
{
	struct omap_mbox2_fifo *fifo =
		&((struct omap_mbox2_priv *)mbox->priv)->tx_fifo;
175
	return mbox_read_reg(fifo->fifo_stat);
176 177 178
}

/* Mailbox IRQ handle functions */
179
static void omap2_mbox_enable_irq(struct omap_mbox *mbox,
180 181 182 183 184 185 186 187 188 189
		omap_mbox_type_t irq)
{
	struct omap_mbox2_priv *p = (struct omap_mbox2_priv *)mbox->priv;
	u32 l, bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;

	l = mbox_read_reg(p->irqenable);
	l |= bit;
	mbox_write_reg(l, p->irqenable);
}

190
static void omap2_mbox_disable_irq(struct omap_mbox *mbox,
191 192 193 194
		omap_mbox_type_t irq)
{
	struct omap_mbox2_priv *p = (struct omap_mbox2_priv *)mbox->priv;
	u32 l, bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
195
	l = mbox_read_reg(p->irqdisable);
196
	l &= ~bit;
197
	mbox_write_reg(l, p->irqdisable);
198 199
}

200
static void omap2_mbox_ack_irq(struct omap_mbox *mbox,
201 202 203 204 205 206
		omap_mbox_type_t irq)
{
	struct omap_mbox2_priv *p = (struct omap_mbox2_priv *)mbox->priv;
	u32 bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;

	mbox_write_reg(bit, p->irqstatus);
207 208 209

	/* Flush posted write for irq status to avoid spurious interrupts */
	mbox_read_reg(p->irqstatus);
210 211
}

212
static int omap2_mbox_is_irq(struct omap_mbox *mbox,
213 214 215 216 217 218 219
		omap_mbox_type_t irq)
{
	struct omap_mbox2_priv *p = (struct omap_mbox2_priv *)mbox->priv;
	u32 bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
	u32 enable = mbox_read_reg(p->irqenable);
	u32 status = mbox_read_reg(p->irqstatus);

220
	return (int)(enable & status & bit);
221 222
}

223 224 225 226
static void omap2_mbox_save_ctx(struct omap_mbox *mbox)
{
	int i;
	struct omap_mbox2_priv *p = mbox->priv;
227 228 229 230 231 232
	int nr_regs;
	if (cpu_is_omap44xx())
		nr_regs = OMAP4_MBOX_NR_REGS;
	else
		nr_regs = MBOX_NR_REGS;
	for (i = 0; i < nr_regs; i++) {
233 234 235 236 237 238 239 240 241 242 243
		p->ctx[i] = mbox_read_reg(i * sizeof(u32));

		dev_dbg(mbox->dev, "%s: [%02x] %08x\n", __func__,
			i, p->ctx[i]);
	}
}

static void omap2_mbox_restore_ctx(struct omap_mbox *mbox)
{
	int i;
	struct omap_mbox2_priv *p = mbox->priv;
244 245 246 247 248 249
	int nr_regs;
	if (cpu_is_omap44xx())
		nr_regs = OMAP4_MBOX_NR_REGS;
	else
		nr_regs = MBOX_NR_REGS;
	for (i = 0; i < nr_regs; i++) {
250 251 252 253 254 255 256
		mbox_write_reg(p->ctx[i], i * sizeof(u32));

		dev_dbg(mbox->dev, "%s: [%02x] %08x\n", __func__,
			i, p->ctx[i]);
	}
}

257 258 259 260 261 262 263 264 265 266 267 268
static struct omap_mbox_ops omap2_mbox_ops = {
	.type		= OMAP_MBOX_TYPE2,
	.startup	= omap2_mbox_startup,
	.shutdown	= omap2_mbox_shutdown,
	.fifo_read	= omap2_mbox_fifo_read,
	.fifo_write	= omap2_mbox_fifo_write,
	.fifo_empty	= omap2_mbox_fifo_empty,
	.fifo_full	= omap2_mbox_fifo_full,
	.enable_irq	= omap2_mbox_enable_irq,
	.disable_irq	= omap2_mbox_disable_irq,
	.ack_irq	= omap2_mbox_ack_irq,
	.is_irq		= omap2_mbox_is_irq,
269 270
	.save_ctx	= omap2_mbox_save_ctx,
	.restore_ctx	= omap2_mbox_restore_ctx,
271 272 273 274 275 276 277 278 279 280 281 282 283
};

/*
 * MAILBOX 0: ARM -> DSP,
 * MAILBOX 1: ARM <- DSP.
 * MAILBOX 2: ARM -> IVA,
 * MAILBOX 3: ARM <- IVA.
 */

/* FIXME: the following structs should be filled automatically by the user id */
/* DSP */
static struct omap_mbox2_priv omap2_mbox_dsp_priv = {
	.tx_fifo = {
284 285
		.msg		= MAILBOX_MESSAGE(0),
		.fifo_stat	= MAILBOX_FIFOSTATUS(0),
286 287
	},
	.rx_fifo = {
288 289
		.msg		= MAILBOX_MESSAGE(1),
		.msg_stat	= MAILBOX_MSGSTATUS(1),
290
	},
291 292
	.irqenable	= MAILBOX_IRQENABLE(0),
	.irqstatus	= MAILBOX_IRQSTATUS(0),
293 294
	.notfull_bit	= MAILBOX_IRQ_NOTFULL(0),
	.newmsg_bit	= MAILBOX_IRQ_NEWMSG(1),
295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315
	.irqdisable	= MAILBOX_IRQENABLE(0),
};



/* OMAP4 specific data structure. Use the cpu_is_omap4xxx()
to use this*/
static struct omap_mbox2_priv omap2_mbox_1_priv = {
	.tx_fifo = {
		.msg		= MAILBOX_MESSAGE(0),
		.fifo_stat	= MAILBOX_FIFOSTATUS(0),
	},
	.rx_fifo = {
		.msg		= MAILBOX_MESSAGE(1),
		.msg_stat	= MAILBOX_MSGSTATUS(1),
	},
	.irqenable	= OMAP4_MAILBOX_IRQENABLE(0),
	.irqstatus	= OMAP4_MAILBOX_IRQSTATUS(0),
	.notfull_bit	= MAILBOX_IRQ_NOTFULL(0),
	.newmsg_bit	= MAILBOX_IRQ_NEWMSG(1),
	.irqdisable	= OMAP4_MAILBOX_IRQENABLE_CLR(0),
316 317
};

318 319 320 321 322 323 324
struct omap_mbox mbox_1_info = {
	.name	= "mailbox-1",
	.ops	= &omap2_mbox_ops,
	.priv	= &omap2_mbox_1_priv,
};
EXPORT_SYMBOL(mbox_1_info);

325 326 327 328 329 330 331
struct omap_mbox mbox_dsp_info = {
	.name	= "dsp",
	.ops	= &omap2_mbox_ops,
	.priv	= &omap2_mbox_dsp_priv,
};
EXPORT_SYMBOL(mbox_dsp_info);

332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355
static struct omap_mbox2_priv omap2_mbox_2_priv = {
	.tx_fifo = {
		.msg		= MAILBOX_MESSAGE(3),
		.fifo_stat	= MAILBOX_FIFOSTATUS(3),
	},
	.rx_fifo = {
		.msg		= MAILBOX_MESSAGE(2),
		.msg_stat	= MAILBOX_MSGSTATUS(2),
	},
	.irqenable	= OMAP4_MAILBOX_IRQENABLE(0),
	.irqstatus	= OMAP4_MAILBOX_IRQSTATUS(0),
	.notfull_bit	= MAILBOX_IRQ_NOTFULL(3),
	.newmsg_bit	= MAILBOX_IRQ_NEWMSG(2),
	.irqdisable     = OMAP4_MAILBOX_IRQENABLE_CLR(0),
};

struct omap_mbox mbox_2_info = {
	.name	= "mailbox-2",
	.ops	= &omap2_mbox_ops,
	.priv	= &omap2_mbox_2_priv,
};
EXPORT_SYMBOL(mbox_2_info);


356
#if defined(CONFIG_ARCH_OMAP2420) /* IVA */
357 358
static struct omap_mbox2_priv omap2_mbox_iva_priv = {
	.tx_fifo = {
359 360
		.msg		= MAILBOX_MESSAGE(2),
		.fifo_stat	= MAILBOX_FIFOSTATUS(2),
361 362
	},
	.rx_fifo = {
363 364
		.msg		= MAILBOX_MESSAGE(3),
		.msg_stat	= MAILBOX_MSGSTATUS(3),
365
	},
366 367
	.irqenable	= MAILBOX_IRQENABLE(3),
	.irqstatus	= MAILBOX_IRQSTATUS(3),
368 369
	.notfull_bit	= MAILBOX_IRQ_NOTFULL(2),
	.newmsg_bit	= MAILBOX_IRQ_NEWMSG(3),
370
	.irqdisable	= MAILBOX_IRQENABLE(3),
371 372 373 374 375 376 377
};

static struct omap_mbox mbox_iva_info = {
	.name	= "iva",
	.ops	= &omap2_mbox_ops,
	.priv	= &omap2_mbox_iva_priv,
};
378
#endif
379

380
static int __devinit omap2_mbox_probe(struct platform_device *pdev)
381 382
{
	struct resource *res;
383
	int ret;
384 385 386 387 388 389 390

	/* MBOX base */
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (unlikely(!res)) {
		dev_err(&pdev->dev, "invalid mem resource\n");
		return -ENODEV;
	}
T
Tobias Klauser 已提交
391
	mbox_base = ioremap(res->start, resource_size(res));
392 393
	if (!mbox_base)
		return -ENOMEM;
394

395
	/* DSP or IVA2 IRQ */
396 397 398
	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);

	if (unlikely(!res)) {
399
		dev_err(&pdev->dev, "invalid irq resource\n");
400
		ret = -ENODEV;
401
		goto err_dsp;
402
	}
403 404 405 406 407 408 409
	if (cpu_is_omap44xx()) {
		mbox_1_info.irq = res->start;
		ret = omap_mbox_register(&pdev->dev, &mbox_1_info);
	} else {
		mbox_dsp_info.irq = res->start;
		ret = omap_mbox_register(&pdev->dev, &mbox_dsp_info);
	}
410 411 412
	if (ret)
		goto err_dsp;

413 414 415 416 417 418 419 420
	if (cpu_is_omap44xx()) {
		mbox_2_info.irq = res->start;
		ret = omap_mbox_register(&pdev->dev, &mbox_2_info);
		if (ret) {
			omap_mbox_unregister(&mbox_1_info);
			goto err_dsp;
		}
	}
421 422 423 424 425 426 427 428 429 430
#if defined(CONFIG_ARCH_OMAP2420) /* IVA */
	if (cpu_is_omap2420()) {
		/* IVA IRQ */
		res = platform_get_resource(pdev, IORESOURCE_IRQ, 1);
		if (unlikely(!res)) {
			dev_err(&pdev->dev, "invalid irq resource\n");
			ret = -ENODEV;
			goto err_iva1;
		}
		mbox_iva_info.irq = res->start;
431
		ret = omap_mbox_register(&pdev->dev, &mbox_iva_info);
432 433
		if (ret)
			goto err_iva1;
434
	}
435 436
#endif
	return 0;
437

438 439
err_iva1:
	omap_mbox_unregister(&mbox_dsp_info);
440

441 442
err_dsp:
	iounmap(mbox_base);
443 444 445
	return ret;
}

446
static int __devexit omap2_mbox_remove(struct platform_device *pdev)
447
{
448 449 450
#if defined(CONFIG_ARCH_OMAP2420)
	omap_mbox_unregister(&mbox_iva_info);
#endif
451 452 453 454 455 456

	if (cpu_is_omap44xx()) {
		omap_mbox_unregister(&mbox_2_info);
		omap_mbox_unregister(&mbox_1_info);
	} else
		omap_mbox_unregister(&mbox_dsp_info);
457
	iounmap(mbox_base);
458 459 460 461 462
	return 0;
}

static struct platform_driver omap2_mbox_driver = {
	.probe = omap2_mbox_probe,
463
	.remove = __devexit_p(omap2_mbox_remove),
464
	.driver = {
465
		.name = DRV_NAME,
466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481
	},
};

static int __init omap2_mbox_init(void)
{
	return platform_driver_register(&omap2_mbox_driver);
}

static void __exit omap2_mbox_exit(void)
{
	platform_driver_unregister(&omap2_mbox_driver);
}

module_init(omap2_mbox_init);
module_exit(omap2_mbox_exit);

482
MODULE_LICENSE("GPL v2");
483
MODULE_DESCRIPTION("omap mailbox: omap2/3/4 architecture specific functions");
484
MODULE_AUTHOR("Hiroshi DOYU <Hiroshi.DOYU@nokia.com>, Paul Mundt");
485
MODULE_ALIAS("platform:"DRV_NAME);