cpu.c 4.7 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0+
M
Michal Simek 已提交
2 3 4 5 6 7
/*
 * (C) Copyright 2014 - 2015 Xilinx, Inc.
 * Michal Simek <michal.simek@xilinx.com>
 */

#include <common.h>
8
#include <init.h>
S
Simon Glass 已提交
9
#include <time.h>
M
Michal Simek 已提交
10 11
#include <asm/arch/hardware.h>
#include <asm/arch/sys_proto.h>
12
#include <asm/armv8/mmu.h>
13
#include <asm/cache.h>
M
Michal Simek 已提交
14
#include <asm/io.h>
15
#include <zynqmp_firmware.h>
16
#include <asm/cache.h>
M
Michal Simek 已提交
17 18 19 20 21 22

#define ZYNQ_SILICON_VER_MASK	0xF000
#define ZYNQ_SILICON_VER_SHIFT	12

DECLARE_GLOBAL_DATA_PTR;

23 24 25 26 27 28
/*
 * Number of filled static entries and also the first empty
 * slot in zynqmp_mem_map.
 */
#define ZYNQMP_MEM_MAP_USED	4

29
#if !defined(CONFIG_ZYNQMP_NO_DDR)
30 31 32
#define DRAM_BANKS CONFIG_NR_DRAM_BANKS
#else
#define DRAM_BANKS 0
33
#endif
34 35 36 37 38 39 40 41 42 43 44

#if defined(CONFIG_DEFINE_TCM_OCM_MMAP)
#define TCM_MAP 1
#else
#define TCM_MAP 0
#endif

/* +1 is end of list which needs to be empty */
#define ZYNQMP_MEM_MAP_MAX (ZYNQMP_MEM_MAP_USED + DRAM_BANKS + TCM_MAP + 1)

static struct mm_region zynqmp_mem_map[ZYNQMP_MEM_MAP_MAX] = {
45
	{
46 47
		.virt = 0x80000000UL,
		.phys = 0x80000000UL,
48 49 50 51
		.size = 0x70000000UL,
		.attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
			 PTE_BLOCK_NON_SHARE |
			 PTE_BLOCK_PXN | PTE_BLOCK_UXN
52
	}, {
53 54
		.virt = 0xf8000000UL,
		.phys = 0xf8000000UL,
55 56 57 58 59
		.size = 0x07e00000UL,
		.attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
			 PTE_BLOCK_NON_SHARE |
			 PTE_BLOCK_PXN | PTE_BLOCK_UXN
	}, {
60 61
		.virt = 0x400000000UL,
		.phys = 0x400000000UL,
62
		.size = 0x400000000UL,
63 64 65
		.attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
			 PTE_BLOCK_NON_SHARE |
			 PTE_BLOCK_PXN | PTE_BLOCK_UXN
66
	}, {
67 68 69
		.virt = 0x1000000000UL,
		.phys = 0x1000000000UL,
		.size = 0xf000000000UL,
70 71 72 73 74
		.attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
			 PTE_BLOCK_NON_SHARE |
			 PTE_BLOCK_PXN | PTE_BLOCK_UXN
	}
};
75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104

void mem_map_fill(void)
{
	int banks = ZYNQMP_MEM_MAP_USED;

#if defined(CONFIG_DEFINE_TCM_OCM_MMAP)
	zynqmp_mem_map[banks].virt = 0xffe00000UL;
	zynqmp_mem_map[banks].phys = 0xffe00000UL;
	zynqmp_mem_map[banks].size = 0x00200000UL;
	zynqmp_mem_map[banks].attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
				      PTE_BLOCK_INNER_SHARE;
	banks = banks + 1;
#endif

#if !defined(CONFIG_ZYNQMP_NO_DDR)
	for (int i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
		/* Zero size means no more DDR that's this is end */
		if (!gd->bd->bi_dram[i].size)
			break;

		zynqmp_mem_map[banks].virt = gd->bd->bi_dram[i].start;
		zynqmp_mem_map[banks].phys = gd->bd->bi_dram[i].start;
		zynqmp_mem_map[banks].size = gd->bd->bi_dram[i].size;
		zynqmp_mem_map[banks].attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
					      PTE_BLOCK_INNER_SHARE;
		banks = banks + 1;
	}
#endif
}

105 106
struct mm_region *mem_map = zynqmp_mem_map;

107 108 109 110 111
u64 get_page_table_size(void)
{
	return 0x14000;
}

112 113
#if defined(CONFIG_SYS_MEM_RSVD_FOR_MMU) || defined(CONFIG_DEFINE_TCM_OCM_MMAP)
void tcm_init(u8 mode)
114
{
115 116
	puts("WARNING: Initializing TCM overwrites TCM content\n");
	initialize_tcm(mode);
117
	memset((void *)ZYNQMP_TCM_BASE_ADDR, 0, ZYNQMP_TCM_SIZE);
118
}
119
#endif
120

121
#ifdef CONFIG_SYS_MEM_RSVD_FOR_MMU
122
int arm_reserve_mmu(void)
123 124
{
	tcm_init(TCM_LOCK);
125 126 127 128 129 130 131
	gd->arch.tlb_size = PGTABLE_SIZE;
	gd->arch.tlb_addr = ZYNQMP_TCM_BASE_ADDR;

	return 0;
}
#endif

132 133 134 135 136 137 138 139 140 141 142
static unsigned int zynqmp_get_silicon_version_secure(void)
{
	u32 ver;

	ver = readl(&csu_base->version);
	ver &= ZYNQMP_SILICON_VER_MASK;
	ver >>= ZYNQMP_SILICON_VER_SHIFT;

	return ver;
}

M
Michal Simek 已提交
143 144
unsigned int zynqmp_get_silicon_version(void)
{
145 146 147
	if (current_el() == 3)
		return zynqmp_get_silicon_version_secure();

M
Michal Simek 已提交
148 149 150 151 152 153 154
	gd->cpu_clk = get_tbclk();

	switch (gd->cpu_clk) {
	case 50000000:
		return ZYNQMP_CSU_VERSION_QEMU;
	}

155
	return ZYNQMP_CSU_VERSION_SILICON;
M
Michal Simek 已提交
156
}
157

158
static int zynqmp_mmio_rawwrite(const u32 address,
159 160 161 162 163
		      const u32 mask,
		      const u32 value)
{
	u32 data;
	u32 value_local = value;
164 165 166 167 168
	int ret;

	ret = zynqmp_mmio_read(address, &data);
	if (ret)
		return ret;
169 170 171 172 173 174 175 176

	data &= ~mask;
	value_local &= mask;
	value_local |= data;
	writel(value_local, (ulong)address);
	return 0;
}

177
static int zynqmp_mmio_rawread(const u32 address, u32 *value)
178 179 180 181
{
	*value = readl((ulong)address);
	return 0;
}
182 183 184 185 186 187 188

int zynqmp_mmio_write(const u32 address,
		      const u32 mask,
		      const u32 value)
{
	if (IS_ENABLED(CONFIG_SPL_BUILD) || current_el() == 3)
		return zynqmp_mmio_rawwrite(address, mask, value);
189
#if defined(CONFIG_ZYNQMP_FIRMWARE)
190
	else
191 192
		return xilinx_pm_request(PM_MMIO_WRITE, address, mask,
					 value, 0, NULL);
193
#endif
194 195 196 197 198 199

	return -EINVAL;
}

int zynqmp_mmio_read(const u32 address, u32 *value)
{
200
	u32 ret = -EINVAL;
201 202

	if (!value)
203
		return ret;
204 205 206

	if (IS_ENABLED(CONFIG_SPL_BUILD) || current_el() == 3) {
		ret = zynqmp_mmio_rawread(address, value);
207 208 209 210 211
	}
#if defined(CONFIG_ZYNQMP_FIRMWARE)
	else {
		u32 ret_payload[PAYLOAD_ARG_CNT];

212 213
		ret = xilinx_pm_request(PM_MMIO_READ, address, 0, 0,
					0, ret_payload);
214 215
		*value = ret_payload[1];
	}
216
#endif
217 218 219

	return ret;
}