cpu.c 4.6 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0+
M
Michal Simek 已提交
2 3 4 5 6 7 8 9
/*
 * (C) Copyright 2014 - 2015 Xilinx, Inc.
 * Michal Simek <michal.simek@xilinx.com>
 */

#include <common.h>
#include <asm/arch/hardware.h>
#include <asm/arch/sys_proto.h>
10
#include <asm/armv8/mmu.h>
M
Michal Simek 已提交
11
#include <asm/io.h>
12
#include <zynqmp_firmware.h>
M
Michal Simek 已提交
13 14 15 16 17 18

#define ZYNQ_SILICON_VER_MASK	0xF000
#define ZYNQ_SILICON_VER_SHIFT	12

DECLARE_GLOBAL_DATA_PTR;

19 20 21 22 23 24
/*
 * Number of filled static entries and also the first empty
 * slot in zynqmp_mem_map.
 */
#define ZYNQMP_MEM_MAP_USED	4

25
#if !defined(CONFIG_ZYNQMP_NO_DDR)
26 27 28
#define DRAM_BANKS CONFIG_NR_DRAM_BANKS
#else
#define DRAM_BANKS 0
29
#endif
30 31 32 33 34 35 36 37 38 39 40

#if defined(CONFIG_DEFINE_TCM_OCM_MMAP)
#define TCM_MAP 1
#else
#define TCM_MAP 0
#endif

/* +1 is end of list which needs to be empty */
#define ZYNQMP_MEM_MAP_MAX (ZYNQMP_MEM_MAP_USED + DRAM_BANKS + TCM_MAP + 1)

static struct mm_region zynqmp_mem_map[ZYNQMP_MEM_MAP_MAX] = {
41
	{
42 43
		.virt = 0x80000000UL,
		.phys = 0x80000000UL,
44 45 46 47
		.size = 0x70000000UL,
		.attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
			 PTE_BLOCK_NON_SHARE |
			 PTE_BLOCK_PXN | PTE_BLOCK_UXN
48
	}, {
49 50
		.virt = 0xf8000000UL,
		.phys = 0xf8000000UL,
51 52 53 54 55
		.size = 0x07e00000UL,
		.attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
			 PTE_BLOCK_NON_SHARE |
			 PTE_BLOCK_PXN | PTE_BLOCK_UXN
	}, {
56 57
		.virt = 0x400000000UL,
		.phys = 0x400000000UL,
58
		.size = 0x400000000UL,
59 60 61
		.attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
			 PTE_BLOCK_NON_SHARE |
			 PTE_BLOCK_PXN | PTE_BLOCK_UXN
62
	}, {
63 64 65
		.virt = 0x1000000000UL,
		.phys = 0x1000000000UL,
		.size = 0xf000000000UL,
66 67 68 69 70
		.attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
			 PTE_BLOCK_NON_SHARE |
			 PTE_BLOCK_PXN | PTE_BLOCK_UXN
	}
};
71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100

void mem_map_fill(void)
{
	int banks = ZYNQMP_MEM_MAP_USED;

#if defined(CONFIG_DEFINE_TCM_OCM_MMAP)
	zynqmp_mem_map[banks].virt = 0xffe00000UL;
	zynqmp_mem_map[banks].phys = 0xffe00000UL;
	zynqmp_mem_map[banks].size = 0x00200000UL;
	zynqmp_mem_map[banks].attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
				      PTE_BLOCK_INNER_SHARE;
	banks = banks + 1;
#endif

#if !defined(CONFIG_ZYNQMP_NO_DDR)
	for (int i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
		/* Zero size means no more DDR that's this is end */
		if (!gd->bd->bi_dram[i].size)
			break;

		zynqmp_mem_map[banks].virt = gd->bd->bi_dram[i].start;
		zynqmp_mem_map[banks].phys = gd->bd->bi_dram[i].start;
		zynqmp_mem_map[banks].size = gd->bd->bi_dram[i].size;
		zynqmp_mem_map[banks].attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
					      PTE_BLOCK_INNER_SHARE;
		banks = banks + 1;
	}
#endif
}

101 102
struct mm_region *mem_map = zynqmp_mem_map;

103 104 105 106 107
u64 get_page_table_size(void)
{
	return 0x14000;
}

108 109
#if defined(CONFIG_SYS_MEM_RSVD_FOR_MMU) || defined(CONFIG_DEFINE_TCM_OCM_MMAP)
void tcm_init(u8 mode)
110
{
111 112
	puts("WARNING: Initializing TCM overwrites TCM content\n");
	initialize_tcm(mode);
113
	memset((void *)ZYNQMP_TCM_BASE_ADDR, 0, ZYNQMP_TCM_SIZE);
114
}
115
#endif
116

117
#ifdef CONFIG_SYS_MEM_RSVD_FOR_MMU
118 119 120
int reserve_mmu(void)
{
	tcm_init(TCM_LOCK);
121 122 123 124 125 126 127
	gd->arch.tlb_size = PGTABLE_SIZE;
	gd->arch.tlb_addr = ZYNQMP_TCM_BASE_ADDR;

	return 0;
}
#endif

128 129 130 131 132 133 134 135 136 137 138
static unsigned int zynqmp_get_silicon_version_secure(void)
{
	u32 ver;

	ver = readl(&csu_base->version);
	ver &= ZYNQMP_SILICON_VER_MASK;
	ver >>= ZYNQMP_SILICON_VER_SHIFT;

	return ver;
}

M
Michal Simek 已提交
139 140
unsigned int zynqmp_get_silicon_version(void)
{
141 142 143
	if (current_el() == 3)
		return zynqmp_get_silicon_version_secure();

M
Michal Simek 已提交
144 145 146 147 148 149 150
	gd->cpu_clk = get_tbclk();

	switch (gd->cpu_clk) {
	case 50000000:
		return ZYNQMP_CSU_VERSION_QEMU;
	}

151
	return ZYNQMP_CSU_VERSION_SILICON;
M
Michal Simek 已提交
152
}
153

154
static int zynqmp_mmio_rawwrite(const u32 address,
155 156 157 158 159
		      const u32 mask,
		      const u32 value)
{
	u32 data;
	u32 value_local = value;
160 161 162 163 164
	int ret;

	ret = zynqmp_mmio_read(address, &data);
	if (ret)
		return ret;
165 166 167 168 169 170 171 172

	data &= ~mask;
	value_local &= mask;
	value_local |= data;
	writel(value_local, (ulong)address);
	return 0;
}

173
static int zynqmp_mmio_rawread(const u32 address, u32 *value)
174 175 176 177
{
	*value = readl((ulong)address);
	return 0;
}
178 179 180 181 182 183 184

int zynqmp_mmio_write(const u32 address,
		      const u32 mask,
		      const u32 value)
{
	if (IS_ENABLED(CONFIG_SPL_BUILD) || current_el() == 3)
		return zynqmp_mmio_rawwrite(address, mask, value);
185
#if defined(CONFIG_ZYNQMP_FIRMWARE)
186
	else
187 188
		return xilinx_pm_request(PM_MMIO_WRITE, address, mask,
					 value, 0, NULL);
189
#endif
190 191 192 193 194 195

	return -EINVAL;
}

int zynqmp_mmio_read(const u32 address, u32 *value)
{
196
	u32 ret = -EINVAL;
197 198

	if (!value)
199
		return ret;
200 201 202

	if (IS_ENABLED(CONFIG_SPL_BUILD) || current_el() == 3) {
		ret = zynqmp_mmio_rawread(address, value);
203 204 205 206 207
	}
#if defined(CONFIG_ZYNQMP_FIRMWARE)
	else {
		u32 ret_payload[PAYLOAD_ARG_CNT];

208 209
		ret = xilinx_pm_request(PM_MMIO_READ, address, 0, 0,
					0, ret_payload);
210 211
		*value = ret_payload[1];
	}
212
#endif
213 214 215

	return ret;
}