clk-pllv3.c 2.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
// SPDX-License-Identifier: GPL-2.0+
/*
 * Copyright (C) 2019 DENX Software Engineering
 * Lukasz Majewski, DENX Software Engineering, lukma@denx.de
 */

#include <common.h>
#include <asm/io.h>
#include <malloc.h>
#include <clk-uclass.h>
#include <dm/device.h>
#include <dm/uclass.h>
#include <clk.h>
#include "clk.h"

16 17
#define UBOOT_DM_CLK_IMX_PLLV3_GENERIC	"imx_clk_pllv3_generic"
#define UBOOT_DM_CLK_IMX_PLLV3_USB	"imx_clk_pllv3_usb"
18

19 20
#define BM_PLL_POWER		(0x1 << 12)

21 22 23
struct clk_pllv3 {
	struct clk	clk;
	void __iomem	*base;
24 25
	u32		power_bit;
	bool		powerup_set;
26 27 28 29 30 31
	u32		div_mask;
	u32		div_shift;
};

#define to_clk_pllv3(_clk) container_of(_clk, struct clk_pllv3, clk)

32
static ulong clk_pllv3_generic_get_rate(struct clk *clk)
33 34 35 36 37 38 39 40 41
{
	struct clk_pllv3 *pll = to_clk_pllv3(dev_get_clk_ptr(clk->dev));
	unsigned long parent_rate = clk_get_parent_rate(clk);

	u32 div = (readl(pll->base) >> pll->div_shift) & pll->div_mask;

	return (div == 1) ? parent_rate * 22 : parent_rate * 20;
}

42 43 44 45 46 47 48 49 50 51 52 53 54 55 56
static int clk_pllv3_generic_enable(struct clk *clk)
{
	struct clk_pllv3 *pll = to_clk_pllv3(clk);
	u32 val;

	val = readl(pll->base);
	if (pll->powerup_set)
		val |= pll->power_bit;
	else
		val &= ~pll->power_bit;
	writel(val, pll->base);

	return 0;
}

57
static const struct clk_ops clk_pllv3_generic_ops = {
58
	.get_rate	= clk_pllv3_generic_get_rate,
59
	.enable		= clk_pllv3_generic_enable,
60 61 62 63 64 65 66 67 68 69 70 71 72 73 74
};

struct clk *imx_clk_pllv3(enum imx_pllv3_type type, const char *name,
			  const char *parent_name, void __iomem *base,
			  u32 div_mask)
{
	struct clk_pllv3 *pll;
	struct clk *clk;
	char *drv_name;
	int ret;

	pll = kzalloc(sizeof(*pll), GFP_KERNEL);
	if (!pll)
		return ERR_PTR(-ENOMEM);

75 76
	pll->power_bit = BM_PLL_POWER;

77 78
	switch (type) {
	case IMX_PLLV3_GENERIC:
79
		drv_name = UBOOT_DM_CLK_IMX_PLLV3_GENERIC;
80
		pll->div_shift = 0;
81
		pll->powerup_set = false;
82
		break;
83
	case IMX_PLLV3_USB:
84
		drv_name = UBOOT_DM_CLK_IMX_PLLV3_USB;
85
		pll->div_shift = 1;
86
		pll->powerup_set = true;
87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106
		break;
	default:
		kfree(pll);
		return ERR_PTR(-ENOTSUPP);
	}

	pll->base = base;
	pll->div_mask = div_mask;
	clk = &pll->clk;

	ret = clk_register(clk, drv_name, name, parent_name);
	if (ret) {
		kfree(pll);
		return ERR_PTR(ret);
	}

	return clk;
}

U_BOOT_DRIVER(clk_pllv3_generic) = {
107 108 109 110 111 112 113 114
	.name	= UBOOT_DM_CLK_IMX_PLLV3_GENERIC,
	.id	= UCLASS_CLK,
	.ops	= &clk_pllv3_generic_ops,
	.flags = DM_FLAG_PRE_RELOC,
};

U_BOOT_DRIVER(clk_pllv3_usb) = {
	.name	= UBOOT_DM_CLK_IMX_PLLV3_USB,
115 116 117 118
	.id	= UCLASS_CLK,
	.ops	= &clk_pllv3_generic_ops,
	.flags = DM_FLAG_PRE_RELOC,
};