fsl_secure_boot.h 4.3 KB
Newer Older
1 2 3 4 5 6 7 8 9
/*
 * Copyright 2015 Freescale Semiconductor, Inc.
 *
 * SPDX-License-Identifier:	GPL-2.0+
 */

#ifndef __FSL_SECURE_BOOT_H
#define __FSL_SECURE_BOOT_H

10
#ifdef CONFIG_CHAIN_OF_TRUST
11 12
#define CONFIG_FSL_SEC_MON

13
#ifdef CONFIG_SPL_BUILD
14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Define the key hash for U-Boot here if public/private key pair used to
 * sign U-boot are different from the SRK hash put in the fuse
 * Example of defining KEY_HASH is
 * #define CONFIG_SPL_UBOOT_KEY_HASH \
 *      "41066b564c6ffcef40ccbc1e0a5d0d519604000c785d97bbefd25e4d288d1c8b"
 * else leave it defined as NULL
 */

#define CONFIG_SPL_UBOOT_KEY_HASH	NULL
#endif /* ifdef CONFIG_SPL_BUILD */

26 27
#define CONFIG_KEY_REVOCATION

28 29
#ifndef CONFIG_SPL_BUILD
#define CONFIG_CMD_HASH
30 31 32 33 34 35 36
#ifndef CONFIG_SYS_RAMBOOT
/* The key used for verification of next level images
 * is picked up from an Extension Table which has
 * been verified by the ISBC (Internal Secure boot Code)
 * in boot ROM of the SoC.
 * The feature is only applicable in case of NOR boot and is
 * not applicable in case of RAMBOOT (NAND, SD, SPI).
37 38 39
 * For LS, this feature is available for all device if IE Table
 * is copied to XIP memory
 * Also, for LS, ISBC doesn't verify this table.
40 41 42
 */
#define CONFIG_FSL_ISBC_KEY_EXT

43 44
#endif

45 46 47 48
#if defined(CONFIG_FSL_LAYERSCAPE)
/*
 * For fsl layerscape based platforms, ESBC image Address in Header
 * is 64 bit.
49
 */
50 51 52
#define CONFIG_ESBC_ADDR_64BIT
#endif

53
#ifdef CONFIG_ARCH_LS2080A
54 55 56 57 58
#define CONFIG_EXTRA_ENV \
	"setenv fdt_high 0xa0000000;"	\
	"setenv initrd_high 0xcfffffff;"	\
	"setenv hwconfig \'fsl_ddr:ctlr_intlv=null,bank_intlv=null\';"
#else
59
#define CONFIG_EXTRA_ENV \
60 61
	"setenv fdt_high 0xffffffff;"	\
	"setenv initrd_high 0xffffffff;"	\
62
	"setenv hwconfig \'fsl_ddr:ctlr_intlv=null,bank_intlv=null\';"
63
#endif
64

65 66
/* Copying Bootscript and Header to DDR from NOR for LS2 and for rest, from
 * Non-XIP Memory (Nand/SD)*/
67
#if defined(CONFIG_SYS_RAMBOOT) || defined(CONFIG_FSL_LSCH3) || \
68
	defined(CONFIG_SD_BOOT) || defined(CONFIG_NAND_BOOT)
69 70
#define CONFIG_BOOTSCRIPT_COPY_RAM
#endif
71 72 73
/* The address needs to be modified according to NOR, NAND, SD and
 * DDR memory map
 */
74 75 76 77 78
#ifdef CONFIG_FSL_LSCH3
#define CONFIG_BS_HDR_ADDR_DEVICE	0x580d00000
#define CONFIG_BS_ADDR_DEVICE		0x580e00000
#define CONFIG_BS_HDR_ADDR_RAM		0xa0d00000
#define CONFIG_BS_ADDR_RAM		0xa0e00000
79 80 81 82 83 84 85
#define CONFIG_BS_HDR_SIZE		0x00002000
#define CONFIG_BS_SIZE			0x00001000
#else
#ifdef CONFIG_SD_BOOT
/* For SD boot address and size are assigned in terms of sector
 * offset and no. of sectors respectively.
 */
86
#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A)
87 88 89 90
#define CONFIG_BS_HDR_ADDR_DEVICE	0x00000920
#else
#define CONFIG_BS_HDR_ADDR_DEVICE       0x00000900
#endif
91
#define CONFIG_BS_ADDR_DEVICE		0x00000940
92 93
#define CONFIG_BS_HDR_SIZE		0x00000010
#define CONFIG_BS_SIZE			0x00000008
94 95 96 97 98
#elif defined(CONFIG_NAND_BOOT)
#define CONFIG_BS_HDR_ADDR_DEVICE      0x00800000
#define CONFIG_BS_ADDR_DEVICE          0x00802000
#define CONFIG_BS_HDR_SIZE             0x00002000
#define CONFIG_BS_SIZE                 0x00001000
99 100 101 102
#elif defined(CONFIG_QSPI_BOOT)
#ifdef CONFIG_ARCH_LS1046A
#define CONFIG_BS_HDR_ADDR_DEVICE	0x40780000
#define CONFIG_BS_ADDR_DEVICE		0x40800000
103 104 105
#elif defined(CONFIG_ARCH_LS1012A)
#define CONFIG_BS_HDR_ADDR_DEVICE      0x400c0000
#define CONFIG_BS_ADDR_DEVICE          0x40060000
106
#else
107 108 109 110 111
#error "Platform not supported"
#endif
#define CONFIG_BS_HDR_SIZE		0x00002000
#define CONFIG_BS_SIZE			0x00001000
#else /* Default NOR Boot */
112 113 114 115
#define CONFIG_BS_HDR_ADDR_DEVICE	0x600a0000
#define CONFIG_BS_ADDR_DEVICE		0x60060000
#define CONFIG_BS_HDR_SIZE		0x00002000
#define CONFIG_BS_SIZE			0x00001000
116
#endif
117 118
#define CONFIG_BS_HDR_ADDR_RAM		0x81000000
#define CONFIG_BS_ADDR_RAM		0x81020000
119 120 121 122 123
#endif

#ifdef CONFIG_BOOTSCRIPT_COPY_RAM
#define CONFIG_BOOTSCRIPT_HDR_ADDR	CONFIG_BS_HDR_ADDR_RAM
#define CONFIG_BOOTSCRIPT_ADDR		CONFIG_BS_ADDR_RAM
124
#else
125 126
#define CONFIG_BOOTSCRIPT_HDR_ADDR	CONFIG_BS_HDR_ADDR_DEVICE
/* BOOTSCRIPT_ADDR is not required */
127
#endif
128

129 130 131 132
#ifdef CONFIG_FSL_LS_PPA
/* Define the key hash here if SRK used for signing PPA image is
 * different from SRK hash put in SFP used for U-Boot.
 * Example
133
 * #define PPA_KEY_HASH \
134 135
 *	"41066b564c6ffcef40ccbc1e0a5d0d519604000c785d97bbefd25e4d288d1c8b"
 */
136
#define PPA_KEY_HASH		NULL
137 138
#endif /* ifdef CONFIG_FSL_LS_PPA */

139
#include <config_fsl_chain_trust.h>
140
#endif /* #ifndef CONFIG_SPL_BUILD */
141
#endif /* #ifdef CONFIG_CHAIN_OF_TRUST */
142
#endif