start.S 19.1 KB
Newer Older
1
/*
J
Jon Loeliger 已提交
2
 * Copyright 2004, 2007 Freescale Semiconductor.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34
 * Srikanth Srinivasan <srikanth.srinivaan@freescale.com>
 *
 * See file CREDITS for list of people who contributed to this
 * project.
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License as
 * published by the Free Software Foundation; either version 2 of
 * the License, or (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
 * MA 02111-1307 USA
 */

/*  U-Boot - Startup Code for 86xx PowerPC based Embedded Boards
 *
 *
 *  The processor starts at 0xfff00100 and the code is executed
 *  from flash. The code is organized to be at an other address
 *  in memory, but as long we don't jump around before relocating.
 *  board_init lies at a quite high address and when the cpu has
 *  jumped there, everything is ok.
 */
#include <config.h>
#include <mpc86xx.h>
35
#include <timestamp.h>
36 37 38 39 40 41 42
#include <version.h>

#include <ppc_asm.tmpl>
#include <ppc_defs.h>

#include <asm/cache.h>
#include <asm/mmu.h>
43
#include <asm/u-boot.h>
44

W
Wolfgang Denk 已提交
45 46
#ifndef	CONFIG_IDENT_STRING
#define CONFIG_IDENT_STRING ""
47 48
#endif

J
Jon Loeliger 已提交
49 50 51
/*
 * Need MSR_DR | MSR_IR enabled to access I/O (printf) in exceptions
 */
52 53 54 55

/*
 * Set up GOT: Global Offset Table
 *
56
 * Use r12 to access the GOT
57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76
 */
	START_GOT
	GOT_ENTRY(_GOT2_TABLE_)
	GOT_ENTRY(_FIXUP_TABLE_)

	GOT_ENTRY(_start)
	GOT_ENTRY(_start_of_vectors)
	GOT_ENTRY(_end_of_vectors)
	GOT_ENTRY(transfer_to_handler)

	GOT_ENTRY(__init_end)
	GOT_ENTRY(_end)
	GOT_ENTRY(__bss_start)
	END_GOT

/*
 * r3 - 1st arg to board_init(): IMMP pointer
 * r4 - 2nd arg to board_init(): boot flag
 */
	.text
77
	.long	0x27051956		/* U-Boot Magic Number */
78 79 80
	.globl	version_string
version_string:
	.ascii	U_BOOT_VERSION
81
	.ascii	" (", U_BOOT_DATE, " - ", U_BOOT_TIME, ")"
82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108
	.ascii	CONFIG_IDENT_STRING, "\0"

	. = EXC_OFF_SYS_RESET
	.globl	_start
_start:
	b	boot_cold

	/* the boot code is located below the exception table */

	.globl	_start_of_vectors
_start_of_vectors:

/* Machine check */
	STD_EXCEPTION(0x200, MachineCheck, MachineCheckException)

/* Data Storage exception. */
	STD_EXCEPTION(0x300, DataStorage, UnknownException)

/* Instruction Storage exception. */
	STD_EXCEPTION(0x400, InstStorage, UnknownException)

/* External Interrupt exception. */
	STD_EXCEPTION(0x500, ExtInterrupt, external_interrupt)

/* Alignment exception. */
	. = 0x600
Alignment:
109
	EXCEPTION_PROLOG(SRR0, SRR1)
110 111 112 113 114
	mfspr	r4,DAR
	stw	r4,_DAR(r21)
	mfspr	r5,DSISR
	stw	r5,_DSISR(r21)
	addi	r3,r1,STACK_FRAME_OVERHEAD
J
Joakim Tjernlund 已提交
115
	EXC_XFER_TEMPLATE(Alignment, AlignmentException, MSR_KERNEL, COPY_EE)
116 117 118 119

/* Program check exception */
	. = 0x700
ProgramCheck:
120
	EXCEPTION_PROLOG(SRR0, SRR1)
121
	addi	r3,r1,STACK_FRAME_OVERHEAD
J
Joakim Tjernlund 已提交
122 123
	EXC_XFER_TEMPLATE(ProgramCheck, ProgramCheckException,
		MSR_KERNEL, COPY_EE)
124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159

	STD_EXCEPTION(0x800, FPUnavailable, UnknownException)

	/* I guess we could implement decrementer, and may have
	 * to someday for timekeeping.
	 */
	STD_EXCEPTION(0x900, Decrementer, timer_interrupt)
	STD_EXCEPTION(0xa00, Trap_0a, UnknownException)
	STD_EXCEPTION(0xb00, Trap_0b, UnknownException)
	STD_EXCEPTION(0xc00, SystemCall, UnknownException)
	STD_EXCEPTION(0xd00, SingleStep, UnknownException)
	STD_EXCEPTION(0xe00, Trap_0e, UnknownException)
	STD_EXCEPTION(0xf00, Trap_0f, UnknownException)
	STD_EXCEPTION(0x1000, SoftEmu, SoftEmuException)
	STD_EXCEPTION(0x1100, InstructionTLBMiss, UnknownException)
	STD_EXCEPTION(0x1200, DataTLBMiss, UnknownException)
	STD_EXCEPTION(0x1300, InstructionTLBError, UnknownException)
	STD_EXCEPTION(0x1400, DataTLBError, UnknownException)
	STD_EXCEPTION(0x1500, Reserved5, UnknownException)
	STD_EXCEPTION(0x1600, Reserved6, UnknownException)
	STD_EXCEPTION(0x1700, Reserved7, UnknownException)
	STD_EXCEPTION(0x1800, Reserved8, UnknownException)
	STD_EXCEPTION(0x1900, Reserved9, UnknownException)
	STD_EXCEPTION(0x1a00, ReservedA, UnknownException)
	STD_EXCEPTION(0x1b00, ReservedB, UnknownException)
	STD_EXCEPTION(0x1c00, DataBreakpoint, UnknownException)
	STD_EXCEPTION(0x1d00, InstructionBreakpoint, UnknownException)
	STD_EXCEPTION(0x1e00, PeripheralBreakpoint, UnknownException)
	STD_EXCEPTION(0x1f00, DevPortBreakpoint, UnknownException)

	.globl	_end_of_vectors
_end_of_vectors:

	. = 0x2000

boot_cold:
B
Becky Bruce 已提交
160 161 162 163
	/*
	 * NOTE: Only Cpu 0 will ever come here.  Other cores go to an
	 * address specified by the BPTR
	 */
J
Jon Loeliger 已提交
164
1:
165
#ifdef CONFIG_SYS_RAMBOOT
166
	/* disable everything */
J
Jon Loeliger 已提交
167
	li	r0, 0
168 169 170
	mtspr	HID0, r0
	sync
	mtmsr	0
J
Jon Loeliger 已提交
171 172
#endif

173
	/* Invalidate BATs */
174 175
	bl	invalidate_bats
	sync
176 177 178
	/* Invalidate all of TLB before MMU turn on */
	bl      clear_tlbs
	sync
179

180
#ifdef CONFIG_SYS_L2
181
	/* init the L2 cache */
J
Jon Loeliger 已提交
182
	lis	r3, L2_INIT@h
183
	ori	r3, r3, L2_INIT@l
184
	mtspr	l2cr, r3
185 186 187 188
	/* invalidate the L2 cache */
	bl	l2cache_invalidate
	sync
#endif
189

190 191 192
	/*
	 * Calculate absolute address in FLASH and jump there
	 *------------------------------------------------------*/
193 194
	lis	r3, CONFIG_SYS_MONITOR_BASE_EARLY@h
	ori	r3, r3, CONFIG_SYS_MONITOR_BASE_EARLY@l
195 196 197 198 199 200 201 202 203 204 205 206 207
	addi	r3, r3, in_flash - _start + EXC_OFF_SYS_RESET
	mtlr	r3
	blr

in_flash:
	/* let the C-code set up the rest			*/
	/*							*/
	/* Be careful to keep code relocatable !		*/
	/*------------------------------------------------------*/
	/* perform low-level init */

	/* enable extended addressing */
	bl	enable_ext_addr
208

209
	/* setup the bats */
210
	bl	early_bats
211

212 213 214 215 216 217 218 219
	/*
	 * Cache must be enabled here for stack-in-cache trick.
	 * This means we need to enable the BATS.
	 * Cache should be turned on after BATs, since by default
	 * everything is write-through.
	 */

	/* enable address translation */
220 221 222 223 224 225 226
	mfmsr	r5
	ori	r5, r5, (MSR_IR | MSR_DR)
	lis	r3,addr_trans_enabled@h
	ori	r3, r3, addr_trans_enabled@l
	mtspr	SPRN_SRR0,r3
	mtspr	SPRN_SRR1,r5
	rfi
227

228
addr_trans_enabled:
229 230
	/* enable and invalidate the data cache */
/*	bl	l1dcache_enable */
W
Wolfgang Denk 已提交
231
	bl	dcache_enable
232 233 234 235 236
	sync

#if 1
	bl	icache_enable
#endif
237

238
#ifdef CONFIG_SYS_INIT_RAM_LOCK
239 240 241 242
	bl	lock_ram_in_cache
	sync
#endif

243 244 245 246
#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
	bl      setup_ccsrbar
#endif

247 248
	/* set up the stack pointer in our newly created
	 * cache-ram (r1) */
249 250
	lis	r1, (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET)@h
	ori	r1, r1, (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET)@l
251

W
Wolfgang Denk 已提交
252
	li	r0, 0		/* Make room for stack frame header and */
253 254 255 256 257
	stwu	r0, -4(r1)	/* clear final stack frame so that	*/
	stwu	r0, -4(r1)	/* stack backtraces terminate cleanly	*/

	GET_GOT			/* initialize GOT access	*/

W
Wolfgang Denk 已提交
258
	/* run low-level CPU init code	   (from Flash) */
259 260 261
	bl	cpu_init_f
	sync

W
Wolfgang Denk 已提交
262
#ifdef	RUN_DIAG
263

W
Wolfgang Denk 已提交
264
	/* Load PX_AUX register address in r4 */
B
Becky Bruce 已提交
265
	lis	r4, PIXIS_BASE@h
W
Wolfgang Denk 已提交
266 267 268
	ori	r4, r4, 0x6
	/* Load contents of PX_AUX in r3 bits 24 to 31*/
	lbz	r3, 0(r4)
269

W
Wolfgang Denk 已提交
270 271 272 273
	/* Mask and obtain the bit in r3 */
	rlwinm. r3, r3, 0, 24, 24
	/* If not zero, jump and continue with u-boot */
	bne	diag_done
274

W
Wolfgang Denk 已提交
275 276 277 278 279 280
	/* Load back contents of PX_AUX in r3 bits 24 to 31 */
	lbz	r3, 0(r4)
	/* Set the MSB of the register value */
	ori	r3, r3, 0x80
	/* Write value in r3 back to PX_AUX */
	stb	r3, 0(r4)
281

W
Wolfgang Denk 已提交
282
	/* Get the address to jump to in r3*/
283 284
	lis	r3, CONFIG_SYS_DIAG_ADDR@h
	ori	r3, r3, CONFIG_SYS_DIAG_ADDR@l
285

W
Wolfgang Denk 已提交
286 287
	/* Load the LR with the branch address */
	mtlr	r3
288

W
Wolfgang Denk 已提交
289 290
	/* Branch to diagnostic */
	blr
291 292 293

diag_done:
#endif
294

W
Wolfgang Denk 已提交
295
/*	bl	l2cache_enable */
296

W
Wolfgang Denk 已提交
297
	/* run 1st part of board init code (from Flash)	  */
298 299 300
	bl	board_init_f
	sync

301
	/* NOTREACHED - board_init_f() does not return */
302 303 304

	.globl	invalidate_bats
invalidate_bats:
305

J
Jon Loeliger 已提交
306
	li	r0, 0
307 308 309 310 311
	/* invalidate BATs */
	mtspr	IBAT0U, r0
	mtspr	IBAT1U, r0
	mtspr	IBAT2U, r0
	mtspr	IBAT3U, r0
W
Wolfgang Denk 已提交
312 313 314 315
	mtspr	IBAT4U, r0
	mtspr	IBAT5U, r0
	mtspr	IBAT6U, r0
	mtspr	IBAT7U, r0
316 317 318 319 320 321

	isync
	mtspr	DBAT0U, r0
	mtspr	DBAT1U, r0
	mtspr	DBAT2U, r0
	mtspr	DBAT3U, r0
W
Wolfgang Denk 已提交
322 323 324 325
	mtspr	DBAT4U, r0
	mtspr	DBAT5U, r0
	mtspr	DBAT6U, r0
	mtspr	DBAT7U, r0
326 327 328 329

	isync
	sync
	blr
330

331 332 333 334
/*
 * early_bats:
 *
 * Set up bats needed early on - this is usually the BAT for the
335
 * stack-in-cache, the Flash, and CCSR space
336 337 338
 */
	.globl  early_bats
early_bats:
339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356
	/* IBAT 3 */
	lis	r4, CONFIG_SYS_IBAT3L@h
	ori     r4, r4, CONFIG_SYS_IBAT3L@l
	lis	r3, CONFIG_SYS_IBAT3U@h
	ori     r3, r3, CONFIG_SYS_IBAT3U@l
	mtspr   IBAT3L, r4
	mtspr   IBAT3U, r3
	isync

	/* DBAT 3 */
	lis	r4, CONFIG_SYS_DBAT3L@h
	ori     r4, r4, CONFIG_SYS_DBAT3L@l
	lis	r3, CONFIG_SYS_DBAT3U@h
	ori     r3, r3, CONFIG_SYS_DBAT3U@l
	mtspr   DBAT3L, r4
	mtspr   DBAT3U, r3
	isync

357
	/* IBAT 5 */
358 359 360 361
	lis	r4, CONFIG_SYS_IBAT5L@h
	ori     r4, r4, CONFIG_SYS_IBAT5L@l
	lis	r3, CONFIG_SYS_IBAT5U@h
	ori     r3, r3, CONFIG_SYS_IBAT5U@l
362 363
	mtspr   IBAT5L, r4
	mtspr   IBAT5U, r3
364 365
	isync

366
	/* DBAT 5 */
367 368 369 370
	lis	r4, CONFIG_SYS_DBAT5L@h
	ori     r4, r4, CONFIG_SYS_DBAT5L@l
	lis	r3, CONFIG_SYS_DBAT5U@h
	ori     r3, r3, CONFIG_SYS_DBAT5U@l
371 372 373 374 375
	mtspr   DBAT5L, r4
	mtspr   DBAT5U, r3
	isync

	/* IBAT 6 */
376 377 378 379
	lis	r4, CONFIG_SYS_IBAT6L_EARLY@h
	ori     r4, r4, CONFIG_SYS_IBAT6L_EARLY@l
	lis	r3, CONFIG_SYS_IBAT6U_EARLY@h
	ori     r3, r3, CONFIG_SYS_IBAT6U_EARLY@l
380 381
	mtspr   IBAT6L, r4
	mtspr   IBAT6U, r3
382 383
	isync

384
	/* DBAT 6 */
385 386 387 388
	lis	r4, CONFIG_SYS_DBAT6L_EARLY@h
	ori     r4, r4, CONFIG_SYS_DBAT6L_EARLY@l
	lis	r3, CONFIG_SYS_DBAT6U_EARLY@h
	ori     r3, r3, CONFIG_SYS_DBAT6U_EARLY@l
389 390 391
	mtspr   DBAT6L, r4
	mtspr   DBAT6U, r3
	isync
392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411

#if(CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
	/* IBAT 7 */
	lis	r4, CONFIG_SYS_CCSR_DEFAULT_IBATL@h
	ori     r4, r4, CONFIG_SYS_CCSR_DEFAULT_IBATL@l
	lis	r3, CONFIG_SYS_CCSR_DEFAULT_IBATU@h
	ori     r3, r3, CONFIG_SYS_CCSR_DEFAULT_IBATU@l
	mtspr   IBAT7L, r4
	mtspr   IBAT7U, r3
	isync

	/* DBAT 7 */
	lis	r4, CONFIG_SYS_CCSR_DEFAULT_DBATL@h
	ori     r4, r4, CONFIG_SYS_CCSR_DEFAULT_DBATL@l
	lis	r3, CONFIG_SYS_CCSR_DEFAULT_DBATU@h
	ori     r3, r3, CONFIG_SYS_CCSR_DEFAULT_DBATU@l
	mtspr   DBAT7L, r4
	mtspr   DBAT7U, r3
	isync
#endif
412 413 414 415 416 417 418
	blr

	.globl clear_tlbs
clear_tlbs:
	addis   r3, 0, 0x0000
	addis   r5, 0, 0x4
	isync
419
tlblp:
420
	tlbie   r3
421
	sync
422 423
	addi    r3, r3, 0x1000
	cmp     0, 0, r3, r5
424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512
	blt tlblp
	blr

	.globl disable_addr_trans
disable_addr_trans:
	/* disable address translation */
	mflr	r4
	mfmsr	r3
	andi.	r0, r3, (MSR_IR | MSR_DR)
	beqlr
	andc	r3, r3, r0
	mtspr	SRR0, r4
	mtspr	SRR1, r3
	rfi

/*
 * This code finishes saving the registers to the exception frame
 * and jumps to the appropriate handler for the exception.
 * Register r21 is pointer into trap frame, r1 has new stack pointer.
 */
	.globl	transfer_to_handler
transfer_to_handler:
	stw	r22,_NIP(r21)
	lis	r22,MSR_POW@h
	andc	r23,r23,r22
	stw	r23,_MSR(r21)
	SAVE_GPR(7, r21)
	SAVE_4GPRS(8, r21)
	SAVE_8GPRS(12, r21)
	SAVE_8GPRS(24, r21)
	mflr	r23
	andi.	r24,r23,0x3f00		/* get vector offset */
	stw	r24,TRAP(r21)
	li	r22,0
	stw	r22,RESULT(r21)
	mtspr	SPRG2,r22		/* r1 is now kernel sp */
	lwz	r24,0(r23)		/* virtual address of handler */
	lwz	r23,4(r23)		/* where to go when done */
	mtspr	SRR0,r24
	mtspr	SRR1,r20
	mtlr	r23
	SYNC
	rfi				/* jump to handler, enable MMU */

int_return:
	mfmsr	r28		/* Disable interrupts */
	li	r4,0
	ori	r4,r4,MSR_EE
	andc	r28,r28,r4
	SYNC			/* Some chip revs need this... */
	mtmsr	r28
	SYNC
	lwz	r2,_CTR(r1)
	lwz	r0,_LINK(r1)
	mtctr	r2
	mtlr	r0
	lwz	r2,_XER(r1)
	lwz	r0,_CCR(r1)
	mtspr	XER,r2
	mtcrf	0xFF,r0
	REST_10GPRS(3, r1)
	REST_10GPRS(13, r1)
	REST_8GPRS(23, r1)
	REST_GPR(31, r1)
	lwz	r2,_NIP(r1)	/* Restore environment */
	lwz	r0,_MSR(r1)
	mtspr	SRR0,r2
	mtspr	SRR1,r0
	lwz	r0,GPR0(r1)
	lwz	r2,GPR2(r1)
	lwz	r1,GPR1(r1)
	SYNC
	rfi

	.globl	dc_read
dc_read:
	blr

	.globl get_pvr
get_pvr:
	mfspr	r3, PVR
	blr

	.globl get_svr
get_svr:
	mfspr	r3, SVR
	blr


513
/*
W
Wolfgang Denk 已提交
514 515
 * Function:	in8
 * Description:	Input 8 bits
516
 */
517 518 519 520 521
	.globl	in8
in8:
	lbz	r3,0x0000(r3)
	blr

522
/*
W
Wolfgang Denk 已提交
523 524
 * Function:	out8
 * Description:	Output 8 bits
525
 */
526 527 528 529 530
	.globl	out8
out8:
	stb	r4,0x0000(r3)
	blr

531
/*
W
Wolfgang Denk 已提交
532 533
 * Function:	out16
 * Description:	Output 16 bits
534
 */
535 536 537 538 539
	.globl	out16
out16:
	sth	r4,0x0000(r3)
	blr

540
/*
W
Wolfgang Denk 已提交
541 542
 * Function:	out16r
 * Description:	Byte reverse and output 16 bits
543
 */
544 545 546 547 548
	.globl	out16r
out16r:
	sthbrx	r4,r0,r3
	blr

549
/*
W
Wolfgang Denk 已提交
550 551
 * Function:	out32
 * Description:	Output 32 bits
552
 */
553 554 555 556 557
	.globl	out32
out32:
	stw	r4,0x0000(r3)
	blr

558
/*
W
Wolfgang Denk 已提交
559 560
 * Function:	out32r
 * Description:	Byte reverse and output 32 bits
561
 */
562 563 564 565 566
	.globl	out32r
out32r:
	stwbrx	r4,r0,r3
	blr

567
/*
W
Wolfgang Denk 已提交
568 569
 * Function:	in16
 * Description:	Input 16 bits
570
 */
571 572 573 574 575
	.globl	in16
in16:
	lhz	r3,0x0000(r3)
	blr

576
/*
W
Wolfgang Denk 已提交
577 578
 * Function:	in16r
 * Description:	Input 16 bits and byte reverse
579
 */
580 581 582 583 584
	.globl	in16r
in16r:
	lhbrx	r3,r0,r3
	blr

585
/*
W
Wolfgang Denk 已提交
586 587
 * Function:	in32
 * Description:	Input 32 bits
588
 */
589 590 591 592 593
	.globl	in32
in32:
	lwz	3,0x0000(3)
	blr

594
/*
W
Wolfgang Denk 已提交
595 596
 * Function:	in32r
 * Description:	Input 32 bits and byte reverse
597
 */
598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616
	.globl	in32r
in32r:
	lwbrx	r3,r0,r3
	blr

/*
 * void relocate_code (addr_sp, gd, addr_moni)
 *
 * This "function" does not return, instead it continues in RAM
 * after relocating the monitor code.
 *
 * r3 = dest
 * r4 = src
 * r5 = length in bytes
 * r6 = cachelinesize
 */
	.globl	relocate_code
relocate_code:

W
Wolfgang Denk 已提交
617
	mr	r1,  r3		/* Set new stack pointer		*/
618 619
	mr	r9,  r4		/* Save copy of Global Data pointer	*/
	mr	r10, r5		/* Save copy of Destination Address	*/
620

621
	GET_GOT
622
	mr	r3,  r5				/* Destination Address	*/
623 624
	lis	r4, CONFIG_SYS_MONITOR_BASE@h		/* Source      Address	*/
	ori	r4, r4, CONFIG_SYS_MONITOR_BASE@l
625 626
	lwz	r5, GOT(__init_end)
	sub	r5, r5, r4
627
	li	r6, CONFIG_SYS_CACHELINE_SIZE		/* Cache Line Size	*/
628 629 630 631

	/*
	 * Fix GOT pointer:
	 *
632
	 * New GOT-PTR = (old GOT-PTR - CONFIG_SYS_MONITOR_BASE) + Destination Address
633 634 635 636 637 638
	 *
	 * Offset:
	 */
	sub	r15, r10, r4

	/* First our own GOT */
639
	add	r12, r12, r15
640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686
	/* then the one used by the C code */
	add	r30, r30, r15

	/*
	 * Now relocate code
	 */
	cmplw	cr1,r3,r4
	addi	r0,r5,3
	srwi.	r0,r0,2
	beq	cr1,4f		/* In place copy is not necessary	*/
	beq	7f		/* Protect against 0 count		*/
	mtctr	r0
	bge	cr1,2f

	la	r8,-4(r4)
	la	r7,-4(r3)
1:	lwzu	r0,4(r8)
	stwu	r0,4(r7)
	bdnz	1b
	b	4f

2:	slwi	r0,r0,2
	add	r8,r4,r0
	add	r7,r3,r0
3:	lwzu	r0,-4(r8)
	stwu	r0,-4(r7)
	bdnz	3b
/*
 * Now flush the cache: note that we must start from a cache aligned
 * address. Otherwise we might miss one cache line.
 */
4:	cmpwi	r6,0
	add	r5,r3,r5
	beq	7f		/* Always flush prefetch queue in any case */
	subi	r0,r6,1
	andc	r3,r3,r0
	mr	r4,r3
5:	dcbst	0,r4
	add	r4,r4,r6
	cmplw	r4,r5
	blt	5b
	sync			/* Wait for all dcbst to complete on bus */
	mr	r4,r3
6:	icbi	0,r4
	add	r4,r4,r6
	cmplw	r4,r5
	blt	6b
W
Wolfgang Denk 已提交
687
7:	sync			/* Wait for all icbi to complete on bus */
688 689 690 691 692 693 694 695 696 697 698 699
	isync

/*
 * We are done. Do not return, instead branch to second part of board
 * initialization, now running from RAM.
 */
	addi	r0, r10, in_ram - _start + EXC_OFF_SYS_RESET
	mtlr	r0
	blr

in_ram:
	/*
700
	 * Relocation Function, r12 point to got2+0x8000
701 702 703 704 705 706 707 708 709 710 711
	 *
	 * Adjust got2 pointers, no need to check for 0, this code
	 * already puts a few entries in the table.
	 */
	li	r0,__got2_entries@sectoff@l
	la	r3,GOT(_GOT2_TABLE_)
	lwz	r11,GOT(_GOT2_TABLE_)
	mtctr	r0
	sub	r11,r3,r11
	addi	r3,r3,-4
1:	lwzu	r0,4(r3)
712 713
	cmpwi	r0,0
	beq-	2f
714 715
	add	r0,r0,r11
	stw	r0,0(r3)
716
2:	bdnz	1b
717 718 719 720 721

	/*
	 * Now adjust the fixups and the pointers to the fixups
	 * in case we need to move ourselves again.
	 */
722
	li	r0,__fixup_entries@sectoff@l
723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751
	lwz	r3,GOT(_FIXUP_TABLE_)
	cmpwi	r0,0
	mtctr	r0
	addi	r3,r3,-4
	beq	4f
3:	lwzu	r4,4(r3)
	lwzux	r0,r4,r11
	add	r0,r0,r11
	stw	r10,0(r3)
	stw	r0,0(r4)
	bdnz	3b
4:
/* clear_bss: */
	/*
	 * Now clear BSS segment
	 */
	lwz	r3,GOT(__bss_start)
	lwz	r4,GOT(_end)

	cmplw	0, r3, r4
	beq	6f

	li	r0, 0
5:
	stw	r0, 0(r3)
	addi	r3, r3, 4
	cmplw	0, r3, r4
	bne	5b
6:
752 753 754
	mr	r3, r9		/* Init Date pointer		*/
	mr	r4, r10		/* Destination Address		*/
	bl	board_init_r
755 756 757 758 759 760 761 762 763 764 765 766

	/* not reached - end relocate_code */
/*-----------------------------------------------------------------------*/

	/*
	 * Copy exception vector code to low memory
	 *
	 * r3: dest_addr
	 * r7: source address, r8: end address, r9: target address
	 */
	.globl	trap_init
trap_init:
767 768
	mflr	r4			/* save link register		*/
	GET_GOT
769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820
	lwz	r7, GOT(_start)
	lwz	r8, GOT(_end_of_vectors)

	li	r9, 0x100		/* reset vector always at 0x100 */

	cmplw	0, r7, r8
	bgelr				/* return if r7>=r8 - just in case */
1:
	lwz	r0, 0(r7)
	stw	r0, 0(r9)
	addi	r7, r7, 4
	addi	r9, r9, 4
	cmplw	0, r7, r8
	bne	1b

	/*
	 * relocate `hdlr' and `int_return' entries
	 */
	li	r7, .L_MachineCheck - _start + EXC_OFF_SYS_RESET
	li	r8, Alignment - _start + EXC_OFF_SYS_RESET
2:
	bl	trap_reloc
	addi	r7, r7, 0x100		/* next exception vector	*/
	cmplw	0, r7, r8
	blt	2b

	li	r7, .L_Alignment - _start + EXC_OFF_SYS_RESET
	bl	trap_reloc

	li	r7, .L_ProgramCheck - _start + EXC_OFF_SYS_RESET
	bl	trap_reloc

	li	r7, .L_FPUnavailable - _start + EXC_OFF_SYS_RESET
	li	r8, SystemCall - _start + EXC_OFF_SYS_RESET
3:
	bl	trap_reloc
	addi	r7, r7, 0x100		/* next exception vector	*/
	cmplw	0, r7, r8
	blt	3b

	li	r7, .L_SingleStep - _start + EXC_OFF_SYS_RESET
	li	r8, _end_of_vectors - _start + EXC_OFF_SYS_RESET
4:
	bl	trap_reloc
	addi	r7, r7, 0x100		/* next exception vector	*/
	cmplw	0, r7, r8
	blt	4b

	/* enable execptions from RAM vectors */
	mfmsr	r7
	li	r8,MSR_IP
	andc	r7,r7,r8
J
Jon Loeliger 已提交
821
	ori	r7,r7,MSR_ME		/* Enable Machine Check */
822 823 824 825 826 827 828 829
	mtmsr	r7

	mtlr	r4			/* restore link register	*/
	blr

.globl enable_ext_addr
enable_ext_addr:
	mfspr	r0, HID0
W
Wolfgang Denk 已提交
830
	lis	r0, (HID0_HIGH_BAT_EN | HID0_XBSEN | HID0_XAEN)@h
831
	ori	r0, r0, (HID0_HIGH_BAT_EN | HID0_XBSEN | HID0_XAEN)@l
W
Wolfgang Denk 已提交
832
	mtspr	HID0, r0
833 834 835 836
	sync
	isync
	blr

837
#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
838
.globl setup_ccsrbar
839
setup_ccsrbar:
840
	/* Special sequence needed to update CCSRBAR itself */
841 842
	lis	r4, CONFIG_SYS_CCSRBAR_DEFAULT@h
	ori	r4, r4, CONFIG_SYS_CCSRBAR_DEFAULT@l
843

844 845 846 847 848 849
	lis	r5, CONFIG_SYS_CCSRBAR_PHYS_LOW@h
	ori	r5, r5, CONFIG_SYS_CCSRBAR_PHYS_LOW@l
	srwi	r5,r5,12
	li	r6, CONFIG_SYS_CCSRBAR_PHYS_HIGH@l
	rlwimi	r5,r6,20,8,11
	stw	r5, 0(r4) /* Store physical value of CCSR */
850 851
	isync

852 853
	lis	r5, CONFIG_SYS_TEXT_BASE@h
	ori	r5,r5,CONFIG_SYS_TEXT_BASE@l
854 855 856
	lwz	r5, 0(r5)
	isync

857
	/* Use VA of CCSR to do read */
858 859
	lis	r3, CONFIG_SYS_CCSRBAR@h
	lwz	r5, CONFIG_SYS_CCSRBAR@l(r3)
860
	isync
861

862 863
	blr
#endif
864

865
#ifdef CONFIG_SYS_INIT_RAM_LOCK
866 867 868
lock_ram_in_cache:
	/* Allocate Initial RAM in data cache.
	 */
869 870 871 872
	lis	r3, (CONFIG_SYS_INIT_RAM_ADDR & ~31)@h
	ori	r3, r3, (CONFIG_SYS_INIT_RAM_ADDR & ~31)@l
	li	r4, ((CONFIG_SYS_INIT_RAM_END & ~31) + \
		     (CONFIG_SYS_INIT_RAM_ADDR & 31) + 31) / 32
873
	mtctr	r4
874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899
1:
	dcbz	r0, r3
	addi	r3, r3, 32
	bdnz	1b
#if 1
/* Lock the data cache */
	mfspr	r0, HID0
	ori	r0, r0, 0x1000
	sync
	mtspr	HID0, r0
	sync
	blr
#endif
#if 0
	/* Lock the first way of the data cache */
	mfspr	r0, LDSTCR
	ori	r0, r0, 0x0080
#if defined(CONFIG_ALTIVEC)
	dssall
#endif
	sync
	mtspr	LDSTCR, r0
	sync
	isync
	blr
#endif
900

901 902 903
.globl unlock_ram_in_cache
unlock_ram_in_cache:
	/* invalidate the INIT_RAM section */
904 905 906 907
	lis	r3, (CONFIG_SYS_INIT_RAM_ADDR & ~31)@h
	ori	r3, r3, (CONFIG_SYS_INIT_RAM_ADDR & ~31)@l
	li	r4, ((CONFIG_SYS_INIT_RAM_END & ~31) + \
		     (CONFIG_SYS_INIT_RAM_ADDR & 31) + 31) / 32
908
	mtctr	r4
909 910 911
1:	icbi	r0, r3
	addi	r3, r3, 32
	bdnz	1b
W
Wolfgang Denk 已提交
912
	sync			/* Wait for all icbi to complete on bus */
913 914 915
	isync
#if 1
/* Unlock the data cache and invalidate it */
W
Wolfgang Denk 已提交
916 917 918
	mfspr	r0, HID0
	li	r3,0x1000
	andc	r0,r0,r3
919 920 921
	li	r3,0x0400
	or	r0,r0,r3
	sync
W
Wolfgang Denk 已提交
922
	mtspr	HID0, r0
923 924 925
	sync
	blr
#endif
926
#if 0
927
	/* Unlock the first way of the data cache */
W
Wolfgang Denk 已提交
928 929 930
	mfspr	r0, LDSTCR
	li	r3,0x0080
	andc	r0,r0,r3
931 932 933 934
#ifdef CONFIG_ALTIVEC
	dssall
#endif
	sync
W
Wolfgang Denk 已提交
935
	mtspr	LDSTCR, r0
936 937 938 939 940
	sync
	isync
	li	r3,0x0400
	or	r0,r0,r3
	sync
W
Wolfgang Denk 已提交
941
	mtspr	HID0, r0
942 943 944 945
	sync
	blr
#endif
#endif