start.S 60.4 KB
Newer Older
W
wdenk 已提交
1 2 3 4
/*
 *  Copyright (C) 1998	Dan Malek <dmalek@jlc.net>
 *  Copyright (C) 1999	Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
 *  Copyright (C) 2000,2001,2002 Wolfgang Denk <wd@denx.de>
5
 *  Copyright (C) 2007 Stefan Roese <sr@denx.de>, DENX Software Engineering
6 7
 *  Copyright (c) 2008 Nuovation System Designs, LLC
 *    Grant Erickson <gerickson@nuovations.com>
W
wdenk 已提交
8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * See file CREDITS for list of people who contributed to this
 * project.
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License as
 * published by the Free Software Foundation; either version 2 of
 * the License, or (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
 * MA 02111-1307 USA
 */
27
/*------------------------------------------------------------------------------+
J
Josh Boyer 已提交
28 29
 *   This source code is dual-licensed.  You may use it under the terms of the
 *   GNU General Public License version 2, or under the license below.
30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49
 *
 *	 This source code has been made available to you by IBM on an AS-IS
 *	 basis.	 Anyone receiving this source is licensed under IBM
 *	 copyrights to use it in any way he or she deems fit, including
 *	 copying it, modifying it, compiling it, and redistributing it either
 *	 with or without modifications.	 No license under IBM patents or
 *	 patent applications is to be implied by the copyright license.
 *
 *	 Any user of this software should understand that IBM cannot provide
 *	 technical support for this software and will not be responsible for
 *	 any consequences resulting from the use of this software.
 *
 *	 Any person who transfers this source code or any derivative work
 *	 must include the IBM copyright notice, this paragraph, and the
 *	 preceding two paragraphs in the transferred software.
 *
 *	 COPYRIGHT   I B M   CORPORATION 1995
 *	 LICENSED MATERIAL  -  PROGRAM PROPERTY OF I B M
 *-------------------------------------------------------------------------------
 */
W
wdenk 已提交
50

W
Wolfgang Denk 已提交
51
/*  U-Boot - Startup Code for AMCC 4xx PowerPC based Embedded Boards
W
wdenk 已提交
52 53 54 55 56 57 58 59 60 61 62 63 64 65 66
 *
 *
 *  The processor starts at 0xfffffffc and the code is executed
 *  from flash/rom.
 *  in memory, but as long we don't jump around before relocating.
 *  board_init lies at a quite high address and when the cpu has
 *  jumped there, everything is ok.
 *  This works because the cpu gives the FLASH (CS0) the whole
 *  address space at startup, and board_init lies as a echo of
 *  the flash somewhere up there in the memorymap.
 *
 *  board_init will change CS0 to be positioned at the correct
 *  address and (s)dram will be positioned at address 0
 */
#include <config.h>
67
#include <asm/ppc4xx.h>
68
#include <timestamp.h>
W
wdenk 已提交
69 70 71 72 73 74 75 76 77
#include <version.h>

#define _LINUX_CONFIG_H 1	/* avoid reading Linux autoconf.h file	*/

#include <ppc_asm.tmpl>
#include <ppc_defs.h>

#include <asm/cache.h>
#include <asm/mmu.h>
78
#include <asm/ppc4xx-isram.h>
W
wdenk 已提交
79 80 81 82 83

#ifndef	 CONFIG_IDENT_STRING
#define	 CONFIG_IDENT_STRING ""
#endif

84 85
#ifdef CONFIG_SYS_INIT_DCACHE_CS
# if (CONFIG_SYS_INIT_DCACHE_CS == 0)
86 87
#  define PBxAP PB1AP
#  define PBxCR PB0CR
88 89 90
#  if (defined(CONFIG_SYS_EBC_PB0AP) && defined(CONFIG_SYS_EBC_PB0CR))
#   define PBxAP_VAL CONFIG_SYS_EBC_PB0AP
#   define PBxCR_VAL CONFIG_SYS_EBC_PB0CR
91
#  endif
W
wdenk 已提交
92
# endif
93
# if (CONFIG_SYS_INIT_DCACHE_CS == 1)
94 95
#  define PBxAP PB1AP
#  define PBxCR PB1CR
96 97 98
#  if (defined(CONFIG_SYS_EBC_PB1AP) && defined(CONFIG_SYS_EBC_PB1CR))
#   define PBxAP_VAL CONFIG_SYS_EBC_PB1AP
#   define PBxCR_VAL CONFIG_SYS_EBC_PB1CR
99
#  endif
W
wdenk 已提交
100
# endif
101
# if (CONFIG_SYS_INIT_DCACHE_CS == 2)
102 103
#  define PBxAP PB2AP
#  define PBxCR PB2CR
104 105 106
#  if (defined(CONFIG_SYS_EBC_PB2AP) && defined(CONFIG_SYS_EBC_PB2CR))
#   define PBxAP_VAL CONFIG_SYS_EBC_PB2AP
#   define PBxCR_VAL CONFIG_SYS_EBC_PB2CR
107
#  endif
W
wdenk 已提交
108
# endif
109
# if (CONFIG_SYS_INIT_DCACHE_CS == 3)
110 111
#  define PBxAP PB3AP
#  define PBxCR PB3CR
112 113 114
#  if (defined(CONFIG_SYS_EBC_PB3AP) && defined(CONFIG_SYS_EBC_PB3CR))
#   define PBxAP_VAL CONFIG_SYS_EBC_PB3AP
#   define PBxCR_VAL CONFIG_SYS_EBC_PB3CR
115
#  endif
W
wdenk 已提交
116
# endif
117
# if (CONFIG_SYS_INIT_DCACHE_CS == 4)
118 119
#  define PBxAP PB4AP
#  define PBxCR PB4CR
120 121 122
#  if (defined(CONFIG_SYS_EBC_PB4AP) && defined(CONFIG_SYS_EBC_PB4CR))
#   define PBxAP_VAL CONFIG_SYS_EBC_PB4AP
#   define PBxCR_VAL CONFIG_SYS_EBC_PB4CR
123
#  endif
W
wdenk 已提交
124
# endif
125
# if (CONFIG_SYS_INIT_DCACHE_CS == 5)
126 127
#  define PBxAP PB5AP
#  define PBxCR PB5CR
128 129 130
#  if (defined(CONFIG_SYS_EBC_PB5AP) && defined(CONFIG_SYS_EBC_PB5CR))
#   define PBxAP_VAL CONFIG_SYS_EBC_PB5AP
#   define PBxCR_VAL CONFIG_SYS_EBC_PB5CR
131
#  endif
W
wdenk 已提交
132
# endif
133
# if (CONFIG_SYS_INIT_DCACHE_CS == 6)
134 135
#  define PBxAP PB6AP
#  define PBxCR PB6CR
136 137 138
#  if (defined(CONFIG_SYS_EBC_PB6AP) && defined(CONFIG_SYS_EBC_PB6CR))
#   define PBxAP_VAL CONFIG_SYS_EBC_PB6AP
#   define PBxCR_VAL CONFIG_SYS_EBC_PB6CR
139
#  endif
W
wdenk 已提交
140
# endif
141
# if (CONFIG_SYS_INIT_DCACHE_CS == 7)
142 143
#  define PBxAP PB7AP
#  define PBxCR PB7CR
144 145 146
#  if (defined(CONFIG_SYS_EBC_PB7AP) && defined(CONFIG_SYS_EBC_PB7CR))
#   define PBxAP_VAL CONFIG_SYS_EBC_PB7AP
#   define PBxCR_VAL CONFIG_SYS_EBC_PB7CR
147 148 149 150 151 152 153 154 155
#  endif
# endif
# ifndef PBxAP_VAL
#  define PBxAP_VAL	0
# endif
# ifndef PBxCR_VAL
#  define PBxCR_VAL	0
# endif
/*
156
 * Memory Bank x (nothingness) initialization CONFIG_SYS_INIT_RAM_ADDR + 64 MiB
157 158
 * used as temporary stack pointer for the primordial stack
 */
159 160
# ifndef CONFIG_SYS_INIT_DCACHE_PBxAR
#  define CONFIG_SYS_INIT_DCACHE_PBxAR	(EBC_BXAP_BME_DISABLED			| \
161 162 163 164 165 166 167 168 169 170 171 172
				 EBC_BXAP_TWT_ENCODE(7)			| \
				 EBC_BXAP_BCE_DISABLE			| \
				 EBC_BXAP_BCT_2TRANS			| \
				 EBC_BXAP_CSN_ENCODE(0)			| \
				 EBC_BXAP_OEN_ENCODE(0)			| \
				 EBC_BXAP_WBN_ENCODE(0)			| \
				 EBC_BXAP_WBF_ENCODE(0)			| \
				 EBC_BXAP_TH_ENCODE(2)			| \
				 EBC_BXAP_RE_DISABLED			| \
				 EBC_BXAP_SOR_NONDELAYED		| \
				 EBC_BXAP_BEM_WRITEONLY			| \
				 EBC_BXAP_PEN_DISABLED)
173 174 175
# endif /* CONFIG_SYS_INIT_DCACHE_PBxAR */
# ifndef CONFIG_SYS_INIT_DCACHE_PBxCR
#  define CONFIG_SYS_INIT_DCACHE_PBxCR	(EBC_BXCR_BAS_ENCODE(CONFIG_SYS_INIT_RAM_ADDR)	| \
176 177 178
				 EBC_BXCR_BS_64MB			| \
				 EBC_BXCR_BU_RW				| \
				 EBC_BXCR_BW_16BIT)
179 180 181
# endif /* CONFIG_SYS_INIT_DCACHE_PBxCR */
# ifndef CONFIG_SYS_INIT_RAM_PATTERN
#  define CONFIG_SYS_INIT_RAM_PATTERN	0xDEADDEAD
W
wdenk 已提交
182
# endif
183
#endif /* CONFIG_SYS_INIT_DCACHE_CS */
W
wdenk 已提交
184

185 186
#if (defined(CONFIG_SYS_INIT_RAM_DCACHE) && (CONFIG_SYS_INIT_RAM_END > (4 << 10)))
#error Only 4k of init-ram is supported - please adjust CONFIG_SYS_INIT_RAM_END!
187 188
#endif

189 190
/*
 * Unless otherwise overriden, enable two 128MB cachable instruction regions
191 192
 * at CONFIG_SYS_SDRAM_BASE and another 128MB cacheable instruction region covering
 * NOR flash at CONFIG_SYS_FLASH_BASE. Disable all cacheable data regions.
193
 */
194
#if !defined(CONFIG_SYS_FLASH_BASE)
195
/* If not already defined, set it to the "last" 128MByte region */
196
# define CONFIG_SYS_FLASH_BASE		0xf8000000
197
#endif
198 199 200 201 202 203 204 205 206
#if !defined(CONFIG_SYS_ICACHE_SACR_VALUE)
# define CONFIG_SYS_ICACHE_SACR_VALUE		\
		(PPC_128MB_SACR_VALUE(CONFIG_SYS_SDRAM_BASE + (  0 << 20)) | \
		 PPC_128MB_SACR_VALUE(CONFIG_SYS_SDRAM_BASE + (128 << 20)) | \
		 PPC_128MB_SACR_VALUE(CONFIG_SYS_FLASH_BASE))
#endif /* !defined(CONFIG_SYS_ICACHE_SACR_VALUE) */

#if !defined(CONFIG_SYS_DCACHE_SACR_VALUE)
# define CONFIG_SYS_DCACHE_SACR_VALUE		\
207
		(0x00000000)
208
#endif /* !defined(CONFIG_SYS_DCACHE_SACR_VALUE) */
209

210 211 212 213
#if !defined(CONFIG_SYS_TLB_FOR_BOOT_FLASH)
#define CONFIG_SYS_TLB_FOR_BOOT_FLASH	0	/* use TLB 0 as default */
#endif

214
#define function_prolog(func_name)	.text; \
215 216 217
					.align 2; \
					.globl func_name; \
					func_name:
218
#define function_epilog(func_name)	.type func_name,@function; \
219 220
					.size func_name,.-func_name

W
wdenk 已提交
221 222 223 224 225 226 227
/* We don't want the  MMU yet.
*/
#undef	MSR_KERNEL
#define MSR_KERNEL ( MSR_ME  )	/* Machine Check */


	.extern ext_bus_cntlr_init
228 229 230
#ifdef CONFIG_NAND_U_BOOT
	.extern reconfig_tlb0
#endif
W
wdenk 已提交
231 232 233 234

/*
 * Set up GOT: Global Offset Table
 *
235
 * Use r12 to access the GOT
W
wdenk 已提交
236
 */
237
#if !defined(CONFIG_NAND_SPL)
W
wdenk 已提交
238 239 240 241 242 243 244 245 246
	START_GOT
	GOT_ENTRY(_GOT2_TABLE_)
	GOT_ENTRY(_FIXUP_TABLE_)

	GOT_ENTRY(_start)
	GOT_ENTRY(_start_of_vectors)
	GOT_ENTRY(_end_of_vectors)
	GOT_ENTRY(transfer_to_handler)

247
	GOT_ENTRY(__init_end)
W
wdenk 已提交
248
	GOT_ENTRY(_end)
W
wdenk 已提交
249
	GOT_ENTRY(__bss_start)
W
wdenk 已提交
250
	END_GOT
251 252 253 254 255 256 257
#endif /* CONFIG_NAND_SPL */

#if defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
	/*
	 * NAND U-Boot image is started from offset 0
	 */
	.text
258
#if defined(CONFIG_440)
259
	bl	reconfig_tlb0
260
#endif
261 262 263
	GET_GOT
	bl	cpu_init_f	/* run low-level CPU init code	   (from Flash) */
	bl	board_init_f
264
	/* NOTREACHED - board_init_f() does not return */
265
#endif
W
wdenk 已提交
266

267 268 269 270 271 272 273 274
#if defined(CONFIG_SYS_RAMBOOT)
	/*
	 * 4xx RAM-booting U-Boot image is started from offset 0
	 */
	.text
	bl	_start_440
#endif

W
wdenk 已提交
275 276 277 278 279 280 281 282 283 284 285 286 287
/*
 * 440 Startup -- on reset only the top 4k of the effective
 * address space is mapped in by an entry in the instruction
 * and data shadow TLB. The .bootpg section is located in the
 * top 4k & does only what's necessary to map in the the rest
 * of the boot rom. Once the boot rom is mapped in we can
 * proceed with normal startup.
 *
 * NOTE: CS0 only covers the top 2MB of the effective address
 * space after reset.
 */

#if defined(CONFIG_440)
288
#if !defined(CONFIG_NAND_SPL)
W
wdenk 已提交
289
    .section .bootpg,"ax"
290
#endif
W
wdenk 已提交
291 292 293 294
    .globl _start_440

/**************************************************************************/
_start_440:
W
Wolfgang Denk 已提交
295 296 297
	/*--------------------------------------------------------------------+
	| 440EPX BUP Change - Hardware team request
	+--------------------------------------------------------------------*/
298 299 300 301 302
#if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
	sync
	nop
	nop
#endif
303 304 305
	/*----------------------------------------------------------------+
	| Core bug fix.  Clear the esr
	+-----------------------------------------------------------------*/
306
	li	r0,0
307
	mtspr	SPRN_ESR,r0
W
wdenk 已提交
308 309 310
	/*----------------------------------------------------------------*/
	/* Clear and set up some registers. */
	/*----------------------------------------------------------------*/
W
Wolfgang Denk 已提交
311 312
	iccci	r0,r0		/* NOTE: operands not used for 440 */
	dccci	r0,r0		/* NOTE: operands not used for 440 */
W
wdenk 已提交
313 314
	sync
	li	r0,0
315 316 317 318
	mtspr	SPRN_SRR0,r0
	mtspr	SPRN_SRR1,r0
	mtspr	SPRN_CSRR0,r0
	mtspr	SPRN_CSRR1,r0
319 320
	/* NOTE: 440GX adds machine check status regs */
#if defined(CONFIG_440) && !defined(CONFIG_440GP)
321 322 323 324
	mtspr	SPRN_MCSRR0,r0
	mtspr	SPRN_MCSRR1,r0
	mfspr	r1,SPRN_MCSR
	mtspr	SPRN_MCSR,r1
W
wdenk 已提交
325
#endif
326 327 328 329 330 331 332 333 334 335

	/*----------------------------------------------------------------*/
	/* CCR0 init */
	/*----------------------------------------------------------------*/
	/* Disable store gathering & broadcast, guarantee inst/data
	* cache block touch, force load/store alignment
	* (see errata 1.12: 440_33)
	*/
	lis	r1,0x0030	/* store gathering & broadcast disable */
	ori	r1,r1,0x6000	/* cache touch */
336
	mtspr	SPRN_CCR0,r1
337

W
wdenk 已提交
338 339 340
	/*----------------------------------------------------------------*/
	/* Initialize debug */
	/*----------------------------------------------------------------*/
341
	mfspr	r1,SPRN_DBCR0
342 343
	andis.	r1, r1, 0x8000	/* test DBCR0[EDM] bit			*/
	bne	skip_debug_init	/* if set, don't clear debug register	*/
344 345 346
	mfspr	r1,SPRN_CCR0
	ori	r1,r1,CCR0_DTB@l /* Disable Trace Broadcast */
	mtspr	SPRN_CCR0,r1
347 348 349 350 351 352 353 354 355 356 357 358 359
	mtspr	SPRN_DBCR0,r0
	mtspr	SPRN_DBCR1,r0
	mtspr	SPRN_DBCR2,r0
	mtspr	SPRN_IAC1,r0
	mtspr	SPRN_IAC2,r0
	mtspr	SPRN_IAC3,r0
	mtspr	SPRN_DAC1,r0
	mtspr	SPRN_DAC2,r0
	mtspr	SPRN_DVC1,r0
	mtspr	SPRN_DVC2,r0

	mfspr	r1,SPRN_DBSR
	mtspr	SPRN_DBSR,r1	/* Clear all valid bits */
360
skip_debug_init:
W
wdenk 已提交
361

362 363 364 365 366 367 368 369 370 371 372 373
#if defined (CONFIG_440SPE)
	/*----------------------------------------------------------------+
	| Initialize Core Configuration Reg1.
	| a. ICDPEI: Record even parity. Normal operation.
	| b. ICTPEI: Record even parity. Normal operation.
	| c. DCTPEI: Record even parity. Normal operation.
	| d. DCDPEI: Record even parity. Normal operation.
	| e. DCUPEI: Record even parity. Normal operation.
	| f. DCMPEI: Record even parity. Normal operation.
	| g. FCOM:   Normal operation
	| h. MMUPEI: Record even parity. Normal operation.
	| i. FFF:    Flush only as much data as necessary.
374
	| j. TCS:    Timebase increments from CPU clock.
375
	+-----------------------------------------------------------------*/
376
	li	r0,0
377
	mtspr	SPRN_CCR1, r0
378 379 380 381 382

	/*----------------------------------------------------------------+
	| Reset the timebase.
	| The previous write to CCR1 sets the timebase source.
	+-----------------------------------------------------------------*/
383 384
	mtspr	SPRN_TBWL, r0
	mtspr	SPRN_TBWU, r0
385 386
#endif

W
wdenk 已提交
387 388 389
	/*----------------------------------------------------------------*/
	/* Setup interrupt vectors */
	/*----------------------------------------------------------------*/
390
	mtspr	SPRN_IVPR,r0		/* Vectors start at 0x0000_0000 */
W
Wolfgang Denk 已提交
391
	li	r1,0x0100
392
	mtspr	SPRN_IVOR0,r1	/* Critical input */
W
Wolfgang Denk 已提交
393
	li	r1,0x0200
394
	mtspr	SPRN_IVOR1,r1	/* Machine check */
W
Wolfgang Denk 已提交
395
	li	r1,0x0300
396
	mtspr	SPRN_IVOR2,r1	/* Data storage */
W
Wolfgang Denk 已提交
397
	li	r1,0x0400
398
	mtspr	SPRN_IVOR3,r1	/* Instruction storage */
W
wdenk 已提交
399
	li	r1,0x0500
400
	mtspr	SPRN_IVOR4,r1	/* External interrupt */
W
wdenk 已提交
401
	li	r1,0x0600
402
	mtspr	SPRN_IVOR5,r1	/* Alignment */
W
wdenk 已提交
403
	li	r1,0x0700
404
	mtspr	SPRN_IVOR6,r1	/* Program check */
W
wdenk 已提交
405
	li	r1,0x0800
406
	mtspr	SPRN_IVOR7,r1	/* Floating point unavailable */
W
wdenk 已提交
407
	li	r1,0x0c00
408
	mtspr	SPRN_IVOR8,r1	/* System call */
409
	li	r1,0x0a00
410
	mtspr	SPRN_IVOR9,r1	/* Auxiliary Processor unavailable */
411
	li	r1,0x0900
412
	mtspr	SPRN_IVOR10,r1	/* Decrementer */
W
wdenk 已提交
413
	li	r1,0x1300
414
	mtspr	SPRN_IVOR13,r1	/* Data TLB error */
415
	li	r1,0x1400
416
	mtspr	SPRN_IVOR14,r1	/* Instr TLB error */
W
wdenk 已提交
417
	li	r1,0x2000
418
	mtspr	SPRN_IVOR15,r1	/* Debug */
W
wdenk 已提交
419 420 421 422

	/*----------------------------------------------------------------*/
	/* Configure cache regions  */
	/*----------------------------------------------------------------*/
423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438
	mtspr	SPRN_INV0,r0
	mtspr	SPRN_INV1,r0
	mtspr	SPRN_INV2,r0
	mtspr	SPRN_INV3,r0
	mtspr	SPRN_DNV0,r0
	mtspr	SPRN_DNV1,r0
	mtspr	SPRN_DNV2,r0
	mtspr	SPRN_DNV3,r0
	mtspr	SPRN_ITV0,r0
	mtspr	SPRN_ITV1,r0
	mtspr	SPRN_ITV2,r0
	mtspr	SPRN_ITV3,r0
	mtspr	SPRN_DTV0,r0
	mtspr	SPRN_DTV1,r0
	mtspr	SPRN_DTV2,r0
	mtspr	SPRN_DTV3,r0
W
wdenk 已提交
439 440 441 442 443 444 445 446

	/*----------------------------------------------------------------*/
	/* Cache victim limits */
	/*----------------------------------------------------------------*/
	/* floors 0, ceiling max to use the entire cache -- nothing locked
	*/
	lis	r1,0x0001
	ori	r1,r1,0xf800
447 448
	mtspr	SPRN_IVLIM,r1
	mtspr	SPRN_DVLIM,r1
W
wdenk 已提交
449

450 451 452
	/*----------------------------------------------------------------+
	|Initialize MMUCR[STID] = 0.
	+-----------------------------------------------------------------*/
453
	mfspr	r0,SPRN_MMUCR
454 455 456
	addis	r1,0,0xFFFF
	ori	r1,r1,0xFF00
	and	r0,r0,r1
457
	mtspr	SPRN_MMUCR,r0
458

W
wdenk 已提交
459 460 461
	/*----------------------------------------------------------------*/
	/* Clear all TLB entries -- TID = 0, TS = 0 */
	/*----------------------------------------------------------------*/
462
	addis	r0,0,0x0000
463
#ifdef CONFIG_SYS_RAMBOOT
464
	li	r4,0		/* Start with TLB #0 */
465 466 467 468 469 470
#else
	li	r4,1		/* Start with TLB #1 */
#endif
	li	r1,64		/* 64 TLB entries */
	sub	r1,r1,r4	/* calculate last TLB # */
	mtctr	r1
471 472 473 474 475 476 477 478 479 480
rsttlb:
#ifdef CONFIG_SYS_RAMBOOT
	tlbre	r3,r4,0		/* Read contents from TLB word #0 to get EPN */
	rlwinm.	r3,r3,0,0xfffffc00	/* Mask EPN */
	beq	tlbnxt		/* Skip EPN=0 TLB, this is the SDRAM TLB */
#endif
	tlbwe	r0,r4,0		/* Invalidate all entries (V=0)*/
	tlbwe	r0,r4,1
	tlbwe	r0,r4,2
tlbnxt:	addi	r4,r4,1		/* Next TLB */
481
	bdnz	rsttlb
W
wdenk 已提交
482 483 484 485

	/*----------------------------------------------------------------*/
	/* TLB entry setup -- step thru tlbtab */
	/*----------------------------------------------------------------*/
486
#if defined(CONFIG_440SPE_REVA)
487 488 489 490 491 492 493 494 495 496 497 498 499 500
	/*----------------------------------------------------------------*/
	/* We have different TLB tables for revA and rev B of 440SPe */
	/*----------------------------------------------------------------*/
	mfspr	r1, PVR
	lis	r0,0x5342
	ori	r0,r0,0x1891
	cmpw	r7,r1,r0
	bne	r7,..revA
	bl	tlbtabB
	b	..goon
..revA:
	bl	tlbtabA
..goon:
#else
W
wdenk 已提交
501
	bl	tlbtab		/* Get tlbtab pointer */
502
#endif
W
wdenk 已提交
503 504 505 506 507 508
	mr	r5,r0
	li	r1,0x003f	/* 64 TLB entries max */
	mtctr	r1
	li	r4,0		/* TLB # */

	addi	r5,r5,-4
509 510 511 512 513 514 515
1:
#ifdef CONFIG_SYS_RAMBOOT
	tlbre	r3,r4,0		/* Read contents from TLB word #0 */
	rlwinm.	r3,r3,0,0x00000200	/* Mask V (valid) bit */
	bne	tlbnx2		/* Skip V=1 TLB, this is the SDRAM TLB */
#endif
	lwzu	r0,4(r5)
W
wdenk 已提交
516 517 518 519 520 521 522
	cmpwi	r0,0
	beq	2f		/* 0 marks end */
	lwzu	r1,4(r5)
	lwzu	r2,4(r5)
	tlbwe	r0,r4,0		/* TLB Word 0 */
	tlbwe	r1,r4,1		/* TLB Word 1 */
	tlbwe	r2,r4,2		/* TLB Word 2 */
523
tlbnx2:	addi	r4,r4,1		/* Next TLB */
W
wdenk 已提交
524 525 526 527 528
	bdnz	1b

	/*----------------------------------------------------------------*/
	/* Continue from 'normal' start */
	/*----------------------------------------------------------------*/
529 530
2:
	bl	3f
W
wdenk 已提交
531 532 533
	b	_start

3:	li	r0,0
534
	mtspr	SPRN_SRR1,r0		/* Keep things disabled for now */
W
wdenk 已提交
535
	mflr	r1
536
	mtspr	SPRN_SRR0,r1
W
wdenk 已提交
537
	rfi
S
stroese 已提交
538
#endif /* CONFIG_440 */
W
wdenk 已提交
539 540 541 542 543

/*
 * r3 - 1st arg to board_init(): IMMP pointer
 * r4 - 2nd arg to board_init(): boot flag
 */
544
#ifndef CONFIG_NAND_SPL
W
wdenk 已提交
545 546 547 548 549
	.text
	.long	0x27051956		/* U-Boot Magic Number			*/
	.globl	version_string
version_string:
	.ascii U_BOOT_VERSION
550
	.ascii " (", U_BOOT_DATE, " - ", U_BOOT_TIME, ")"
W
wdenk 已提交
551 552 553
	.ascii CONFIG_IDENT_STRING, "\0"

	. = EXC_OFF_SYS_RESET
554 555 556 557 558 559 560 561
	.globl	_start_of_vectors
_start_of_vectors:

/* Critical input. */
	CRIT_EXCEPTION(0x100, CritcalInput, UnknownException)

#ifdef CONFIG_440
/* Machine check */
562
	MCK_EXCEPTION(0x200, MachineCheck, MachineCheckException)
563
#else
564
	CRIT_EXCEPTION(0x200, MachineCheck, MachineCheckException)
565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584
#endif /* CONFIG_440 */

/* Data Storage exception. */
	STD_EXCEPTION(0x300, DataStorage, UnknownException)

/* Instruction Storage exception. */
	STD_EXCEPTION(0x400, InstStorage, UnknownException)

/* External Interrupt exception. */
	STD_EXCEPTION(0x500, ExtInterrupt, external_interrupt)

/* Alignment exception. */
	. = 0x600
Alignment:
	EXCEPTION_PROLOG(SRR0, SRR1)
	mfspr	r4,DAR
	stw	r4,_DAR(r21)
	mfspr	r5,DSISR
	stw	r5,_DSISR(r21)
	addi	r3,r1,STACK_FRAME_OVERHEAD
J
Joakim Tjernlund 已提交
585
	EXC_XFER_TEMPLATE(Alignment, AlignmentException, MSR_KERNEL, COPY_EE)
586 587 588 589 590 591

/* Program check exception */
	. = 0x700
ProgramCheck:
	EXCEPTION_PROLOG(SRR0, SRR1)
	addi	r3,r1,STACK_FRAME_OVERHEAD
J
Joakim Tjernlund 已提交
592 593
	EXC_XFER_TEMPLATE(ProgramCheck, ProgramCheckException,
		MSR_KERNEL, COPY_EE)
594 595 596 597 598

#ifdef CONFIG_440
	STD_EXCEPTION(0x800, FPUnavailable, UnknownException)
	STD_EXCEPTION(0x900, Decrementer, DecrementerPITException)
	STD_EXCEPTION(0xa00, APU, UnknownException)
599
#endif
600 601 602 603 604 605 606 607 608 609 610 611 612 613 614
	STD_EXCEPTION(0xc00, SystemCall, UnknownException)

#ifdef CONFIG_440
	STD_EXCEPTION(0x1300, DataTLBError, UnknownException)
	STD_EXCEPTION(0x1400, InstructionTLBError, UnknownException)
#else
	STD_EXCEPTION(0x1000, PIT, DecrementerPITException)
	STD_EXCEPTION(0x1100, InstructionTLBMiss, UnknownException)
	STD_EXCEPTION(0x1200, DataTLBMiss, UnknownException)
#endif
	CRIT_EXCEPTION(0x2000, DebugBreakpoint, DebugException )

	.globl	_end_of_vectors
_end_of_vectors:
	. = _START_OFFSET
615
#endif
W
wdenk 已提交
616 617 618 619 620 621 622 623 624 625 626
	.globl	_start
_start:

/*****************************************************************************/
#if defined(CONFIG_440)

	/*----------------------------------------------------------------*/
	/* Clear and set up some registers. */
	/*----------------------------------------------------------------*/
	li	r0,0x0000
	lis	r1,0xffff
627 628 629 630 631 632
	mtspr	SPRN_DEC,r0			/* prevent dec exceptions */
	mtspr	SPRN_TBWL,r0			/* prevent fit & wdt exceptions */
	mtspr	SPRN_TBWU,r0
	mtspr	SPRN_TSR,r1			/* clear all timer exception status */
	mtspr	SPRN_TCR,r0			/* disable all */
	mtspr	SPRN_ESR,r0			/* clear exception syndrome register */
W
wdenk 已提交
633 634 635 636
	mtxer	r0			/* clear integer exception register */

	/*----------------------------------------------------------------*/
	/* Debug setup -- some (not very good) ice's need an event*/
637
	/* to establish control :-( Define CONFIG_SYS_INIT_DBCR to the dbsr */
W
wdenk 已提交
638 639
	/* value you need in this case 0x8cff 0000 should do the trick */
	/*----------------------------------------------------------------*/
640
#if defined(CONFIG_SYS_INIT_DBCR)
W
wdenk 已提交
641 642
	lis	r1,0xffff
	ori	r1,r1,0xffff
643
	mtspr	SPRN_DBSR,r1			/* Clear all status bits */
644 645
	lis	r0,CONFIG_SYS_INIT_DBCR@h
	ori	r0,r0,CONFIG_SYS_INIT_DBCR@l
646
	mtspr	SPRN_DBCR0,r0
W
wdenk 已提交
647 648 649 650 651 652 653
	isync
#endif

	/*----------------------------------------------------------------*/
	/* Setup the internal SRAM */
	/*----------------------------------------------------------------*/
	li	r0,0
654

655
#ifdef CONFIG_SYS_INIT_RAM_DCACHE
656
	/* Clear Dcache to use as RAM */
657 658 659 660
	addis	r3,r0,CONFIG_SYS_INIT_RAM_ADDR@h
	ori	r3,r3,CONFIG_SYS_INIT_RAM_ADDR@l
	addis	r4,r0,CONFIG_SYS_INIT_RAM_END@h
	ori	r4,r4,CONFIG_SYS_INIT_RAM_END@l
661
	rlwinm. r5,r4,0,27,31
W
Wolfgang Denk 已提交
662 663 664
	rlwinm	r5,r4,27,5,31
	beq	..d_ran
	addi	r5,r5,0x0001
665
..d_ran:
W
Wolfgang Denk 已提交
666
	mtctr	r5
667
..d_ag:
W
Wolfgang Denk 已提交
668 669 670
	dcbz	r0,r3
	addi	r3,r3,32
	bdnz	..d_ag
671 672 673 674 675 676 677 678 679 680 681 682 683 684

	/*
	 * Lock the init-ram/stack in d-cache, so that other regions
	 * may use d-cache as well
	 * Note, that this current implementation locks exactly 4k
	 * of d-cache, so please make sure that you don't define a
	 * bigger init-ram area. Take a look at the lwmon5 440EPx
	 * implementation as a reference.
	 */
	msync
	isync
	/* 8. set TFLOOR/NFLOOR to 8 (-> 8*16*32 bytes locked -> 4k) */
	lis	r1,0x0201
	ori	r1,r1,0xf808
685
	mtspr	SPRN_DVLIM,r1
686 687
	lis	r1,0x0808
	ori	r1,r1,0x0808
688 689 690 691 692 693 694 695
	mtspr	SPRN_DNV0,r1
	mtspr	SPRN_DNV1,r1
	mtspr	SPRN_DNV2,r1
	mtspr	SPRN_DNV3,r1
	mtspr	SPRN_DTV0,r1
	mtspr	SPRN_DTV1,r1
	mtspr	SPRN_DTV2,r1
	mtspr	SPRN_DTV3,r1
696 697
	msync
	isync
698
#endif /* CONFIG_SYS_INIT_RAM_DCACHE */
699 700 701 702

	/* 440EP & 440GR are only 440er PPC's without internal SRAM */
#if !defined(CONFIG_440EP) && !defined(CONFIG_440GR)
	/* not all PPC's have internal SRAM usable as L2-cache */
703 704
#if defined(CONFIG_440GX) || \
    defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
705
    defined(CONFIG_460SX)
706
	mtdcr	L2_CACHE_CFG,r0		/* Ensure L2 Cache is off */
T
Tirumala Marri 已提交
707 708
#elif defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
      defined(CONFIG_APM821XX)
709 710 711
	lis	r1, 0x0000
	ori	r1,r1,0x0008		/* Set L2_CACHE_CFG[RDBW]=1 */
	mtdcr	L2_CACHE_CFG,r1
W
wdenk 已提交
712
#endif
W
wdenk 已提交
713

714
	lis	r2,0x7fff
W
wdenk 已提交
715
	ori	r2,r2,0xffff
716
	mfdcr	r1,ISRAM0_DPC
W
wdenk 已提交
717
	and	r1,r1,r2		/* Disable parity check */
718 719
	mtdcr	ISRAM0_DPC,r1
	mfdcr	r1,ISRAM0_PMEG
720
	and	r1,r1,r2		/* Disable pwr mgmt */
721
	mtdcr	ISRAM0_PMEG,r1
W
wdenk 已提交
722 723

	lis	r1,0x8000		/* BAS = 8000_0000 */
724
#if defined(CONFIG_440GX) || defined(CONFIG_440SP)
W
wdenk 已提交
725
	ori	r1,r1,0x0980		/* first 64k */
726
	mtdcr	ISRAM0_SB0CR,r1
W
wdenk 已提交
727 728
	lis	r1,0x8001
	ori	r1,r1,0x0980		/* second 64k */
729
	mtdcr	ISRAM0_SB1CR,r1
W
wdenk 已提交
730 731
	lis	r1, 0x8002
	ori	r1,r1, 0x0980		/* third 64k */
732
	mtdcr	ISRAM0_SB2CR,r1
W
wdenk 已提交
733 734
	lis	r1, 0x8003
	ori	r1,r1, 0x0980		/* fourth 64k */
735
	mtdcr	ISRAM0_SB3CR,r1
T
Tirumala Marri 已提交
736 737
#elif defined(CONFIG_440SPE) || defined(CONFIG_460EX) || \
      defined(CONFIG_460GT) || defined(CONFIG_APM821XX)
738
	lis	r1,0x0000		/* BAS = X_0000_0000 */
739
	ori	r1,r1,0x0984		/* first 64k */
740
	mtdcr	ISRAM0_SB0CR,r1
741 742
	lis	r1,0x0001
	ori	r1,r1,0x0984		/* second 64k */
743
	mtdcr	ISRAM0_SB1CR,r1
744 745
	lis	r1, 0x0002
	ori	r1,r1, 0x0984		/* third 64k */
746
	mtdcr	ISRAM0_SB2CR,r1
747 748
	lis	r1, 0x0003
	ori	r1,r1, 0x0984		/* fourth 64k */
749
	mtdcr	ISRAM0_SB3CR,r1
T
Tirumala Marri 已提交
750 751
#if defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
    defined(CONFIG_APM821XX)
752 753 754 755
	lis	r2,0x7fff
	ori	r2,r2,0xffff
	mfdcr	r1,ISRAM1_DPC
	and	r1,r1,r2		/* Disable parity check */
756
	mtdcr	ISRAM1_DPC,r1
757 758 759 760 761
	mfdcr	r1,ISRAM1_PMEG
	and	r1,r1,r2		/* Disable pwr mgmt */
	mtdcr	ISRAM1_PMEG,r1

	lis	r1,0x0004		/* BAS = 4_0004_0000 */
T
Tirumala Marri 已提交
762
	ori     r1,r1,ISRAM1_SIZE       /* ocm size */
763 764
	mtdcr	ISRAM1_SB0CR,r1
#endif
765 766 767
#elif defined(CONFIG_460SX)
	lis     r1,0x0000               /* BAS = 0000_0000 */
	ori     r1,r1,0x0B84            /* first 128k */
768
	mtdcr   ISRAM0_SB0CR,r1
769 770
	lis     r1,0x0001
	ori     r1,r1,0x0B84            /* second 128k */
771
	mtdcr   ISRAM0_SB1CR,r1
772 773
	lis     r1, 0x0002
	ori     r1,r1, 0x0B84           /* third 128k */
774
	mtdcr   ISRAM0_SB2CR,r1
775 776
	lis     r1, 0x0003
	ori     r1,r1, 0x0B84           /* fourth 128k */
777
	mtdcr   ISRAM0_SB3CR,r1
778
#elif defined(CONFIG_440GP)
W
wdenk 已提交
779
	ori	r1,r1,0x0380		/* 8k rw */
780 781
	mtdcr	ISRAM0_SB0CR,r1
	mtdcr	ISRAM0_SB1CR,r0		/* Disable bank 1 */
782
#endif
783
#endif /* #if !defined(CONFIG_440EP) && !defined(CONFIG_440GR) */
W
wdenk 已提交
784 785 786 787

	/*----------------------------------------------------------------*/
	/* Setup the stack in internal SRAM */
	/*----------------------------------------------------------------*/
788 789
	lis	r1,CONFIG_SYS_INIT_RAM_ADDR@h
	ori	r1,r1,CONFIG_SYS_INIT_SP_OFFSET@l
W
wdenk 已提交
790 791 792 793 794 795 796 797 798 799
	li	r0,0
	stwu	r0,-4(r1)
	stwu	r0,-4(r1)		/* Terminate call chain */

	stwu	r1,-8(r1)		/* Save back chain and move SP */
	lis	r0,RESET_VECTOR@h	/* Address of reset vector */
	ori	r0,r0, RESET_VECTOR@l
	stwu	r1,-8(r1)		/* Save back chain and move SP */
	stw	r0,+12(r1)		/* Save return addr (underflow vect) */

800
#ifdef CONFIG_NAND_SPL
801
	bl	nand_boot_common	/* will not return */
802
#else
W
wdenk 已提交
803
	GET_GOT
804 805

	bl	cpu_init_f	/* run low-level CPU init code	   (from Flash) */
W
wdenk 已提交
806
	bl	board_init_f
807
	/* NOTREACHED - board_init_f() does not return */
808
#endif
W
wdenk 已提交
809 810 811 812 813 814 815 816 817

#endif /* CONFIG_440 */

/*****************************************************************************/
#ifdef CONFIG_IOP480
	/*----------------------------------------------------------------------- */
	/* Set up some machine state registers. */
	/*----------------------------------------------------------------------- */
	addi	r0,r0,0x0000		/* initialize r0 to zero */
818
	mtspr	SPRN_ESR,r0		/* clear Exception Syndrome Reg */
W
wdenk 已提交
819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895
	mttcr	r0			/* timer control register */
	mtexier r0			/* disable all interrupts */
	addis	r4,r0,0xFFFF		/* set r4 to 0xFFFFFFFF (status in the */
	ori	r4,r4,0xFFFF		/* dbsr is cleared by setting bits to 1) */
	mtdbsr	r4			/* clear/reset the dbsr */
	mtexisr r4			/* clear all pending interrupts */
	addis	r4,r0,0x8000
	mtexier r4			/* enable critical exceptions */
	addis	r4,r0,0x0000		/* assume 403GCX - enable core clk */
	ori	r4,r4,0x4020		/* dbling (no harm done on GA and GC */
	mtiocr	r4			/* since bit not used) & DRC to latch */
					/* data bus on rising edge of CAS */
	/*----------------------------------------------------------------------- */
	/* Clear XER. */
	/*----------------------------------------------------------------------- */
	mtxer	r0
	/*----------------------------------------------------------------------- */
	/* Invalidate i-cache and d-cache TAG arrays. */
	/*----------------------------------------------------------------------- */
	addi	r3,0,1024		/* 1/4 of I-cache size, half of D-cache */
	addi	r4,0,1024		/* 1/4 of I-cache */
..cloop:
	iccci	0,r3
	iccci	r4,r3
	dccci	0,r3
	addic.	r3,r3,-16		/* move back one cache line */
	bne	..cloop			/* loop back to do rest until r3 = 0 */

	/* */
	/* initialize IOP480 so it can read 1 MB code area for SRAM spaces */
	/* this requires enabling MA[17..0], by default only MA[12..0] are enabled. */
	/* */

	/* first copy IOP480 register base address into r3 */
	addis	r3,0,0x5000		/* IOP480 register base address hi */
/*	ori	r3,r3,0x0000		/  IOP480 register base address lo */

#ifdef CONFIG_ADCIOP
	/* use r4 as the working variable */
	/* turn on CS3 (LOCCTL.7) */
	lwz	r4,0x84(r3)		/* LOCTL is at offset 0x84 */
	andi.	r4,r4,0xff7f		/* make bit 7 = 0 -- CS3 mode */
	stw	r4,0x84(r3)		/* LOCTL is at offset 0x84 */
#endif

#ifdef CONFIG_DASA_SIM
	/* use r4 as the working variable */
	/* turn on MA17 (LOCCTL.7) */
	lwz	r4,0x84(r3)		/* LOCTL is at offset 0x84 */
	ori	r4,r4,0x80		/* make bit 7 = 1 -- MA17 mode */
	stw	r4,0x84(r3)		/* LOCTL is at offset 0x84 */
#endif

	/* turn on MA16..13 (LCS0BRD.12 = 0) */
	lwz	r4,0x100(r3)		/* LCS0BRD is at offset 0x100 */
	andi.	r4,r4,0xefff		/* make bit 12 = 0 */
	stw	r4,0x100(r3)		/* LCS0BRD is at offset 0x100 */

	/* make sure above stores all comlete before going on */
	sync

	/* last thing, set local init status done bit (DEVINIT.31) */
	lwz	r4,0x80(r3)		/* DEVINIT is at offset 0x80 */
	oris	r4,r4,0x8000		/* make bit 31 = 1 */
	stw	r4,0x80(r3)		/* DEVINIT is at offset 0x80 */

	/* clear all pending interrupts and disable all interrupts */
	li	r4,-1			/* set p1 to 0xffffffff */
	stw	r4,0x1b0(r3)		/* clear all pending interrupts */
	stw	r4,0x1b8(r3)		/* clear all pending interrupts */
	li	r4,0			/* set r4 to 0 */
	stw	r4,0x1b4(r3)		/* disable all interrupts */
	stw	r4,0x1bc(r3)		/* disable all interrupts */

	/* make sure above stores all comlete before going on */
	sync

896
	/* Set-up icache cacheability. */
897 898
	lis	r1, CONFIG_SYS_ICACHE_SACR_VALUE@h
	ori	r1, r1, CONFIG_SYS_ICACHE_SACR_VALUE@l
899 900
	mticcr	r1
	isync
W
wdenk 已提交
901

902
	/* Set-up dcache cacheability. */
903 904
	lis	r1, CONFIG_SYS_DCACHE_SACR_VALUE@h
	ori	r1, r1, CONFIG_SYS_DCACHE_SACR_VALUE@l
905
	mtdccr	r1
W
wdenk 已提交
906

907 908
	addis	r1,r0,CONFIG_SYS_INIT_RAM_ADDR@h
	ori	r1,r1,CONFIG_SYS_INIT_SP_OFFSET /* set up the stack to SDRAM */
W
wdenk 已提交
909 910 911 912 913 914 915
	li	r0, 0			/* Make room for stack frame header and */
	stwu	r0, -4(r1)		/* clear final stack frame so that	*/
	stwu	r0, -4(r1)		/* stack backtraces terminate cleanly	*/

	GET_GOT			/* initialize GOT access			*/

	bl	board_init_f	/* run first part of init code (from Flash)	*/
916
	/* NOTREACHED - board_init_f() does not return */
W
wdenk 已提交
917 918 919 920

#endif	/* CONFIG_IOP480 */

/*****************************************************************************/
S
Stefan Roese 已提交
921 922
#if defined(CONFIG_405GP) || defined(CONFIG_405CR) || \
    defined(CONFIG_405EP) || defined(CONFIG_405EZ) || \
S
Stefan Roese 已提交
923
    defined(CONFIG_405EX) || defined(CONFIG_405)
W
wdenk 已提交
924 925 926 927
	/*----------------------------------------------------------------------- */
	/* Clear and set up some registers. */
	/*----------------------------------------------------------------------- */
	addi	r4,r0,0x0000
S
Stefan Roese 已提交
928
#if !defined(CONFIG_405EX)
929
	mtspr	SPRN_SGR,r4
S
Stefan Roese 已提交
930 931 932 933 934 935 936 937
#else
	/*
	 * On 405EX, completely clearing the SGR leads to PPC hangup
	 * upon PCIe configuration access. The PCIe memory regions
	 * need to be guarded!
	 */
	lis	r3,0x0000
	ori	r3,r3,0x7FFC
938
	mtspr	SPRN_SGR,r3
S
Stefan Roese 已提交
939
#endif
940
	mtspr	SPRN_DCWR,r4
W
wdenk 已提交
941 942 943 944 945 946 947 948
	mtesr	r4			/* clear Exception Syndrome Reg */
	mttcr	r4			/* clear Timer Control Reg */
	mtxer	r4			/* clear Fixed-Point Exception Reg */
	mtevpr	r4			/* clear Exception Vector Prefix Reg */
	addi	r4,r0,(0xFFFF-0x10000)		/* set r4 to 0xFFFFFFFF (status in the */
					/* dbsr is cleared by setting bits to 1) */
	mtdbsr	r4			/* clear/reset the dbsr */

949
	/* Invalidate the i- and d-caches. */
W
wdenk 已提交
950 951 952
	bl	invalidate_icache
	bl	invalidate_dcache

953
	/* Set-up icache cacheability. */
954 955
	lis	r4, CONFIG_SYS_ICACHE_SACR_VALUE@h
	ori	r4, r4, CONFIG_SYS_ICACHE_SACR_VALUE@l
956
	mticcr	r4
W
wdenk 已提交
957 958
	isync

959
	/* Set-up dcache cacheability. */
960 961
	lis	r4, CONFIG_SYS_DCACHE_SACR_VALUE@h
	ori	r4, r4, CONFIG_SYS_DCACHE_SACR_VALUE@l
962
	mtdccr	r4
W
wdenk 已提交
963

964 965
#if !(defined(CONFIG_SYS_EBC_PB0AP) && defined(CONFIG_SYS_EBC_PB0CR))\
				&& !defined (CONFIG_XILINX_405)
W
wdenk 已提交
966 967 968 969 970
	/*----------------------------------------------------------------------- */
	/* Tune the speed and size for flash CS0  */
	/*----------------------------------------------------------------------- */
	bl	ext_bus_cntlr_init
#endif
971

972
#if !(defined(CONFIG_SYS_INIT_DCACHE_CS) || defined(CONFIG_SYS_TEMP_STACK_OCM))
S
Stefan Roese 已提交
973
	/*
974 975 976
	 * For boards that don't have OCM and can't use the data cache
	 * for their primordial stack, setup stack here directly after the
	 * SDRAM is initialized in ext_bus_cntlr_init.
S
Stefan Roese 已提交
977
	 */
978 979
	lis	r1, CONFIG_SYS_INIT_RAM_ADDR@h
	ori	r1,r1,CONFIG_SYS_INIT_SP_OFFSET /* set up the stack in SDRAM */
S
Stefan Roese 已提交
980 981 982 983 984 985 986 987 988 989 990 991 992

	li	r0, 0			/* Make room for stack frame header and */
	stwu	r0, -4(r1)		/* clear final stack frame so that	*/
	stwu	r0, -4(r1)		/* stack backtraces terminate cleanly	*/
	/*
	 * Set up a dummy frame to store reset vector as return address.
	 * this causes stack underflow to reset board.
	 */
	stwu	r1, -8(r1)		/* Save back chain and move SP */
	lis	r0, RESET_VECTOR@h	/* Address of reset vector */
	ori	r0, r0, RESET_VECTOR@l
	stwu	r1, -8(r1)		/* Save back chain and move SP */
	stw	r0, +12(r1)		/* Save return addr (underflow vect) */
993
#endif /* !(CONFIG_SYS_INIT_DCACHE_CS	|| !CONFIG_SYS_TEM_STACK_OCM) */
W
wdenk 已提交
994

S
stroese 已提交
995 996 997 998
#if defined(CONFIG_405EP)
	/*----------------------------------------------------------------------- */
	/* DMA Status, clear to come up clean */
	/*----------------------------------------------------------------------- */
W
Wolfgang Denk 已提交
999
	addis	r3,r0, 0xFFFF		/* Clear all existing DMA status */
W
Wolfgang Denk 已提交
1000
	ori	r3,r3, 0xFFFF
1001
	mtdcr	DMASR, r3
S
stroese 已提交
1002

W
Wolfgang Denk 已提交
1003
	bl	ppc405ep_init		/* do ppc405ep specific init */
S
stroese 已提交
1004 1005
#endif /* CONFIG_405EP */

1006
#if defined(CONFIG_SYS_OCM_DATA_ADDR) && defined(CONFIG_SYS_OCM_DATA_SIZE)
S
Stefan Roese 已提交
1007 1008 1009 1010 1011 1012
#if defined(CONFIG_405EZ)
	/********************************************************************
	 * Setup OCM - On Chip Memory - PPC405EZ uses OCM Controller V2
	 *******************************************************************/
	/*
	 * We can map the OCM on the PLB3, so map it at
1013
	 * CONFIG_SYS_OCM_DATA_ADDR + 0x8000
S
Stefan Roese 已提交
1014
	 */
1015 1016
	lis	r3,CONFIG_SYS_OCM_DATA_ADDR@h	/* OCM location */
	ori	r3,r3,CONFIG_SYS_OCM_DATA_ADDR@l
1017
	ori	r3,r3,0x0270		/* 16K for Bank 1, R/W/Enable */
1018
	mtdcr	OCM0_PLBCR1,r3		/* Set PLB Access */
S
Stefan Roese 已提交
1019
	ori	r3,r3,0x4000		/* Add 0x4000 for bank 2 */
1020
	mtdcr	OCM0_PLBCR2,r3		/* Set PLB Access */
S
Stefan Roese 已提交
1021 1022
	isync

1023 1024
	lis	r3,CONFIG_SYS_OCM_DATA_ADDR@h	/* OCM location */
	ori	r3,r3,CONFIG_SYS_OCM_DATA_ADDR@l
1025
	ori	r3,r3,0x0270		/* 16K for Bank 1, R/W/Enable */
1026 1027
	mtdcr	OCM0_DSRC1, r3		/* Set Data Side */
	mtdcr	OCM0_ISRC1, r3		/* Set Instruction Side */
S
Stefan Roese 已提交
1028
	ori	r3,r3,0x4000		/* Add 0x4000 for bank 2 */
1029 1030
	mtdcr	OCM0_DSRC2, r3		/* Set Data Side */
	mtdcr	OCM0_ISRC2, r3		/* Set Instruction Side */
1031
	addis	r3,0,0x0800		/* OCM Data Parity Disable - 1 Wait State */
1032
	mtdcr	OCM0_DISDPC,r3
S
Stefan Roese 已提交
1033 1034

	isync
1035
#else /* CONFIG_405EZ */
W
wdenk 已提交
1036 1037 1038 1039
	/********************************************************************
	 * Setup OCM - On Chip Memory
	 *******************************************************************/
	/* Setup OCM */
W
wdenk 已提交
1040 1041
	lis	r0, 0x7FFF
	ori	r0, r0, 0xFFFF
1042 1043
	mfdcr	r3, OCM0_ISCNTL		/* get instr-side IRAM config */
	mfdcr	r4, OCM0_DSCNTL		/* get data-side IRAM config */
1044 1045
	and	r3, r3, r0		/* disable data-side IRAM */
	and	r4, r4, r0		/* disable data-side IRAM */
1046 1047
	mtdcr	OCM0_ISCNTL, r3		/* set instr-side IRAM config */
	mtdcr	OCM0_DSCNTL, r4		/* set data-side IRAM config */
W
wdenk 已提交
1048
	isync
W
wdenk 已提交
1049

1050 1051
	lis	r3,CONFIG_SYS_OCM_DATA_ADDR@h	/* OCM location */
	ori	r3,r3,CONFIG_SYS_OCM_DATA_ADDR@l
1052
	mtdcr	OCM0_DSARC, r3
W
wdenk 已提交
1053
	addis	r4, 0, 0xC000		/* OCM data area enabled */
1054
	mtdcr	OCM0_DSCNTL, r4
W
wdenk 已提交
1055
	isync
S
Stefan Roese 已提交
1056
#endif /* CONFIG_405EZ */
W
wdenk 已提交
1057 1058 1059 1060 1061
#endif

	/*----------------------------------------------------------------------- */
	/* Setup temporary stack in DCACHE or OCM if needed for SDRAM SPD. */
	/*----------------------------------------------------------------------- */
1062
#ifdef CONFIG_SYS_INIT_DCACHE_CS
1063
	li	r4, PBxAP
1064
	mtdcr	EBC0_CFGADDR, r4
1065 1066
	lis	r4, CONFIG_SYS_INIT_DCACHE_PBxAR@h
	ori	r4, r4, CONFIG_SYS_INIT_DCACHE_PBxAR@l
1067
	mtdcr	EBC0_CFGDATA, r4
1068 1069

	addi	r4, 0, PBxCR
1070
	mtdcr	EBC0_CFGADDR, r4
1071 1072
	lis	r4, CONFIG_SYS_INIT_DCACHE_PBxCR@h
	ori	r4, r4, CONFIG_SYS_INIT_DCACHE_PBxCR@l
1073
	mtdcr	EBC0_CFGDATA, r4
1074 1075 1076

	/*
	 * Enable the data cache for the 128MB storage access control region
1077
	 * at CONFIG_SYS_INIT_RAM_ADDR.
1078 1079
	 */
	mfdccr	r4
1080 1081
	oris	r4, r4, PPC_128MB_SACR_VALUE(CONFIG_SYS_INIT_RAM_ADDR)@h
	ori	r4, r4, PPC_128MB_SACR_VALUE(CONFIG_SYS_INIT_RAM_ADDR)@l
W
wdenk 已提交
1082 1083
	mtdccr	r4

1084 1085 1086 1087 1088 1089
	/*
	 * Preallocate data cache lines to be used to avoid a subsequent
	 * cache miss and an ensuing machine check exception when exceptions
	 * are enabled.
	 */
	li	r0, 0
W
wdenk 已提交
1090

1091 1092
	lis	r3, CONFIG_SYS_INIT_RAM_ADDR@h
	ori	r3, r3, CONFIG_SYS_INIT_RAM_ADDR@l
W
wdenk 已提交
1093

1094 1095
	lis	r4, CONFIG_SYS_INIT_RAM_END@h
	ori	r4, r4, CONFIG_SYS_INIT_RAM_END@l
1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118

	/*
	 * Convert the size, in bytes, to the number of cache lines/blocks
	 * to preallocate.
	 */
	clrlwi. r5, r4, (32 - L1_CACHE_SHIFT)
	srwi	r5, r4, L1_CACHE_SHIFT
	beq	..load_counter
	addi	r5, r5, 0x0001
..load_counter:
	mtctr	r5

	/* Preallocate the computed number of cache blocks. */
..alloc_dcache_block:
	dcba	r0, r3
	addi	r3, r3, L1_CACHE_BYTES
	bdnz	..alloc_dcache_block
	sync

	/*
	 * Load the initial stack pointer and data area and convert the size,
	 * in bytes, to the number of words to initialize to a known value.
	 */
1119 1120
	lis	r1, CONFIG_SYS_INIT_RAM_ADDR@h
	ori	r1, r1, CONFIG_SYS_INIT_SP_OFFSET@l
1121

1122 1123
	lis	r4, (CONFIG_SYS_INIT_RAM_END >> 2)@h
	ori	r4, r4, (CONFIG_SYS_INIT_RAM_END >> 2)@l
W
wdenk 已提交
1124 1125
	mtctr	r4

1126 1127
	lis	r2, CONFIG_SYS_INIT_RAM_ADDR@h
	ori	r2, r2, CONFIG_SYS_INIT_RAM_END@l
W
wdenk 已提交
1128

1129 1130
	lis	r4, CONFIG_SYS_INIT_RAM_PATTERN@h
	ori	r4, r4, CONFIG_SYS_INIT_RAM_PATTERN@l
W
wdenk 已提交
1131 1132

..stackloop:
1133
	stwu	r4, -4(r2)
W
wdenk 已提交
1134 1135
	bdnz	..stackloop

1136 1137 1138 1139 1140 1141 1142
	/*
	 * Make room for stack frame header and clear final stack frame so
	 * that stack backtraces terminate cleanly.
	 */
	stwu	r0, -4(r1)
	stwu	r0, -4(r1)

W
wdenk 已提交
1143 1144 1145 1146 1147 1148 1149 1150 1151 1152
	/*
	 * Set up a dummy frame to store reset vector as return address.
	 * this causes stack underflow to reset board.
	 */
	stwu	r1, -8(r1)		/* Save back chain and move SP */
	addis	r0, 0, RESET_VECTOR@h	/* Address of reset vector */
	ori	r0, r0, RESET_VECTOR@l
	stwu	r1, -8(r1)		/* Save back chain and move SP */
	stw	r0, +12(r1)		/* Save return addr (underflow vect) */

1153 1154
#elif defined(CONFIG_SYS_TEMP_STACK_OCM) && \
	(defined(CONFIG_SYS_OCM_DATA_ADDR) && defined(CONFIG_SYS_OCM_DATA_SIZE))
W
wdenk 已提交
1155 1156 1157 1158 1159
	/*
	 * Stack in OCM.
	 */

	/* Set up Stack at top of OCM */
1160 1161
	lis	r1, (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)@h
	ori	r1, r1, (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)@l
W
wdenk 已提交
1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176

	/* Set up a zeroized stack frame so that backtrace works right */
	li	r0, 0
	stwu	r0, -4(r1)
	stwu	r0, -4(r1)

	/*
	 * Set up a dummy frame to store reset vector as return address.
	 * this causes stack underflow to reset board.
	 */
	stwu	r1, -8(r1)		/* Save back chain and move SP */
	lis	r0, RESET_VECTOR@h	/* Address of reset vector */
	ori	r0, r0, RESET_VECTOR@l
	stwu	r1, -8(r1)		/* Save back chain and move SP */
	stw	r0, +12(r1)		/* Save return addr (underflow vect) */
1177
#endif /* CONFIG_SYS_INIT_DCACHE_CS */
W
wdenk 已提交
1178

1179
#ifdef CONFIG_NAND_SPL
1180
	bl	nand_boot_common	/* will not return */
1181
#else
W
wdenk 已提交
1182 1183
	GET_GOT			/* initialize GOT access			*/

W
Wolfgang Denk 已提交
1184
	bl	cpu_init_f	/* run low-level CPU init code	   (from Flash) */
W
wdenk 已提交
1185 1186

	bl	board_init_f	/* run first part of init code (from Flash)	*/
1187 1188
	/* NOTREACHED - board_init_f() does not return */

1189
#endif /* CONFIG_NAND_SPL */
W
wdenk 已提交
1190

W
wdenk 已提交
1191 1192
#endif	/* CONFIG_405GP || CONFIG_405CR || CONFIG_405 || CONFIG_405EP */
	/*----------------------------------------------------------------------- */
W
wdenk 已提交
1193 1194


1195
#ifndef CONFIG_NAND_SPL
W
wdenk 已提交
1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276
/*
 * This code finishes saving the registers to the exception frame
 * and jumps to the appropriate handler for the exception.
 * Register r21 is pointer into trap frame, r1 has new stack pointer.
 */
	.globl	transfer_to_handler
transfer_to_handler:
	stw	r22,_NIP(r21)
	lis	r22,MSR_POW@h
	andc	r23,r23,r22
	stw	r23,_MSR(r21)
	SAVE_GPR(7, r21)
	SAVE_4GPRS(8, r21)
	SAVE_8GPRS(12, r21)
	SAVE_8GPRS(24, r21)
	mflr	r23
	andi.	r24,r23,0x3f00		/* get vector offset */
	stw	r24,TRAP(r21)
	li	r22,0
	stw	r22,RESULT(r21)
	mtspr	SPRG2,r22		/* r1 is now kernel sp */
	lwz	r24,0(r23)		/* virtual address of handler */
	lwz	r23,4(r23)		/* where to go when done */
	mtspr	SRR0,r24
	mtspr	SRR1,r20
	mtlr	r23
	SYNC
	rfi				/* jump to handler, enable MMU */

int_return:
	mfmsr	r28		/* Disable interrupts */
	li	r4,0
	ori	r4,r4,MSR_EE
	andc	r28,r28,r4
	SYNC			/* Some chip revs need this... */
	mtmsr	r28
	SYNC
	lwz	r2,_CTR(r1)
	lwz	r0,_LINK(r1)
	mtctr	r2
	mtlr	r0
	lwz	r2,_XER(r1)
	lwz	r0,_CCR(r1)
	mtspr	XER,r2
	mtcrf	0xFF,r0
	REST_10GPRS(3, r1)
	REST_10GPRS(13, r1)
	REST_8GPRS(23, r1)
	REST_GPR(31, r1)
	lwz	r2,_NIP(r1)	/* Restore environment */
	lwz	r0,_MSR(r1)
	mtspr	SRR0,r2
	mtspr	SRR1,r0
	lwz	r0,GPR0(r1)
	lwz	r2,GPR2(r1)
	lwz	r1,GPR1(r1)
	SYNC
	rfi

crit_return:
	mfmsr	r28		/* Disable interrupts */
	li	r4,0
	ori	r4,r4,MSR_EE
	andc	r28,r28,r4
	SYNC			/* Some chip revs need this... */
	mtmsr	r28
	SYNC
	lwz	r2,_CTR(r1)
	lwz	r0,_LINK(r1)
	mtctr	r2
	mtlr	r0
	lwz	r2,_XER(r1)
	lwz	r0,_CCR(r1)
	mtspr	XER,r2
	mtcrf	0xFF,r0
	REST_10GPRS(3, r1)
	REST_10GPRS(13, r1)
	REST_8GPRS(23, r1)
	REST_GPR(31, r1)
	lwz	r2,_NIP(r1)	/* Restore environment */
	lwz	r0,_MSR(r1)
1277 1278
	mtspr	SPRN_CSRR0,r2
	mtspr	SPRN_CSRR1,r0
W
wdenk 已提交
1279 1280 1281 1282 1283 1284
	lwz	r0,GPR0(r1)
	lwz	r2,GPR2(r1)
	lwz	r1,GPR1(r1)
	SYNC
	rfci

1285 1286
#ifdef CONFIG_440
mck_return:
1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307
	mfmsr	r28		/* Disable interrupts */
	li	r4,0
	ori	r4,r4,MSR_EE
	andc	r28,r28,r4
	SYNC			/* Some chip revs need this... */
	mtmsr	r28
	SYNC
	lwz	r2,_CTR(r1)
	lwz	r0,_LINK(r1)
	mtctr	r2
	mtlr	r0
	lwz	r2,_XER(r1)
	lwz	r0,_CCR(r1)
	mtspr	XER,r2
	mtcrf	0xFF,r0
	REST_10GPRS(3, r1)
	REST_10GPRS(13, r1)
	REST_8GPRS(23, r1)
	REST_GPR(31, r1)
	lwz	r2,_NIP(r1)	/* Restore environment */
	lwz	r0,_MSR(r1)
1308 1309
	mtspr	SPRN_MCSRR0,r2
	mtspr	SPRN_MCSRR1,r0
1310 1311 1312 1313 1314
	lwz	r0,GPR0(r1)
	lwz	r2,GPR2(r1)
	lwz	r1,GPR1(r1)
	SYNC
	rfmci
1315 1316 1317
#endif /* CONFIG_440 */


W
wdenk 已提交
1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382
	.globl get_pvr
get_pvr:
	mfspr	r3, PVR
	blr

/*------------------------------------------------------------------------------- */
/* Function:	 out16 */
/* Description:	 Output 16 bits */
/*------------------------------------------------------------------------------- */
	.globl	out16
out16:
	sth	r4,0x0000(r3)
	blr

/*------------------------------------------------------------------------------- */
/* Function:	 out16r */
/* Description:	 Byte reverse and output 16 bits */
/*------------------------------------------------------------------------------- */
	.globl	out16r
out16r:
	sthbrx	r4,r0,r3
	blr

/*------------------------------------------------------------------------------- */
/* Function:	 out32r */
/* Description:	 Byte reverse and output 32 bits */
/*------------------------------------------------------------------------------- */
	.globl	out32r
out32r:
	stwbrx	r4,r0,r3
	blr

/*------------------------------------------------------------------------------- */
/* Function:	 in16 */
/* Description:	 Input 16 bits */
/*------------------------------------------------------------------------------- */
	.globl	in16
in16:
	lhz	r3,0x0000(r3)
	blr

/*------------------------------------------------------------------------------- */
/* Function:	 in16r */
/* Description:	 Input 16 bits and byte reverse */
/*------------------------------------------------------------------------------- */
	.globl	in16r
in16r:
	lhbrx	r3,r0,r3
	blr

/*------------------------------------------------------------------------------- */
/* Function:	 in32r */
/* Description:	 Input 32 bits and byte reverse */
/*------------------------------------------------------------------------------- */
	.globl	in32r
in32r:
	lwbrx	r3,r0,r3
	blr

/*
 * void relocate_code (addr_sp, gd, addr_moni)
 *
 * This "function" does not return, instead it continues in RAM
 * after relocating the monitor code.
 *
1383 1384 1385
 * r3 = Relocated stack pointer
 * r4 = Relocated global data pointer
 * r5 = Relocated text pointer
W
wdenk 已提交
1386 1387 1388
 */
	.globl	relocate_code
relocate_code:
1389
#if defined(CONFIG_4xx_DCACHE) || defined(CONFIG_SYS_INIT_DCACHE_CS)
S
Stefan Roese 已提交
1390
	/*
1391 1392
	 * We need to flush the initial global data (gd_t) before the dcache
	 * will be invalidated.
S
Stefan Roese 已提交
1393 1394
	 */

1395 1396 1397 1398
	/* Save registers */
	mr	r9, r3
	mr	r10, r4
	mr	r11, r5
S
Stefan Roese 已提交
1399

1400 1401
	/* Flush initial global data range */
	mr	r3, r4
1402
	addi	r4, r4, CONFIG_SYS_GBL_DATA_SIZE@l
S
Stefan Roese 已提交
1403 1404
	bl	flush_dcache_range

1405
#if defined(CONFIG_SYS_INIT_DCACHE_CS)
1406 1407 1408 1409 1410 1411 1412 1413
	/*
	 * Undo the earlier data cache set-up for the primordial stack and
	 * data area. First, invalidate the data cache and then disable data
	 * cacheability for that area. Finally, restore the EBC values, if
	 * any.
	 */

	/* Invalidate the primordial stack and data area in cache */
1414 1415
	lis	r3, CONFIG_SYS_INIT_RAM_ADDR@h
	ori	r3, r3, CONFIG_SYS_INIT_RAM_ADDR@l
1416

1417 1418
	lis	r4, CONFIG_SYS_INIT_RAM_END@h
	ori	r4, r4, CONFIG_SYS_INIT_RAM_END@l
1419 1420 1421 1422 1423 1424
	add	r4, r4, r3

	bl	invalidate_dcache_range

	/* Disable cacheability for the region */
	mfdccr	r3
1425 1426
	lis     r4, ~PPC_128MB_SACR_VALUE(CONFIG_SYS_INIT_RAM_ADDR)@h
	ori     r4, r4, ~PPC_128MB_SACR_VALUE(CONFIG_SYS_INIT_RAM_ADDR)@l
1427 1428 1429 1430 1431
	and     r3, r3, r4
	mtdccr  r3

	/* Restore the EBC parameters */
	li	r3, PBxAP
1432
	mtdcr	EBC0_CFGADDR, r3
1433 1434
	lis	r3, PBxAP_VAL@h
	ori	r3, r3, PBxAP_VAL@l
1435
	mtdcr	EBC0_CFGDATA, r3
1436 1437

	li	r3, PBxCR
1438
	mtdcr	EBC0_CFGADDR, r3
1439 1440
	lis	r3, PBxCR_VAL@h
	ori	r3, r3, PBxCR_VAL@l
1441
	mtdcr	EBC0_CFGDATA, r3
1442
#endif /* defined(CONFIG_SYS_INIT_DCACHE_CS) */
1443 1444 1445 1446 1447

	/* Restore registers */
	mr	r3, r9
	mr	r4, r10
	mr	r5, r11
1448
#endif /* defined(CONFIG_4xx_DCACHE) || defined(CONFIG_SYS_INIT_DCACHE_CS) */
1449

1450
#ifdef CONFIG_SYS_INIT_RAM_DCACHE
1451 1452 1453 1454 1455 1456 1457 1458
	/*
	 * Unlock the previously locked d-cache
	 */
	msync
	isync
	/* set TFLOOR/NFLOOR to 0 again */
	lis	r6,0x0001
	ori	r6,r6,0xf800
1459
	mtspr	SPRN_DVLIM,r6
1460 1461
	lis	r6,0x0000
	ori	r6,r6,0x0000
1462 1463 1464 1465 1466 1467 1468 1469
	mtspr	SPRN_DNV0,r6
	mtspr	SPRN_DNV1,r6
	mtspr	SPRN_DNV2,r6
	mtspr	SPRN_DNV3,r6
	mtspr	SPRN_DTV0,r6
	mtspr	SPRN_DTV1,r6
	mtspr	SPRN_DTV2,r6
	mtspr	SPRN_DTV3,r6
1470 1471
	msync
	isync
1472 1473 1474 1475 1476

	/* Invalidate data cache, now no longer our stack */
	dccci	0,0
	sync
	isync
1477
#endif /* CONFIG_SYS_INIT_RAM_DCACHE */
1478

S
Stefan Roese 已提交
1479 1480 1481 1482
	/*
	 * On some 440er platforms the cache is enabled in the first TLB (Boot-CS)
	 * to speed up the boot process. Now this cache needs to be disabled.
	 */
1483
#if defined(CONFIG_440)
1484
	/* Clear all potential pending exceptions */
1485 1486
	mfspr	r1,SPRN_MCSR
	mtspr	SPRN_MCSR,r1
1487
	addi	r1,r0,CONFIG_SYS_TLB_FOR_BOOT_FLASH	/* Use defined TLB */
1488
	tlbre	r0,r1,0x0002		/* Read contents */
1489
	ori	r0,r0,0x0c00		/* Or in the inhibit, write through bit */
W
Wolfgang Denk 已提交
1490
	tlbwe	r0,r1,0x0002		/* Save it out */
S
Stefan Roese 已提交
1491
	sync
1492
	isync
1493
#endif /* defined(CONFIG_440) */
W
wdenk 已提交
1494 1495 1496 1497
	mr	r1,  r3		/* Set new stack pointer		*/
	mr	r9,  r4		/* Save copy of Init Data pointer	*/
	mr	r10, r5		/* Save copy of Destination Address	*/

1498
	GET_GOT
W
wdenk 已提交
1499
	mr	r3,  r5				/* Destination Address	*/
1500 1501
	lis	r4, CONFIG_SYS_MONITOR_BASE@h		/* Source      Address	*/
	ori	r4, r4, CONFIG_SYS_MONITOR_BASE@l
1502 1503
	lwz	r5, GOT(__init_end)
	sub	r5, r5, r4
S
Stefan Roese 已提交
1504
	li	r6, L1_CACHE_BYTES		/* Cache Line Size	*/
W
wdenk 已提交
1505 1506 1507 1508

	/*
	 * Fix GOT pointer:
	 *
1509
	 * New GOT-PTR = (old GOT-PTR - CONFIG_SYS_MONITOR_BASE) + Destination Address
W
wdenk 已提交
1510 1511 1512 1513 1514 1515
	 *
	 * Offset:
	 */
	sub	r15, r10, r4

	/* First our own GOT */
1516
	add	r12, r12, r15
1517
	/* then the one used by the C code */
W
wdenk 已提交
1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573
	add	r30, r30, r15

	/*
	 * Now relocate code
	 */

	cmplw	cr1,r3,r4
	addi	r0,r5,3
	srwi.	r0,r0,2
	beq	cr1,4f		/* In place copy is not necessary	*/
	beq	7f		/* Protect against 0 count		*/
	mtctr	r0
	bge	cr1,2f

	la	r8,-4(r4)
	la	r7,-4(r3)
1:	lwzu	r0,4(r8)
	stwu	r0,4(r7)
	bdnz	1b
	b	4f

2:	slwi	r0,r0,2
	add	r8,r4,r0
	add	r7,r3,r0
3:	lwzu	r0,-4(r8)
	stwu	r0,-4(r7)
	bdnz	3b

/*
 * Now flush the cache: note that we must start from a cache aligned
 * address. Otherwise we might miss one cache line.
 */
4:	cmpwi	r6,0
	add	r5,r3,r5
	beq	7f		/* Always flush prefetch queue in any case */
	subi	r0,r6,1
	andc	r3,r3,r0
	mr	r4,r3
5:	dcbst	0,r4
	add	r4,r4,r6
	cmplw	r4,r5
	blt	5b
	sync			/* Wait for all dcbst to complete on bus */
	mr	r4,r3
6:	icbi	0,r4
	add	r4,r4,r6
	cmplw	r4,r5
	blt	6b
7:	sync			/* Wait for all icbi to complete on bus */
	isync

/*
 * We are done. Do not return, instead branch to second part of board
 * initialization, now running from RAM.
 */

1574
	addi	r0, r10, in_ram - _start + _START_OFFSET
W
wdenk 已提交
1575 1576 1577 1578 1579 1580
	mtlr	r0
	blr				/* NEVER RETURNS! */

in_ram:

	/*
1581
	 * Relocation Function, r12 point to got2+0x8000
W
wdenk 已提交
1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592
	 *
	 * Adjust got2 pointers, no need to check for 0, this code
	 * already puts a few entries in the table.
	 */
	li	r0,__got2_entries@sectoff@l
	la	r3,GOT(_GOT2_TABLE_)
	lwz	r11,GOT(_GOT2_TABLE_)
	mtctr	r0
	sub	r11,r3,r11
	addi	r3,r3,-4
1:	lwzu	r0,4(r3)
1593 1594
	cmpwi	r0,0
	beq-	2f
W
wdenk 已提交
1595 1596
	add	r0,r0,r11
	stw	r0,0(r3)
1597
2:	bdnz	1b
W
wdenk 已提交
1598 1599 1600 1601 1602

	/*
	 * Now adjust the fixups and the pointers to the fixups
	 * in case we need to move ourselves again.
	 */
1603
	li	r0,__fixup_entries@sectoff@l
W
wdenk 已提交
1604 1605 1606 1607 1608 1609 1610
	lwz	r3,GOT(_FIXUP_TABLE_)
	cmpwi	r0,0
	mtctr	r0
	addi	r3,r3,-4
	beq	4f
3:	lwzu	r4,4(r3)
	lwzux	r0,r4,r11
J
Joakim Tjernlund 已提交
1611
	cmpwi	r0,0
W
wdenk 已提交
1612 1613
	add	r0,r0,r11
	stw	r10,0(r3)
J
Joakim Tjernlund 已提交
1614
	beq-	5f
W
wdenk 已提交
1615
	stw	r0,0(r4)
J
Joakim Tjernlund 已提交
1616
5:	bdnz	3b
W
wdenk 已提交
1617 1618 1619 1620 1621
4:
clear_bss:
	/*
	 * Now clear BSS segment
	 */
W
wdenk 已提交
1622
	lwz	r3,GOT(__bss_start)
W
wdenk 已提交
1623 1624 1625
	lwz	r4,GOT(_end)

	cmplw	0, r3, r4
A
Anatolij Gustschin 已提交
1626
	beq	7f
W
wdenk 已提交
1627 1628

	li	r0, 0
A
Anatolij Gustschin 已提交
1629 1630 1631 1632 1633 1634 1635 1636 1637 1638

	andi.	r5, r4, 3
	beq	6f
	sub	r4, r4, r5
	mtctr	r5
	mr	r5, r4
5:	stb	r0, 0(r5)
	addi	r5, r5, 1
	bdnz	5b
6:
W
wdenk 已提交
1639 1640 1641
	stw	r0, 0(r3)
	addi	r3, r3, 4
	cmplw	0, r3, r4
A
Anatolij Gustschin 已提交
1642
	bne	6b
W
wdenk 已提交
1643

A
Anatolij Gustschin 已提交
1644
7:
W
wdenk 已提交
1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656
	mr	r3, r9		/* Init Data pointer		*/
	mr	r4, r10		/* Destination Address		*/
	bl	board_init_r

	/*
	 * Copy exception vector code to low memory
	 *
	 * r3: dest_addr
	 * r7: source address, r8: end address, r9: target address
	 */
	.globl	trap_init
trap_init:
1657 1658
	mflr	r4			/* save link register		*/
	GET_GOT
1659
	lwz	r7, GOT(_start_of_vectors)
W
wdenk 已提交
1660 1661
	lwz	r8, GOT(_end_of_vectors)

1662
	li	r9, 0x100		/* reset vector always at 0x100 */
W
wdenk 已提交
1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676

	cmplw	0, r7, r8
	bgelr				/* return if r7>=r8 - just in case */
1:
	lwz	r0, 0(r7)
	stw	r0, 0(r9)
	addi	r7, r7, 4
	addi	r9, r9, 4
	cmplw	0, r7, r8
	bne	1b

	/*
	 * relocate `hdlr' and `int_return' entries
	 */
1677 1678
	li	r7, .L_MachineCheck - _start + _START_OFFSET
	li	r8, Alignment - _start + _START_OFFSET
W
wdenk 已提交
1679 1680
2:
	bl	trap_reloc
1681
	addi	r7, r7, 0x100		/* next exception vector */
W
wdenk 已提交
1682 1683 1684
	cmplw	0, r7, r8
	blt	2b

1685
	li	r7, .L_Alignment - _start + _START_OFFSET
W
wdenk 已提交
1686 1687
	bl	trap_reloc

1688
	li	r7, .L_ProgramCheck - _start + _START_OFFSET
W
wdenk 已提交
1689 1690
	bl	trap_reloc

1691 1692
#ifdef CONFIG_440
	li	r7, .L_FPUnavailable - _start + _START_OFFSET
1693
	bl	trap_reloc
W
wdenk 已提交
1694

1695
	li	r7, .L_Decrementer - _start + _START_OFFSET
1696
	bl	trap_reloc
1697 1698

	li	r7, .L_APU - _start + _START_OFFSET
1699
	bl	trap_reloc
1700

1701 1702
	li	r7, .L_InstructionTLBError - _start + _START_OFFSET
	bl	trap_reloc
1703

1704 1705
	li	r7, .L_DataTLBError - _start + _START_OFFSET
	bl	trap_reloc
1706 1707
#else /* CONFIG_440 */
	li	r7, .L_PIT - _start + _START_OFFSET
1708
	bl	trap_reloc
1709 1710

	li	r7, .L_InstructionTLBMiss - _start + _START_OFFSET
1711
	bl	trap_reloc
1712 1713

	li	r7, .L_DataTLBMiss - _start + _START_OFFSET
1714
	bl	trap_reloc
1715 1716
#endif /* CONFIG_440 */

1717 1718
	li	r7, .L_DebugBreakpoint - _start + _START_OFFSET
	bl	trap_reloc
W
wdenk 已提交
1719

1720
#if !defined(CONFIG_440)
1721 1722 1723 1724
	addi	r7,r0,0x1000		/* set ME bit (Machine Exceptions) */
	oris	r7,r7,0x0002		/* set CE bit (Critical Exceptions) */
	mtmsr	r7			/* change MSR */
#else
1725 1726
	bl	__440_msr_set
	b	__440_msr_continue
1727

1728
__440_msr_set:
1729 1730
	addi	r7,r0,0x1000		/* set ME bit (Machine Exceptions) */
	oris	r7,r7,0x0002		/* set CE bit (Critical Exceptions) */
1731
	mtspr	SPRN_SRR1,r7
1732
	mflr	r7
1733
	mtspr	SPRN_SRR0,r7
1734
	rfi
1735
__440_msr_continue:
1736 1737
#endif

W
wdenk 已提交
1738 1739 1740
	mtlr	r4			/* restore link register	*/
	blr

1741 1742 1743 1744 1745 1746
#if defined(CONFIG_440)
/*----------------------------------------------------------------------------+
| dcbz_area.
+----------------------------------------------------------------------------*/
	function_prolog(dcbz_area)
	rlwinm. r5,r4,0,27,31
1747 1748 1749 1750 1751 1752 1753
	rlwinm	r5,r4,27,5,31
	beq	..d_ra2
	addi	r5,r5,0x0001
..d_ra2:mtctr	r5
..d_ag2:dcbz	r0,r3
	addi	r3,r3,32
	bdnz	..d_ag2
1754 1755 1756 1757
	sync
	blr
	function_epilog(dcbz_area)
#endif /* CONFIG_440 */
1758
#endif /* CONFIG_NAND_SPL */
S
stroese 已提交
1759

1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794
/*------------------------------------------------------------------------------- */
/* Function:	 in8 */
/* Description:	 Input 8 bits */
/*------------------------------------------------------------------------------- */
	.globl	in8
in8:
	lbz	r3,0x0000(r3)
	blr

/*------------------------------------------------------------------------------- */
/* Function:	 out8 */
/* Description:	 Output 8 bits */
/*------------------------------------------------------------------------------- */
	.globl	out8
out8:
	stb	r4,0x0000(r3)
	blr

/*------------------------------------------------------------------------------- */
/* Function:	 out32 */
/* Description:	 Output 32 bits */
/*------------------------------------------------------------------------------- */
	.globl	out32
out32:
	stw	r4,0x0000(r3)
	blr

/*------------------------------------------------------------------------------- */
/* Function:	 in32 */
/* Description:	 Input 32 bits */
/*------------------------------------------------------------------------------- */
	.globl	in32
in32:
	lwz	3,0x0000(3)
	blr
S
stroese 已提交
1795 1796

/**************************************************************************/
W
Wolfgang Denk 已提交
1797
/* PPC405EP specific stuff						  */
S
stroese 已提交
1798 1799 1800
/**************************************************************************/
#ifdef CONFIG_405EP
ppc405ep_init:
S
stroese 已提交
1801

1802
#ifdef CONFIG_BUBINGA
S
stroese 已提交
1803 1804 1805 1806 1807 1808 1809
	/*
	 * Initialize EBC chip selects 1 & 4 and GPIO pins (for alternate
	 * function) to support FPGA and NVRAM accesses below.
	 */

	lis	r3,GPIO0_OSRH@h		/* config GPIO output select */
	ori	r3,r3,GPIO0_OSRH@l
1810 1811
	lis	r4,CONFIG_SYS_GPIO0_OSRH@h
	ori	r4,r4,CONFIG_SYS_GPIO0_OSRH@l
S
stroese 已提交
1812 1813 1814
	stw	r4,0(r3)
	lis	r3,GPIO0_OSRL@h
	ori	r3,r3,GPIO0_OSRL@l
1815 1816
	lis	r4,CONFIG_SYS_GPIO0_OSRL@h
	ori	r4,r4,CONFIG_SYS_GPIO0_OSRL@l
S
stroese 已提交
1817 1818 1819 1820
	stw	r4,0(r3)

	lis	r3,GPIO0_ISR1H@h	/* config GPIO input select */
	ori	r3,r3,GPIO0_ISR1H@l
1821 1822
	lis	r4,CONFIG_SYS_GPIO0_ISR1H@h
	ori	r4,r4,CONFIG_SYS_GPIO0_ISR1H@l
S
stroese 已提交
1823 1824 1825
	stw	r4,0(r3)
	lis	r3,GPIO0_ISR1L@h
	ori	r3,r3,GPIO0_ISR1L@l
1826 1827
	lis	r4,CONFIG_SYS_GPIO0_ISR1L@h
	ori	r4,r4,CONFIG_SYS_GPIO0_ISR1L@l
S
stroese 已提交
1828 1829 1830 1831
	stw	r4,0(r3)

	lis	r3,GPIO0_TSRH@h		/* config GPIO three-state select */
	ori	r3,r3,GPIO0_TSRH@l
1832 1833
	lis	r4,CONFIG_SYS_GPIO0_TSRH@h
	ori	r4,r4,CONFIG_SYS_GPIO0_TSRH@l
S
stroese 已提交
1834 1835 1836
	stw	r4,0(r3)
	lis	r3,GPIO0_TSRL@h
	ori	r3,r3,GPIO0_TSRL@l
1837 1838
	lis	r4,CONFIG_SYS_GPIO0_TSRL@h
	ori	r4,r4,CONFIG_SYS_GPIO0_TSRL@l
S
stroese 已提交
1839 1840 1841 1842
	stw	r4,0(r3)

	lis	r3,GPIO0_TCR@h		/* config GPIO driver output enables */
	ori	r3,r3,GPIO0_TCR@l
1843 1844
	lis	r4,CONFIG_SYS_GPIO0_TCR@h
	ori	r4,r4,CONFIG_SYS_GPIO0_TCR@l
S
stroese 已提交
1845 1846
	stw	r4,0(r3)

1847 1848
	li	r3,PB1AP		/* program EBC bank 1 for RTC access */
	mtdcr	EBC0_CFGADDR,r3
1849 1850
	lis	r3,CONFIG_SYS_EBC_PB1AP@h
	ori	r3,r3,CONFIG_SYS_EBC_PB1AP@l
1851 1852 1853
	mtdcr	EBC0_CFGDATA,r3
	li	r3,PB1CR
	mtdcr	EBC0_CFGADDR,r3
1854 1855
	lis	r3,CONFIG_SYS_EBC_PB1CR@h
	ori	r3,r3,CONFIG_SYS_EBC_PB1CR@l
1856
	mtdcr	EBC0_CFGDATA,r3
S
stroese 已提交
1857

1858 1859
	li	r3,PB1AP		/* program EBC bank 1 for RTC access */
	mtdcr	EBC0_CFGADDR,r3
1860 1861
	lis	r3,CONFIG_SYS_EBC_PB1AP@h
	ori	r3,r3,CONFIG_SYS_EBC_PB1AP@l
1862 1863 1864
	mtdcr	EBC0_CFGDATA,r3
	li	r3,PB1CR
	mtdcr	EBC0_CFGADDR,r3
1865 1866
	lis	r3,CONFIG_SYS_EBC_PB1CR@h
	ori	r3,r3,CONFIG_SYS_EBC_PB1CR@l
1867
	mtdcr	EBC0_CFGDATA,r3
S
stroese 已提交
1868

1869 1870
	li	r3,PB4AP		/* program EBC bank 4 for FPGA access */
	mtdcr	EBC0_CFGADDR,r3
1871 1872
	lis	r3,CONFIG_SYS_EBC_PB4AP@h
	ori	r3,r3,CONFIG_SYS_EBC_PB4AP@l
1873 1874 1875
	mtdcr	EBC0_CFGDATA,r3
	li	r3,PB4CR
	mtdcr	EBC0_CFGADDR,r3
1876 1877
	lis	r3,CONFIG_SYS_EBC_PB4CR@h
	ori	r3,r3,CONFIG_SYS_EBC_PB4CR@l
1878
	mtdcr	EBC0_CFGDATA,r3
S
stroese 已提交
1879
#endif
W
wdenk 已提交
1880 1881 1882 1883 1884 1885

	/*
	!-----------------------------------------------------------------------
	! Check to see if chip is in bypass mode.
	! If so, write stored CPC0_PLLMR0 and CPC0_PLLMR1 values and perform a
	! CPU reset   Otherwise, skip this step and keep going.
W
Wolfgang Denk 已提交
1886 1887
	! Note:	 Running BIOS in bypass mode is not supported since PLB speed
	!	 will not be fast enough for the SDRAM (min 66MHz)
W
wdenk 已提交
1888
	!-----------------------------------------------------------------------
S
stroese 已提交
1889
	*/
W
Wolfgang Denk 已提交
1890
	mfdcr	r5, CPC0_PLLMR1
W
Wolfgang Denk 已提交
1891
	rlwinm	r4,r5,1,0x1		/* get system clock source (SSCS) */
W
Wolfgang Denk 已提交
1892
	cmpi	cr0,0,r4,0x1
S
stroese 已提交
1893

W
Wolfgang Denk 已提交
1894 1895 1896 1897
	beq    pll_done			/* if SSCS =b'1' then PLL has */
					/* already been set */
					/* and CPU has been reset */
					/* so skip to next section */
S
stroese 已提交
1898

1899
#ifdef CONFIG_BUBINGA
S
stroese 已提交
1900
	/*
W
wdenk 已提交
1901 1902 1903 1904 1905 1906 1907
	!-----------------------------------------------------------------------
	! Read NVRAM to get value to write in PLLMR.
	! If value has not been correctly saved, write default value
	! Default config values (assuming on-board 33MHz SYS_CLK) are above.
	! See CPU_DEFAULT_200 and CPU_DEFAULT_266 above.
	!
	! WARNING:  This code assumes the first three words in the nvram_t
W
Wolfgang Denk 已提交
1908 1909
	!	    structure in openbios.h.  Changing the beginning of
	!	    the structure will break this code.
W
wdenk 已提交
1910 1911
	!
	!-----------------------------------------------------------------------
S
stroese 已提交
1912
	*/
W
Wolfgang Denk 已提交
1913 1914 1915 1916 1917 1918
	addis	r3,0,NVRAM_BASE@h
	addi	r3,r3,NVRAM_BASE@l

	lwz	r4, 0(r3)
	addis	r5,0,NVRVFY1@h
	addi	r5,r5,NVRVFY1@l
W
Wolfgang Denk 已提交
1919
	cmp	cr0,0,r4,r5		/* Compare 1st NVRAM Magic number*/
W
Wolfgang Denk 已提交
1920 1921 1922 1923 1924
	bne	..no_pllset
	addi	r3,r3,4
	lwz	r4, 0(r3)
	addis	r5,0,NVRVFY2@h
	addi	r5,r5,NVRVFY2@l
W
Wolfgang Denk 已提交
1925
	cmp	cr0,0,r4,r5		/* Compare 2 NVRAM Magic number */
W
Wolfgang Denk 已提交
1926 1927 1928 1929 1930 1931 1932
	bne	..no_pllset
	addi	r3,r3,8			/* Skip over conf_size */
	lwz	r4, 4(r3)		/* Load PLLMR1 value from NVRAM */
	lwz	r3, 0(r3)		/* Load PLLMR0 value from NVRAM */
	rlwinm	r5,r4,1,0x1		/* get system clock source (SSCS) */
	cmpi	 cr0,0,r5,1		/* See if PLL is locked */
	beq	pll_write
S
stroese 已提交
1933
..no_pllset:
1934
#endif /* CONFIG_BUBINGA */
S
stroese 已提交
1935

1936 1937 1938 1939 1940 1941 1942 1943 1944 1945
#ifdef CONFIG_TAIHU
	mfdcr	r4, CPC0_BOOT
	andi.	r5, r4, CPC0_BOOT_SEP@l
	bne	strap_1			/* serial eeprom present */
	addis	r5,0,CPLD_REG0_ADDR@h
	ori	r5,r5,CPLD_REG0_ADDR@l
	andi.	r5, r5, 0x10
	bne	_pci_66mhz
#endif /* CONFIG_TAIHU */

1946 1947 1948
#if defined(CONFIG_ZEUS)
	mfdcr	r4, CPC0_BOOT
	andi.	r5, r4, CPC0_BOOT_SEP@l
W
Wolfgang Denk 已提交
1949
	bne	strap_1			/* serial eeprom present */
1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960
	lis	r3,0x0000
	addi	r3,r3,0x3030
	lis	r4,0x8042
	addi	r4,r4,0x223e
	b	1f
strap_1:
	mfdcr	r3, CPC0_PLLMR0
	mfdcr	r4, CPC0_PLLMR1
	b	1f
#endif

W
Wolfgang Denk 已提交
1961 1962 1963 1964
	addis	r3,0,PLLMR0_DEFAULT@h	/* PLLMR0 default value */
	ori	r3,r3,PLLMR0_DEFAULT@l	/* */
	addis	r4,0,PLLMR1_DEFAULT@h	/* PLLMR1 default value */
	ori	r4,r4,PLLMR1_DEFAULT@l	/* */
S
stroese 已提交
1965

1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978
#ifdef CONFIG_TAIHU
	b	1f
_pci_66mhz:
	addis	r3,0,PLLMR0_DEFAULT_PCI66@h
	ori	r3,r3,PLLMR0_DEFAULT_PCI66@l
	addis	r4,0,PLLMR1_DEFAULT_PCI66@h
	ori	r4,r4,PLLMR1_DEFAULT_PCI66@l
	b	1f
strap_1:
	mfdcr	r3, CPC0_PLLMR0
	mfdcr	r4, CPC0_PLLMR1
#endif /* CONFIG_TAIHU */

1979
1:
W
Wolfgang Denk 已提交
1980
	b	pll_write		/* Write the CPC0_PLLMR with new value */
S
stroese 已提交
1981 1982

pll_done:
W
wdenk 已提交
1983 1984 1985 1986 1987
	/*
	!-----------------------------------------------------------------------
	! Clear Soft Reset Register
	! This is needed to enable PCI if not booting from serial EPROM
	!-----------------------------------------------------------------------
S
stroese 已提交
1988
		*/
W
Wolfgang Denk 已提交
1989 1990
	addi	r3, 0, 0x0
	mtdcr	CPC0_SRR, r3
S
stroese 已提交
1991

W
Wolfgang Denk 已提交
1992 1993
	addis	 r3,0,0x0010
	mtctr	r3
S
stroese 已提交
1994
pci_wait:
W
Wolfgang Denk 已提交
1995
	bdnz	pci_wait
S
stroese 已提交
1996

W
Wolfgang Denk 已提交
1997
	blr				/* return to main code */
S
stroese 已提交
1998 1999 2000

/*
!-----------------------------------------------------------------------------
W
Wolfgang Denk 已提交
2001 2002 2003 2004 2005 2006 2007 2008 2009
! Function:	pll_write
! Description:	Updates the value of the CPC0_PLLMR according to CMOS27E documentation
!		That is:
!			  1.  Pll is first disabled (de-activated by putting in bypass mode)
!			  2.  PLL is reset
!			  3.  Clock dividers are set while PLL is held in reset and bypassed
!			  4.  PLL Reset is cleared
!			  5.  Wait 100us for PLL to lock
!			  6.  A core reset is performed
S
stroese 已提交
2010 2011 2012 2013 2014
! Input: r3 = Value to write to CPC0_PLLMR0
! Input: r4 = Value to write to CPC0_PLLMR1
! Output r3 = none
!-----------------------------------------------------------------------------
*/
M
Matthias Fuchs 已提交
2015
	.globl	pll_write
S
stroese 已提交
2016
pll_write:
W
wdenk 已提交
2017 2018
	mfdcr  r5, CPC0_UCR
	andis. r5,r5,0xFFFF
W
Wolfgang Denk 已提交
2019 2020
	ori    r5,r5,0x0101		/* Stop the UART clocks */
	mtdcr  CPC0_UCR,r5		/* Before changing PLL */
W
wdenk 已提交
2021 2022

	mfdcr  r5, CPC0_PLLMR1
W
Wolfgang Denk 已提交
2023
	rlwinm r5,r5,0,0x7FFFFFFF	/* Disable PLL */
W
Wolfgang Denk 已提交
2024
	mtdcr	CPC0_PLLMR1,r5
W
Wolfgang Denk 已提交
2025
	oris   r5,r5,0x4000		/* Set PLL Reset */
W
Wolfgang Denk 已提交
2026 2027
	mtdcr	CPC0_PLLMR1,r5

W
Wolfgang Denk 已提交
2028 2029 2030 2031 2032
	mtdcr	CPC0_PLLMR0,r3		/* Set clock dividers */
	rlwinm r5,r4,0,0x3FFFFFFF	/* Reset & Bypass new PLL dividers */
	oris   r5,r5,0x4000		/* Set PLL Reset */
	mtdcr	CPC0_PLLMR1,r5		/* Set clock dividers */
	rlwinm r5,r5,0,0xBFFFFFFF	/* Clear PLL Reset */
W
Wolfgang Denk 已提交
2033
	mtdcr	CPC0_PLLMR1,r5
S
stroese 已提交
2034 2035

		/*
W
wdenk 已提交
2036 2037 2038
	! Wait min of 100us for PLL to lock.
	! See CMOS 27E databook for more info.
	! At 200MHz, that means waiting 20,000 instructions
S
stroese 已提交
2039
		 */
W
Wolfgang Denk 已提交
2040 2041
	addi	r3,0,20000		/* 2000 = 0x4e20 */
	mtctr	r3
S
stroese 已提交
2042
pll_wait:
W
Wolfgang Denk 已提交
2043
	bdnz	pll_wait
W
wdenk 已提交
2044

W
Wolfgang Denk 已提交
2045 2046
	oris   r5,r5,0x8000		/* Enable PLL */
	mtdcr	CPC0_PLLMR1,r5		/* Engage */
W
wdenk 已提交
2047 2048 2049 2050 2051 2052

	/*
	 * Reset CPU to guarantee timings are OK
	 * Not sure if this is needed...
	 */
	addis r3,0,0x1000
2053
	mtspr SPRN_DBCR0,r3		/* This will cause a CPU core reset, and */
W
Wolfgang Denk 已提交
2054 2055
					/* execution will continue from the poweron */
					/* vector of 0xfffffffc */
S
stroese 已提交
2056
#endif /* CONFIG_405EP */
2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070

#if defined(CONFIG_440)
/*----------------------------------------------------------------------------+
| mttlb3.
+----------------------------------------------------------------------------*/
	function_prolog(mttlb3)
	TLBWE(4,3,2)
	blr
	function_epilog(mttlb3)

/*----------------------------------------------------------------------------+
| mftlb3.
+----------------------------------------------------------------------------*/
	function_prolog(mftlb3)
W
Wolfgang Denk 已提交
2071
	TLBRE(3,3,2)
2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086
	blr
	function_epilog(mftlb3)

/*----------------------------------------------------------------------------+
| mttlb2.
+----------------------------------------------------------------------------*/
	function_prolog(mttlb2)
	TLBWE(4,3,1)
	blr
	function_epilog(mttlb2)

/*----------------------------------------------------------------------------+
| mftlb2.
+----------------------------------------------------------------------------*/
	function_prolog(mftlb2)
W
Wolfgang Denk 已提交
2087
	TLBRE(3,3,1)
2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102
	blr
	function_epilog(mftlb2)

/*----------------------------------------------------------------------------+
| mttlb1.
+----------------------------------------------------------------------------*/
	function_prolog(mttlb1)
	TLBWE(4,3,0)
	blr
	function_epilog(mttlb1)

/*----------------------------------------------------------------------------+
| mftlb1.
+----------------------------------------------------------------------------*/
	function_prolog(mftlb1)
W
Wolfgang Denk 已提交
2103
	TLBRE(3,3,0)
2104 2105 2106
	blr
	function_epilog(mftlb1)
#endif /* CONFIG_440 */
2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146

#if defined(CONFIG_NAND_SPL)
/*
 * void nand_boot_relocate(dst, src, bytes)
 *
 * r3 = Destination address to copy code to (in SDRAM)
 * r4 = Source address to copy code from
 * r5 = size to copy in bytes
 */
nand_boot_relocate:
	mr	r6,r3
	mr	r7,r4
	mflr	r8

	/*
	 * Copy SPL from icache into SDRAM
	 */
	subi	r3,r3,4
	subi	r4,r4,4
	srwi	r5,r5,2
	mtctr	r5
..spl_loop:
	lwzu	r0,4(r4)
	stwu	r0,4(r3)
	bdnz	..spl_loop

	/*
	 * Calculate "corrected" link register, so that we "continue"
	 * in execution in destination range
	 */
	sub	r3,r7,r6	/* r3 = src - dst */
	sub	r8,r8,r3	/* r8 = link-reg - (src - dst) */
	mtlr	r8
	blr

nand_boot_common:
	/*
	 * First initialize SDRAM. It has to be available *before* calling
	 * nand_boot().
	 */
2147 2148
	lis	r3,CONFIG_SYS_SDRAM_BASE@h
	ori	r3,r3,CONFIG_SYS_SDRAM_BASE@l
2149 2150 2151 2152 2153 2154
	bl	initdram

	/*
	 * Now copy the 4k SPL code into SDRAM and continue execution
	 * from there.
	 */
2155 2156 2157 2158 2159 2160
	lis	r3,CONFIG_SYS_NAND_BOOT_SPL_DST@h
	ori	r3,r3,CONFIG_SYS_NAND_BOOT_SPL_DST@l
	lis	r4,CONFIG_SYS_NAND_BOOT_SPL_SRC@h
	ori	r4,r4,CONFIG_SYS_NAND_BOOT_SPL_SRC@l
	lis	r5,CONFIG_SYS_NAND_BOOT_SPL_SIZE@h
	ori	r5,r5,CONFIG_SYS_NAND_BOOT_SPL_SIZE@l
2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178
	bl	nand_boot_relocate

	/*
	 * We're running from SDRAM now!!!
	 *
	 * It is necessary for 4xx systems to relocate from running at
	 * the original location (0xfffffxxx) to somewhere else (SDRAM
	 * preferably). This is because CS0 needs to be reconfigured for
	 * NAND access. And we can't reconfigure this CS when currently
	 * "running" from it.
	 */

	/*
	 * Finally call nand_boot() to load main NAND U-Boot image from
	 * NAND and jump to it.
	 */
	bl	nand_boot		/* will not return */
#endif /* CONFIG_NAND_SPL */