MPC8536DS.h 23.8 KB
Newer Older
1
/*
2
 * Copyright 2007-2009,2010-2012 Freescale Semiconductor, Inc.
3
 *
4
 * SPDX-License-Identifier:	GPL-2.0+
5 6 7 8 9 10 11 12 13
 */

/*
 * mpc8536ds board configuration file
 *
 */
#ifndef __CONFIG_H
#define __CONFIG_H

14
#define CONFIG_DISPLAY_BOARDINFO
15 16
#include "../board/freescale/common/ics307_clk.h"

17
#ifdef CONFIG_36BIT
18 19 20
#define CONFIG_PHYS_64BIT	1
#endif

21
#ifdef CONFIG_SDCARD
M
Mingkai Hu 已提交
22
#define CONFIG_RAMBOOT_SDCARD		1
23
#define CONFIG_SYS_TEXT_BASE	0xf8f40000
24
#define CONFIG_RESET_VECTOR_ADDRESS	0xf8fffffc
M
Mingkai Hu 已提交
25 26
#endif

27
#ifdef CONFIG_SPIFLASH
M
Mingkai Hu 已提交
28
#define CONFIG_RAMBOOT_SPIFLASH		1
29
#define CONFIG_SYS_TEXT_BASE	0xf8f40000
30
#define CONFIG_RESET_VECTOR_ADDRESS	0xf8fffffc
31 32 33
#endif

#ifndef CONFIG_SYS_TEXT_BASE
34
#define CONFIG_SYS_TEXT_BASE	0xeff40000
M
Mingkai Hu 已提交
35 36
#endif

37 38 39 40
#ifndef	CONFIG_RESET_VECTOR_ADDRESS
#define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
#endif

41 42 43 44
#ifndef CONFIG_SYS_MONITOR_BASE
#define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
#endif

45 46 47 48 49 50
/* High Level Configuration Options */
#define CONFIG_BOOKE		1	/* BOOKE */
#define CONFIG_E500		1	/* BOOKE e500 family */
#define CONFIG_MPC8536		1
#define CONFIG_MPC8536DS	1

51
#define CONFIG_FSL_ELBC		1	/* Has Enhanced localbus controller */
52 53 54 55 56 57
#define CONFIG_PCI		1	/* Enable PCI/PCIE */
#define CONFIG_PCI1		1	/* Enable PCI controller 1 */
#define CONFIG_PCIE1		1	/* PCIE controler 1 (slot 1) */
#define CONFIG_PCIE2		1	/* PCIE controler 2 (slot 2) */
#define CONFIG_PCIE3		1	/* PCIE controler 3 (ULI bridge) */
#define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
58
#define CONFIG_PCI_INDIRECT_BRIDGE 1	/* indirect PCI bridge support */
59
#define CONFIG_FSL_PCIE_RESET	1	/* need PCIe reset errata */
60
#define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
61 62 63 64 65 66

#define CONFIG_FSL_LAW		1	/* Use common FSL init code */

#define CONFIG_TSEC_ENET		/* tsec ethernet support */
#define CONFIG_ENV_OVERWRITE

67 68
#define CONFIG_SYS_CLK_FREQ	get_board_sys_clk() /* sysclk for MPC85xx */
#define CONFIG_DDR_CLK_FREQ	get_board_ddr_clk()
69 70 71 72 73 74 75 76
#define CONFIG_ICS307_REFCLK_HZ	33333000  /* ICS307 clock chip ref freq */

/*
 * These can be toggled for performance analysis, otherwise use default.
 */
#define CONFIG_L2_CACHE			/* toggle L2 cache */
#define CONFIG_BTB			/* toggle branch predition */

77 78
#define CONFIG_BOARD_EARLY_INIT_F	1	/* Call board_pre_init */

79 80
#define CONFIG_ENABLE_36BIT_PHYS	1

81 82 83 84 85
#ifdef CONFIG_PHYS_64BIT
#define CONFIG_ADDR_MAP			1
#define CONFIG_SYS_NUM_ADDR_MAP		16	/* number of TLB1 entries */
#endif

86 87
#define CONFIG_SYS_MEMTEST_START 0x00010000	/* skip exception vectors */
#define CONFIG_SYS_MEMTEST_END   0x1f000000	/* skip u-boot at top of RAM */
88 89
#define CONFIG_PANIC_HANG	/* do not reset board on panic */

M
Mingkai Hu 已提交
90 91 92 93 94 95 96 97 98 99 100 101
/*
 * Config the L2 Cache as L2 SRAM
 */
#define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
#ifdef CONFIG_PHYS_64BIT
#define CONFIG_SYS_INIT_L2_ADDR_PHYS	0xff8f80000ull
#else
#define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
#endif
#define CONFIG_SYS_L2_SIZE		(512 << 10)
#define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)

102 103
#define CONFIG_SYS_CCSRBAR		0xffe00000
#define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
104

K
Kumar Gala 已提交
105
#if defined(CONFIG_NAND_SPL)
106
#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
M
Mingkai Hu 已提交
107 108
#endif

109
/* DDR Setup */
110
#define CONFIG_VERY_BIG_RAM
111
#define CONFIG_SYS_FSL_DDR2
112 113 114 115
#undef CONFIG_FSL_DDR_INTERACTIVE
#define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup */
#define CONFIG_DDR_SPD

116
#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
117 118
#define CONFIG_MEM_INIT_VALUE	0xDeadBeef

119 120
#define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
#define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
121 122 123 124 125 126 127

#define CONFIG_NUM_DDR_CONTROLLERS	1
#define CONFIG_DIMM_SLOTS_PER_CTLR	1
#define CONFIG_CHIP_SELECTS_PER_CTRL	2

/* I2C addresses of SPD EEPROMs */
#define SPD_EEPROM_ADDRESS	0x51	/* CTLR 0 DIMM 0 */
128
#define CONFIG_SYS_SPD_BUS_NUM		1
129 130

/* These are used when DDR doesn't use SPD. */
131
#define CONFIG_SYS_SDRAM_SIZE		256	/* DDR is 256MB */
132
#define CONFIG_SYS_DDR_CS0_BNDS	0x0000001F
133
#define CONFIG_SYS_DDR_CS0_CONFIG	0x80010102 /* Enable, no interleaving */
134 135 136 137 138 139 140 141 142 143 144
#define CONFIG_SYS_DDR_TIMING_3	0x00000000
#define CONFIG_SYS_DDR_TIMING_0	0x00260802
#define CONFIG_SYS_DDR_TIMING_1	0x3935d322
#define CONFIG_SYS_DDR_TIMING_2	0x14904cc8
#define CONFIG_SYS_DDR_MODE_1		0x00480432
#define CONFIG_SYS_DDR_MODE_2		0x00000000
#define CONFIG_SYS_DDR_INTERVAL	0x06180100
#define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
#define CONFIG_SYS_DDR_CLK_CTRL	0x03800000
#define CONFIG_SYS_DDR_OCD_CTRL	0x00000000
#define CONFIG_SYS_DDR_OCD_STATUS	0x00000000
145
#define CONFIG_SYS_DDR_CONTROL	0xC3008000	/* Type = DDR2 */
146 147 148 149 150
#define CONFIG_SYS_DDR_CONTROL2	0x04400010

#define CONFIG_SYS_DDR_ERR_INT_EN	0x0000000d
#define CONFIG_SYS_DDR_ERR_DIS		0x00000000
#define CONFIG_SYS_DDR_SBE		0x00010000
151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170

/* Make sure required options are set */
#ifndef CONFIG_SPD_EEPROM
#error ("CONFIG_SPD_EEPROM is required")
#endif

#undef CONFIG_CLOCKS_IN_MHZ

/*
 * Memory map -- xxx -this is wrong, needs updating
 *
 * 0x0000_0000	0x7fff_ffff	DDR			2G Cacheable
 * 0x8000_0000	0xbfff_ffff	PCI Express Mem		1G non-cacheable
 * 0xc000_0000	0xdfff_ffff	PCI			512M non-cacheable
 * 0xe100_0000	0xe3ff_ffff	PCI IO range		4M non-cacheable
 *
 * Localbus cacheable (TBD)
 * 0xXXXX_XXXX	0xXXXX_XXXX	SRAM			YZ M Cacheable
 *
 * Localbus non-cacheable
171
 * 0xe000_0000	0xe7ff_ffff	Promjet/free		128M non-cacheable
172
 * 0xe800_0000	0xefff_ffff	FLASH			128M non-cacheable
173
 * 0xffa0_0000	0xffaf_ffff	NAND			1M non-cacheable
174 175 176 177 178 179 180 181
 * 0xffdf_0000	0xffdf_7fff	PIXIS			32K non-cacheable TLB0
 * 0xffd0_0000	0xffd0_3fff	L1 for stack		16K Cacheable TLB0
 * 0xffe0_0000	0xffef_ffff	CCSR			1M non-cacheable
 */

/*
 * Local Bus Definitions
 */
182
#define CONFIG_SYS_FLASH_BASE		0xe0000000	/* start of FLASH 128M */
183 184 185
#ifdef CONFIG_PHYS_64BIT
#define CONFIG_SYS_FLASH_BASE_PHYS	0xfe0000000ull
#else
186
#define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
187
#endif
188

M
Mingkai Hu 已提交
189
#define CONFIG_FLASH_BR_PRELIM \
190
	(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) | BR_PS_16 | BR_V)
M
Mingkai Hu 已提交
191
#define CONFIG_FLASH_OR_PRELIM	0xf8000ff7
192

193 194 195
#define CONFIG_SYS_BR1_PRELIM \
		(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
		 | BR_PS_16 | BR_V)
196
#define CONFIG_SYS_OR1_PRELIM	0xf8000ff7
197

198 199
#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, \
				      CONFIG_SYS_FLASH_BASE_PHYS }
200
#define CONFIG_SYS_FLASH_QUIET_TEST
201 202
#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */

203 204
#define CONFIG_SYS_MAX_FLASH_BANKS	2	/* number of banks */
#define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
205
#undef	CONFIG_SYS_FLASH_CHECKSUM
206 207
#define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
#define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
208

209
#if defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH)
M
Mingkai Hu 已提交
210
#define CONFIG_SYS_RAMBOOT
211
#define CONFIG_SYS_EXTRA_ENV_RELOC
M
Mingkai Hu 已提交
212 213 214 215
#else
#undef CONFIG_SYS_RAMBOOT
#endif

216
#define CONFIG_FLASH_CFI_DRIVER
217 218 219
#define CONFIG_SYS_FLASH_CFI
#define CONFIG_SYS_FLASH_EMPTY_INFO
#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
220 221 222

#define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */

223
#define CONFIG_HWCONFIG			/* enable hwconfig */
224 225
#define CONFIG_FSL_PIXIS	1	/* use common PIXIS code */
#define PIXIS_BASE	0xffdf0000	/* PIXIS registers */
226 227 228
#ifdef CONFIG_PHYS_64BIT
#define PIXIS_BASE_PHYS	0xfffdf0000ull
#else
229
#define PIXIS_BASE_PHYS	PIXIS_BASE
230
#endif
231

232
#define CONFIG_SYS_BR3_PRELIM	(BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
233
#define CONFIG_SYS_OR3_PRELIM	0xffffeff7	/* 32KB but only 4k mapped */
234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249

#define PIXIS_ID		0x0	/* Board ID at offset 0 */
#define PIXIS_VER		0x1	/* Board version at offset 1 */
#define PIXIS_PVER		0x2	/* PIXIS FPGA version at offset 2 */
#define PIXIS_CSR   		0x3	/* PIXIS General control/status register */
#define PIXIS_RST		0x4	/* PIXIS Reset Control register */
#define PIXIS_PWR		0x5	/* PIXIS Power status register */
#define PIXIS_AUX		0x6	/* Auxiliary 1 register */
#define PIXIS_SPD		0x7	/* Register for SYSCLK speed */
#define PIXIS_AUX2		0x8	/* Auxiliary 2 register */
#define PIXIS_VCTL		0x10	/* VELA Control Register */
#define PIXIS_VSTAT		0x11	/* VELA Status Register */
#define PIXIS_VCFGEN0		0x12	/* VELA Config Enable 0 */
#define PIXIS_VCFGEN1		0x13	/* VELA Config Enable 1 */
#define PIXIS_VCORE0	 	0x14	/* VELA VCORE0 Register */
#define PIXIS_VBOOT		0x16	/* VELA VBOOT Register */
250 251 252 253 254 255 256
#define PIXIS_VBOOT_LBMAP	0xe0	/* VBOOT - CFG_LBMAP */
#define PIXIS_VBOOT_LBMAP_NOR0	0x00	/* cfg_lbmap - boot from NOR 0 */
#define PIXIS_VBOOT_LBMAP_NOR1	0x01	/* cfg_lbmap - boot from NOR 1 */
#define PIXIS_VBOOT_LBMAP_NOR2	0x02	/* cfg_lbmap - boot from NOR 2 */
#define PIXIS_VBOOT_LBMAP_NOR3	0x03	/* cfg_lbmap - boot from NOR 3 */
#define PIXIS_VBOOT_LBMAP_PJET	0x04	/* cfg_lbmap - boot from projet */
#define PIXIS_VBOOT_LBMAP_NAND	0x05	/* cfg_lbmap - boot from NAND */
257 258 259 260 261 262 263 264 265 266 267 268
#define PIXIS_VSPEED0		0x17	/* VELA VSpeed 0 */
#define PIXIS_VSPEED1		0x18	/* VELA VSpeed 1 */
#define PIXIS_VSPEED2		0x19	/* VELA VSpeed 2 */
#define PIXIS_VSYSCLK0		0x1A	/* VELA SYSCLK0 Register */
#define PIXIS_VSYSCLK1		0x1B	/* VELA SYSCLK1 Register */
#define PIXIS_VSYSCLK2		0x1C	/* VELA SYSCLK2 Register */
#define PIXIS_VDDRCLK0		0x1D	/* VELA DDRCLK0 Register */
#define PIXIS_VDDRCLK1		0x1E	/* VELA DDRCLK1 Register */
#define PIXIS_VDDRCLK2		0x1F	/* VELA DDRCLK2 Register */
#define PIXIS_VWATCH		0x24    /* Watchdog Register */
#define PIXIS_LED		0x25    /* LED Register */

M
Mingkai Hu 已提交
269 270
#define PIXIS_SPD_SYSCLK	0x7	/* SYSCLK option */

271 272 273
/* old pixis referenced names */
#define PIXIS_VCLKH		0x19	/* VELA VCLKH register */
#define PIXIS_VCLKL		0x1A	/* VELA VCLKL register */
274
#define CONFIG_SYS_PIXIS_VBOOT_MASK	0x4e
275

276 277
#define CONFIG_SYS_INIT_RAM_LOCK	1
#define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000	/* Initial L1 address */
278
#define CONFIG_SYS_INIT_RAM_SIZE	0x00004000	/* Size of used area in RAM */
279

280
#define CONFIG_SYS_GBL_DATA_OFFSET \
281
		(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
282
#define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
283

284 285
#define CONFIG_SYS_MONITOR_LEN	(256 * 1024) /* Reserve 256 kB for Mon */
#define CONFIG_SYS_MALLOC_LEN	(1024 * 1024)	/* Reserved for malloc */
286

M
Mingkai Hu 已提交
287
#ifndef CONFIG_NAND_SPL
288 289 290 291 292 293
#define CONFIG_SYS_NAND_BASE		0xffa00000
#ifdef CONFIG_PHYS_64BIT
#define CONFIG_SYS_NAND_BASE_PHYS	0xfffa00000ull
#else
#define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
#endif
M
Mingkai Hu 已提交
294 295 296 297 298 299 300 301
#else
#define CONFIG_SYS_NAND_BASE		0xfff00000
#ifdef CONFIG_PHYS_64BIT
#define CONFIG_SYS_NAND_BASE_PHYS	0xffff00000ull
#else
#define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
#endif
#endif
302 303 304 305 306 307 308 309 310
#define CONFIG_SYS_NAND_BASE_LIST     { CONFIG_SYS_NAND_BASE,\
				CONFIG_SYS_NAND_BASE + 0x40000, \
				CONFIG_SYS_NAND_BASE + 0x80000, \
				CONFIG_SYS_NAND_BASE + 0xC0000}
#define CONFIG_SYS_MAX_NAND_DEVICE	4
#define CONFIG_CMD_NAND		1
#define CONFIG_NAND_FSL_ELBC	1
#define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)

M
Mingkai Hu 已提交
311 312
/* NAND boot: 4K NAND loader config */
#define CONFIG_SYS_NAND_SPL_SIZE	0x1000
313
#define CONFIG_SYS_NAND_U_BOOT_SIZE	((768 << 10) - 0x2000)
M
Mingkai Hu 已提交
314 315 316 317 318 319 320
#define CONFIG_SYS_NAND_U_BOOT_DST	(CONFIG_SYS_INIT_L2_ADDR)
#define CONFIG_SYS_NAND_U_BOOT_START \
		(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
#define CONFIG_SYS_NAND_U_BOOT_OFFS	(0)
#define CONFIG_SYS_NAND_U_BOOT_RELOC	(CONFIG_SYS_INIT_L2_END - 0x2000)
#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)

321
/* NAND flash config */
322
#define CONFIG_SYS_NAND_BR_PRELIM \
323 324 325 326 327
		(BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
		| (2<<BR_DECC_SHIFT)	/* Use HW ECC */ \
		| BR_PS_8		/* Port Size = 8 bit */ \
		| BR_MS_FCM		/* MSEL = FCM */ \
		| BR_V)			/* valid */
328
#define CONFIG_SYS_NAND_OR_PRELIM	(0xFFFC0000	/* length 256K */ \
329 330 331 332 333 334 335 336
		| OR_FCM_PGS		/* Large Page*/ \
		| OR_FCM_CSCT \
		| OR_FCM_CST \
		| OR_FCM_CHT \
		| OR_FCM_SCY_1 \
		| OR_FCM_TRLX \
		| OR_FCM_EHTR)

M
Mingkai Hu 已提交
337 338
#define CONFIG_SYS_BR0_PRELIM  CONFIG_FLASH_BR_PRELIM	/* NOR Base Address */
#define CONFIG_SYS_OR0_PRELIM  CONFIG_FLASH_OR_PRELIM	/* NOR Options */
339 340
#define CONFIG_SYS_BR2_PRELIM  CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
#define CONFIG_SYS_OR2_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
341 342

#define CONFIG_SYS_BR4_PRELIM \
343
		(BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x40000) \
344 345 346 347
		| (2<<BR_DECC_SHIFT)	/* Use HW ECC */ \
		| BR_PS_8		/* Port Size = 8 bit */ \
		| BR_MS_FCM		/* MSEL = FCM */ \
		| BR_V)			/* valid */
348
#define CONFIG_SYS_OR4_PRELIM	CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
349
#define CONFIG_SYS_BR5_PRELIM \
350
		(BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x80000) \
351 352 353 354
		| (2<<BR_DECC_SHIFT)	/* Use HW ECC */ \
		| BR_PS_8		/* Port Size = 8 bit */ \
		| BR_MS_FCM		/* MSEL = FCM */ \
		| BR_V)			/* valid */
355
#define CONFIG_SYS_OR5_PRELIM	CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
356 357

#define CONFIG_SYS_BR6_PRELIM \
358
		(BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0xc0000) \
359 360 361 362
		| (2<<BR_DECC_SHIFT)	/* Use HW ECC */ \
		| BR_PS_8		/* Port Size = 8 bit */ \
		| BR_MS_FCM		/* MSEL = FCM */ \
		| BR_V)			/* valid */
363
#define CONFIG_SYS_OR6_PRELIM	CONFIG_SYS_NAND_OR_PRELIM	/* NAND Options */
364

365 366 367 368 369
/* Serial Port - controlled on board with jumper J8
 * open - index 2
 * shorted - index 1
 */
#define CONFIG_CONS_INDEX	1
370 371 372
#define CONFIG_SYS_NS16550_SERIAL
#define CONFIG_SYS_NS16550_REG_SIZE	1
#define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
373 374 375
#ifdef CONFIG_NAND_SPL
#define CONFIG_NS16550_MIN_FUNCTIONS
#endif
376

377
#define CONFIG_SYS_BAUDRATE_TABLE	\
378 379
	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}

380 381
#define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR + 0x4500)
#define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR + 0x4600)
382 383 384 385

/*
 * I2C
 */
386 387 388 389 390 391 392 393 394
#define CONFIG_SYS_I2C
#define CONFIG_SYS_I2C_FSL
#define CONFIG_SYS_FSL_I2C_SPEED	400000
#define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
#define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
#define CONFIG_SYS_FSL_I2C2_SPEED	400000
#define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
#define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
#define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x29} }
395 396 397 398

/*
 * I2C2 EEPROM
 */
399 400
#define CONFIG_ID_EEPROM
#ifdef CONFIG_ID_EEPROM
401
#define CONFIG_SYS_I2C_EEPROM_NXID
402
#endif
403 404 405
#define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
#define CONFIG_SYS_EEPROM_BUS_NUM	1
406

407 408 409 410 411 412 413 414 415 416
/*
 * eSPI - Enhanced SPI
 */
#define CONFIG_HARD_SPI

#if defined(CONFIG_SPI_FLASH)
#define CONFIG_SF_DEFAULT_SPEED	10000000
#define CONFIG_SF_DEFAULT_MODE	0
#endif

417 418 419 420 421
/*
 * General PCI
 * Memory space is mapped 1-1, but I/O space must start from 0.
 */

422
#define CONFIG_SYS_PCI1_MEM_VIRT	0x80000000
423 424 425 426
#ifdef CONFIG_PHYS_64BIT
#define CONFIG_SYS_PCI1_MEM_BUS		0xf0000000
#define CONFIG_SYS_PCI1_MEM_PHYS	0xc00000000ull
#else
427 428
#define CONFIG_SYS_PCI1_MEM_BUS		0x80000000
#define CONFIG_SYS_PCI1_MEM_PHYS	0x80000000
429
#endif
430
#define CONFIG_SYS_PCI1_MEM_SIZE	0x10000000	/* 256M */
431 432 433 434 435 436 437 438
#define CONFIG_SYS_PCI1_IO_VIRT		0xffc00000
#define CONFIG_SYS_PCI1_IO_BUS		0x00000000
#ifdef CONFIG_PHYS_64BIT
#define CONFIG_SYS_PCI1_IO_PHYS		0xfffc00000ull
#else
#define CONFIG_SYS_PCI1_IO_PHYS		0xffc00000
#endif
#define CONFIG_SYS_PCI1_IO_SIZE		0x00010000	/* 64k */
439 440

/* controller 1, Slot 1, tgtid 1, Base address a000 */
441
#define CONFIG_SYS_PCIE1_NAME		"Slot 1"
442
#define CONFIG_SYS_PCIE1_MEM_VIRT	0x90000000
443 444 445 446
#ifdef CONFIG_PHYS_64BIT
#define CONFIG_SYS_PCIE1_MEM_BUS	0xf8000000
#define CONFIG_SYS_PCIE1_MEM_PHYS	0xc10000000ull
#else
447
#define CONFIG_SYS_PCIE1_MEM_BUS	0x90000000
448
#define CONFIG_SYS_PCIE1_MEM_PHYS	0x90000000
449
#endif
450
#define CONFIG_SYS_PCIE1_MEM_SIZE	0x08000000	/* 128M */
451
#define CONFIG_SYS_PCIE1_IO_VIRT	0xffc10000
452 453 454 455
#define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
#ifdef CONFIG_PHYS_64BIT
#define CONFIG_SYS_PCIE1_IO_PHYS	0xfffc10000ull
#else
456
#define CONFIG_SYS_PCIE1_IO_PHYS	0xffc10000
457
#endif
458
#define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
459 460

/* controller 2, Slot 2, tgtid 2, Base address 9000 */
461
#define CONFIG_SYS_PCIE2_NAME		"Slot 2"
462
#define CONFIG_SYS_PCIE2_MEM_VIRT	0x98000000
463 464 465 466
#ifdef CONFIG_PHYS_64BIT
#define CONFIG_SYS_PCIE2_MEM_BUS	0xf8000000
#define CONFIG_SYS_PCIE2_MEM_PHYS	0xc18000000ull
#else
467
#define CONFIG_SYS_PCIE2_MEM_BUS	0x98000000
468
#define CONFIG_SYS_PCIE2_MEM_PHYS	0x98000000
469
#endif
470
#define CONFIG_SYS_PCIE2_MEM_SIZE	0x08000000	/* 128M */
471
#define CONFIG_SYS_PCIE2_IO_VIRT	0xffc20000
472 473 474 475
#define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
#ifdef CONFIG_PHYS_64BIT
#define CONFIG_SYS_PCIE2_IO_PHYS	0xfffc20000ull
#else
476
#define CONFIG_SYS_PCIE2_IO_PHYS	0xffc20000
477
#endif
478
#define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
479 480

/* controller 3, direct to uli, tgtid 3, Base address 8000 */
481
#define CONFIG_SYS_PCIE3_NAME		"Slot 3"
482
#define CONFIG_SYS_PCIE3_MEM_VIRT	0xa0000000
483 484 485 486
#ifdef CONFIG_PHYS_64BIT
#define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
#define CONFIG_SYS_PCIE3_MEM_PHYS	0xc20000000ull
#else
487
#define CONFIG_SYS_PCIE3_MEM_BUS	0xa0000000
488
#define CONFIG_SYS_PCIE3_MEM_PHYS	0xa0000000
489
#endif
490
#define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
491
#define CONFIG_SYS_PCIE3_IO_VIRT	0xffc30000
492 493 494 495
#define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
#ifdef CONFIG_PHYS_64BIT
#define CONFIG_SYS_PCIE3_IO_PHYS	0xfffc30000ull
#else
496
#define CONFIG_SYS_PCIE3_IO_PHYS	0xffc30000
497
#endif
498
#define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
499 500 501 502 503 504

#if defined(CONFIG_PCI)

#define CONFIG_PCI_PNP			/* do pci plug-and-play */

/*PCIE video card used*/
505
#define VIDEO_IO_OFFSET		CONFIG_SYS_PCIE3_IO_VIRT
506 507

/*PCI video card used*/
508
/*#define VIDEO_IO_OFFSET	CONFIG_SYS_PCI1_IO_VIRT*/
509 510 511 512 513 514 515 516 517 518 519

/* video */
#define CONFIG_VIDEO

#if defined(CONFIG_VIDEO)
#define CONFIG_BIOSEMU
#define CONFIG_CFB_CONSOLE
#define CONFIG_VIDEO_SW_CURSOR
#define CONFIG_VGA_AS_SINGLE_DEVICE
#define CONFIG_ATI_RADEON_FB
#define CONFIG_VIDEO_LOGO
520
#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE3_IO_VIRT
521 522 523 524 525 526
#endif

#undef CONFIG_EEPRO100
#undef CONFIG_TULIP

#ifndef CONFIG_PCI_PNP
527 528
	#define PCI_ENET0_IOADDR	CONFIG_SYS_PCI1_IO_BUS
	#define PCI_ENET0_MEMADDR	CONFIG_SYS_PCI1_IO_BUS
529 530 531 532 533 534 535 536 537 538 539
	#define PCI_IDSEL_NUMBER	0x11	/* IDSEL = AD11 */
#endif

#define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */

#endif	/* CONFIG_PCI */

/* SATA */
#define CONFIG_LIBATA
#define CONFIG_FSL_SATA

540
#define CONFIG_SYS_SATA_MAX_DEVICE	2
541
#define CONFIG_SATA1
542 543
#define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
#define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
544
#define CONFIG_SATA2
545 546
#define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
#define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563

#ifdef CONFIG_FSL_SATA
#define CONFIG_LBA48
#define CONFIG_CMD_SATA
#define CONFIG_DOS_PARTITION
#define CONFIG_CMD_EXT2
#endif

#if defined(CONFIG_TSEC_ENET)

#define CONFIG_MII		1	/* MII PHY management */
#define CONFIG_MII_DEFAULT_TSEC	1	/* Allow unregistered phys */
#define CONFIG_TSEC1	1
#define CONFIG_TSEC1_NAME	"eTSEC1"
#define CONFIG_TSEC3	1
#define CONFIG_TSEC3_NAME	"eTSEC3"

564 565 566
#define CONFIG_FSL_SGMII_RISER	1
#define SGMII_RISER_PHY_OFFSET	0x1c

567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584
#define TSEC1_PHY_ADDR		1	/* TSEC1 -> PHY1 */
#define TSEC3_PHY_ADDR		0	/* TSEC3 -> PHY0 */

#define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
#define TSEC3_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)

#define TSEC1_PHYIDX		0
#define TSEC3_PHYIDX		0

#define CONFIG_ETHPRIME		"eTSEC1"

#define CONFIG_PHY_GIGE		1	/* Include GbE speed/duplex detection */

#endif	/* CONFIG_TSEC_ENET */

/*
 * Environment
 */
M
Mingkai Hu 已提交
585 586

#if defined(CONFIG_SYS_RAMBOOT)
587
#if defined(CONFIG_RAMBOOT_SPIFLASH)
588 589 590 591 592 593 594 595 596 597
#define CONFIG_ENV_IS_IN_SPI_FLASH
#define CONFIG_ENV_SPI_BUS	0
#define CONFIG_ENV_SPI_CS	0
#define CONFIG_ENV_SPI_MAX_HZ	10000000
#define CONFIG_ENV_SPI_MODE	0
#define CONFIG_ENV_SIZE		0x2000	/* 8KB */
#define CONFIG_ENV_OFFSET	0xF0000
#define CONFIG_ENV_SECT_SIZE	0x10000
#elif defined(CONFIG_RAMBOOT_SDCARD)
#define CONFIG_ENV_IS_IN_MMC
598
#define CONFIG_FSL_FIXED_MMC_LOCATION
599 600 601
#define CONFIG_ENV_SIZE		0x2000
#define CONFIG_SYS_MMC_ENV_DEV  0
#else
M
Mingkai Hu 已提交
602 603 604
	#define CONFIG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
	#define CONFIG_ENV_SIZE		0x2000
M
Mingkai Hu 已提交
605
#endif
606
#else
M
Mingkai Hu 已提交
607 608 609 610
	#define CONFIG_ENV_IS_IN_FLASH	1
	#define CONFIG_ENV_ADDR	(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
	#define CONFIG_ENV_SIZE		0x2000
	#define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
611 612 613
#endif

#define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
614
#define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
615 616 617 618 619 620

/*
 * Command line configuration.
 */
#define CONFIG_CMD_IRQ
#define CONFIG_CMD_MII
621
#define CONFIG_CMD_IRQ
B
Becky Bruce 已提交
622
#define CONFIG_CMD_REGINFO
623 624 625 626 627 628 629

#if defined(CONFIG_PCI)
#define CONFIG_CMD_PCI
#endif

#undef CONFIG_WATCHDOG			/* watchdog disabled */

630 631 632 633 634 635 636
#define CONFIG_MMC     1

#ifdef CONFIG_MMC
#define CONFIG_FSL_ESDHC
#define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC85xx_ESDHC_ADDR
#define CONFIG_CMD_MMC
#define CONFIG_GENERIC_MMC
637 638 639 640 641
#endif

/*
 * USB
 */
642 643
#define CONFIG_HAS_FSL_MPH_USB
#ifdef CONFIG_HAS_FSL_MPH_USB
644 645 646 647 648 649 650
#define CONFIG_USB_EHCI

#ifdef CONFIG_USB_EHCI
#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
#define CONFIG_USB_EHCI_FSL
#define CONFIG_USB_STORAGE
#endif
651
#endif
652 653

#if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI)
654 655 656 657 658
#define CONFIG_CMD_EXT2
#define CONFIG_CMD_FAT
#define CONFIG_DOS_PARTITION
#endif

659 660 661
/*
 * Miscellaneous configurable options
 */
662
#define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
663
#define CONFIG_CMDLINE_EDITING			/* Command-line editing */
664
#define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
665
#define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
666
#if defined(CONFIG_CMD_KGDB)
667
#define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
668
#else
669
#define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
670
#endif
671 672
#define CONFIG_SYS_PBSIZE	(CONFIG_SYS_CBSIZE \
		+ sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */
673
#define CONFIG_SYS_MAXARGS	16		/* max number of command args */
674
#define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
675 676 677

/*
 * For booting Linux, the board info and command line data
678
 * have to be in the first 64 MB of memory, since this is
679 680
 * the maximum mapped by the Linux kernel during initialization.
 */
681 682
#define CONFIG_SYS_BOOTMAPSZ	(64 << 20) /* Initial Memory map for Linux */
#define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702

#if defined(CONFIG_CMD_KGDB)
#define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
#endif

/*
 * Environment Configuration
 */

/* The mac addresses for all ethernet interface */
#if defined(CONFIG_TSEC_ENET)
#define CONFIG_HAS_ETH0
#define CONFIG_HAS_ETH1
#define CONFIG_HAS_ETH2
#define CONFIG_HAS_ETH3
#endif

#define CONFIG_IPADDR		192.168.1.254

#define CONFIG_HOSTNAME		unknown
703
#define CONFIG_ROOTPATH		"/opt/nfsroot"
704
#define CONFIG_BOOTFILE		"uImage"
705
#define CONFIG_UBOOTPATH	u-boot.bin /* U-Boot image on TFTP server */
706 707 708 709 710 711 712 713 714 715 716 717 718 719

#define CONFIG_SERVERIP		192.168.1.1
#define CONFIG_GATEWAYIP	192.168.1.1
#define CONFIG_NETMASK		255.255.255.0

/* default location for tftp and bootm */
#define CONFIG_LOADADDR		1000000

#define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
#undef  CONFIG_BOOTARGS		/* the boot command will set bootargs */

#define CONFIG_BAUDRATE	115200

#define	CONFIG_EXTRA_ENV_SETTINGS				\
720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739
"netdev=eth0\0"						\
"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"			\
"tftpflash=tftpboot $loadaddr $uboot; "			\
	"protect off " __stringify(CONFIG_SYS_TEXT_BASE)	\
		" +$filesize; "	\
	"erase " __stringify(CONFIG_SYS_TEXT_BASE)		\
		" +$filesize; "	\
	"cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
		" $filesize; "	\
	"protect on " __stringify(CONFIG_SYS_TEXT_BASE)		\
		" +$filesize; "	\
	"cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
		" $filesize\0"	\
"consoledev=ttyS0\0"				\
"ramdiskaddr=2000000\0"			\
"ramdiskfile=8536ds/ramdisk.uboot\0"		\
"fdtaddr=c00000\0"				\
"fdtfile=8536ds/mpc8536ds.dtb\0"		\
"bdev=sda3\0"					\
"hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"
740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767

#define CONFIG_HDBOOT				\
 "setenv bootargs root=/dev/$bdev rw "		\
 "console=$consoledev,$baudrate $othbootargs;"	\
 "tftp $loadaddr $bootfile;"			\
 "tftp $fdtaddr $fdtfile;"			\
 "bootm $loadaddr - $fdtaddr"

#define CONFIG_NFSBOOTCOMMAND		\
 "setenv bootargs root=/dev/nfs rw "	\
 "nfsroot=$serverip:$rootpath "		\
 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
 "console=$consoledev,$baudrate $othbootargs;"	\
 "tftp $loadaddr $bootfile;"		\
 "tftp $fdtaddr $fdtfile;"		\
 "bootm $loadaddr - $fdtaddr"

#define CONFIG_RAMBOOTCOMMAND		\
 "setenv bootargs root=/dev/ram rw "	\
 "console=$consoledev,$baudrate $othbootargs;"	\
 "tftp $ramdiskaddr $ramdiskfile;"	\
 "tftp $loadaddr $bootfile;"		\
 "tftp $fdtaddr $fdtfile;"		\
 "bootm $loadaddr $ramdiskaddr $fdtaddr"

#define CONFIG_BOOTCOMMAND		CONFIG_HDBOOT

#endif	/* __CONFIG_H */