u-boot.lds.S 3.4 KB
Newer Older
1 2 3
/*
 * U-boot - u-boot.lds.S
 *
4
 * Copyright (c) 2005-2010 Analog Device Inc.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * (C) Copyright 2000-2004
 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
 *
 * See file CREDITS for list of people who contributed to this
 * project.
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License as
 * published by the Free Software Foundation; either version 2 of
 * the License, or (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
 * MA 02111-1307 USA
 */

#include <config.h>
#include <asm/blackfin.h>
#undef ALIGN
#undef ENTRY

33 34 35 36
#ifndef LDS_BOARD_TEXT
# define LDS_BOARD_TEXT
#endif

37 38 39 40 41 42 43 44 45 46 47
/* If we don't actually load anything into L1 data, this will avoid
 * a syntax error.  If we do actually load something into L1 data,
 * we'll get a linker memory load error (which is what we'd want).
 * This is here in the first place so we can quickly test building
 * for different CPU's which may lack non-cache L1 data.
 */
#ifndef L1_DATA_B_SRAM
# define L1_DATA_B_SRAM      CONFIG_SYS_MONITOR_BASE
# define L1_DATA_B_SRAM_SIZE 0
#endif

48 49 50 51 52 53 54
/* The 0xC offset is so we don't clobber the tiny LDR jump block. */
#ifdef CONFIG_BFIN_BOOTROM_USES_EVT1
# define L1_CODE_ORIGIN L1_INST_SRAM
#else
# define L1_CODE_ORIGIN L1_INST_SRAM + 0xC
#endif

55 56 57 58
OUTPUT_ARCH(bfin)

MEMORY
{
59
#if CONFIG_MEM_SIZE
60
	ram     : ORIGIN = CONFIG_SYS_MONITOR_BASE, LENGTH = CONFIG_SYS_MONITOR_LEN
61 62 63 64 65 66
# define ram_code ram
# define ram_data ram
#else
# define ram_code l1_code
# define ram_data l1_data
#endif
67
	l1_code : ORIGIN = L1_CODE_ORIGIN,          LENGTH = L1_INST_SRAM_SIZE
68 69 70 71 72 73
	l1_data : ORIGIN = L1_DATA_B_SRAM,          LENGTH = L1_DATA_B_SRAM_SIZE
}

ENTRY(_start)
SECTIONS
{
74
	.text.pre :
75 76
	{
		cpu/blackfin/start.o (.text .text.*)
77 78

		LDS_BOARD_TEXT
79
	} >ram_code
80

81 82
	.text.init :
	{
83
		cpu/blackfin/initcode.o (.text .text.*)
84 85 86
	} >ram_code
	__initcode_lma = LOADADDR(.text.init);
	__initcode_len = SIZEOF(.text.init);
87

88 89
	.text :
	{
90
		*(.text .text.*)
91
	} >ram_code
92 93 94 95

	.rodata :
	{
		. = ALIGN(4);
96
		*(SORT_BY_ALIGNMENT(SORT_BY_NAME(.rodata*)))
97
		. = ALIGN(4);
98
	} >ram_data
99 100 101

	.data :
	{
M
Mike Frysinger 已提交
102
		. = ALIGN(4);
103 104 105 106 107 108
		*(.data .data.*)
		*(.data1)
		*(.sdata)
		*(.sdata2)
		*(.dynamic)
		CONSTRUCTORS
109
	} >ram_data
110 111 112 113 114 115

	.u_boot_cmd :
	{
		___u_boot_cmd_start = .;
		*(.u_boot_cmd)
		___u_boot_cmd_end = .;
116
	} >ram_data
117 118 119 120 121 122 123 124

	.text_l1 :
	{
		. = ALIGN(4);
		__stext_l1 = .;
		*(.l1.text)
		. = ALIGN(4);
		__etext_l1 = .;
125
	} >l1_code AT>ram_code
126 127 128
	__text_l1_lma = LOADADDR(.text_l1);
	__text_l1_len = SIZEOF(.text_l1);
	ASSERT (__text_l1_len <= L1_INST_SRAM_SIZE, "L1 text overflow!")
129 130 131 132 133 134 135 136 137

	.data_l1 :
	{
		. = ALIGN(4);
		__sdata_l1 = .;
		*(.l1.data)
		*(.l1.bss)
		. = ALIGN(4);
		__edata_l1 = .;
138
	} >l1_data AT>ram_data
139 140 141
	__data_l1_lma = LOADADDR(.data_l1);
	__data_l1_len = SIZEOF(.data_l1);
	ASSERT (__data_l1_len <= L1_DATA_B_SRAM_SIZE, "L1 data B overflow!")
142 143 144 145 146 147 148 149

	.bss :
	{
		. = ALIGN(4);
		*(.sbss) *(.scommon)
		*(.dynbss)
		*(.bss .bss.*)
		*(COMMON)
150
	} >ram_data
151 152
	__bss_vma = ADDR(.bss);
	__bss_len = SIZEOF(.bss);
153
}