MPC8313ERDB_NOR.h 13.0 KB
Newer Older
1
/* SPDX-License-Identifier: GPL-2.0+ */
S
Scott Wood 已提交
2
/*
3
 * Copyright (C) Freescale Semiconductor, Inc. 2006, 2010.
S
Scott Wood 已提交
4 5 6 7 8 9 10 11 12 13 14 15 16
 */
/*
 * mpc8313epb board configuration file
 */

#ifndef __CONFIG_H
#define __CONFIG_H

/*
 * High Level Configuration Options
 */
#define CONFIG_E300		1

S
Scott Wood 已提交
17 18 19 20
#ifndef CONFIG_SYS_MONITOR_BASE
#define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
#endif

21
#define CONFIG_PCI_INDIRECT_BRIDGE
22
#define CONFIG_FSL_ELBC 1
S
Scott Wood 已提交
23

24 25
/*
 * On-board devices
Y
York Sun 已提交
26 27 28
 *
 * TSEC1 is VSC switch
 * TSEC2 is SoC TSEC
29 30
 */
#define CONFIG_VSC7385_ENET
Y
York Sun 已提交
31
#define CONFIG_TSEC2
32

33
#define CONFIG_SYS_IMMR		0xE0000000
S
Scott Wood 已提交
34

35 36
#define CONFIG_SYS_MEMTEST_START	0x00001000
#define CONFIG_SYS_MEMTEST_END		0x07f00000
S
Scott Wood 已提交
37 38 39 40 41

/* Early revs of this board will lock up hard when attempting
 * to access the PMC registers, unless a JTAG debugger is
 * connected, or some resistor modifications are made.
 */
42
#define CONFIG_SYS_8313ERDB_BROKEN_PMC 1
S
Scott Wood 已提交
43

44 45
#define CONFIG_SYS_ACR_PIPE_DEP	3	/* Arbiter pipeline depth (0-3) */
#define CONFIG_SYS_ACR_RPTCNT		3	/* Arbiter repeat count (0-7) */
S
Scott Wood 已提交
46

47 48 49 50 51 52 53 54
/*
 * Device configurations
 */

/* Vitesse 7385 */

#ifdef CONFIG_VSC7385_ENET

Y
York Sun 已提交
55
#define CONFIG_TSEC1
56 57 58 59 60 61 62

/* The flash address and size of the VSC7385 firmware image */
#define CONFIG_VSC7385_IMAGE		0xFE7FE000
#define CONFIG_VSC7385_IMAGE_SIZE	8192

#endif

S
Scott Wood 已提交
63 64 65
/*
 * DDR Setup
 */
66
#define CONFIG_SYS_DDR_BASE		0x00000000 /* DDR is system memory*/
67 68
#define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_BASE
#define CONFIG_SYS_DDR_SDRAM_BASE	CONFIG_SYS_DDR_BASE
S
Scott Wood 已提交
69 70 71 72 73

/*
 * Manually set up DDR parameters, as this board does not
 * seem to have the SPD connected to I2C.
 */
74
#define CONFIG_SYS_DDR_SIZE	128		/* MB */
75
#define CONFIG_SYS_DDR_CS0_CONFIG	(CSCONFIG_EN \
76 77
				| CSCONFIG_ODT_RD_NEVER \
				| CSCONFIG_ODT_WR_ONLY_CURRENT \
78 79
				| CSCONFIG_ROW_BIT_13 \
				| CSCONFIG_COL_BIT_10)
80
				/* 0x80010102 */
S
Scott Wood 已提交
81

82
#define CONFIG_SYS_DDR_TIMING_3	0x00000000
83 84 85 86 87 88 89 90
#define CONFIG_SYS_DDR_TIMING_0	((0 << TIMING_CFG0_RWT_SHIFT) \
				| (0 << TIMING_CFG0_WRT_SHIFT) \
				| (0 << TIMING_CFG0_RRT_SHIFT) \
				| (0 << TIMING_CFG0_WWT_SHIFT) \
				| (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
				| (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
				| (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
				| (2 << TIMING_CFG0_MRS_CYC_SHIFT))
S
Scott Wood 已提交
91
				/* 0x00220802 */
92 93 94 95 96 97 98 99
#define CONFIG_SYS_DDR_TIMING_1	((3 << TIMING_CFG1_PRETOACT_SHIFT) \
				| (8 << TIMING_CFG1_ACTTOPRE_SHIFT) \
				| (3 << TIMING_CFG1_ACTTORW_SHIFT) \
				| (5 << TIMING_CFG1_CASLAT_SHIFT) \
				| (10 << TIMING_CFG1_REFREC_SHIFT) \
				| (3 << TIMING_CFG1_WRREC_SHIFT) \
				| (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
				| (2 << TIMING_CFG1_WRTORD_SHIFT))
100
				/* 0x3835a322 */
101 102 103 104 105 106 107
#define CONFIG_SYS_DDR_TIMING_2	((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
				| (5 << TIMING_CFG2_CPO_SHIFT) \
				| (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
				| (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
				| (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
				| (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
				| (6 << TIMING_CFG2_FOUR_ACT_SHIFT))
108
				/* 0x129048c6 */ /* P9-45,may need tuning */
109 110
#define CONFIG_SYS_DDR_INTERVAL	((1296 << SDRAM_INTERVAL_REFINT_SHIFT) \
				| (1280 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
111
				/* 0x05100500 */
S
Scott Wood 已提交
112
#if defined(CONFIG_DDR_2T_TIMING)
113
#define CONFIG_SYS_SDRAM_CFG	(SDRAM_CFG_SREN \
114
				| SDRAM_CFG_SDRAM_TYPE_DDR2 \
115 116 117
				| SDRAM_CFG_DBW_32 \
				| SDRAM_CFG_2T_EN)
				/* 0x43088000 */
S
Scott Wood 已提交
118
#else
119
#define CONFIG_SYS_SDRAM_CFG	(SDRAM_CFG_SREN \
120
				| SDRAM_CFG_SDRAM_TYPE_DDR2 \
121
				| SDRAM_CFG_DBW_32)
S
Scott Wood 已提交
122 123
				/* 0x43080000 */
#endif
124
#define CONFIG_SYS_SDRAM_CFG2		0x00401000
S
Scott Wood 已提交
125
/* set burst length to 8 for 32-bit data path */
126 127
#define CONFIG_SYS_DDR_MODE	((0x4448 << SDRAM_MODE_ESD_SHIFT) \
				| (0x0632 << SDRAM_MODE_SD_SHIFT))
128
				/* 0x44480632 */
129
#define CONFIG_SYS_DDR_MODE_2	0x8000C000
S
Scott Wood 已提交
130

131
#define CONFIG_SYS_DDR_CLK_CNTL	DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
S
Scott Wood 已提交
132
				/*0x02000000*/
133
#define CONFIG_SYS_DDRCDR_VALUE	(DDRCDR_EN \
S
Scott Wood 已提交
134 135
				| DDRCDR_PZ_NOMZ \
				| DDRCDR_NZ_NOMZ \
136
				| DDRCDR_M_ODR)
S
Scott Wood 已提交
137 138 139 140

/*
 * FLASH on the Local Bus
 */
141
#define CONFIG_SYS_FLASH_BASE		0xFE000000	/* start of FLASH   */
142
#define CONFIG_SYS_FLASH_SIZE		8	/* flash size in MB */
143
#define CONFIG_SYS_FLASH_PROTECTION	1	/* Use h/w Flash protection. */
144 145
#define CONFIG_SYS_FLASH_EMPTY_INFO		/* display empty sectors */

146
#define CONFIG_SYS_BR0_PRELIM	(CONFIG_SYS_FLASH_BASE \
147 148 149
					| BR_PS_16	/* 16 bit port */ \
					| BR_MS_GPCM	/* MSEL = GPCM */ \
					| BR_V)		/* valid */
150
#define CONFIG_SYS_OR0_PRELIM	(MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
S
Scott Wood 已提交
151 152 153
				| OR_GPCM_XACS \
				| OR_GPCM_SCY_9 \
				| OR_GPCM_EHTR \
154
				| OR_GPCM_EAD)
S
Scott Wood 已提交
155 156
				/* 0xFF006FF7	TODO SLOW 16 MB flash size */

157 158
#define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
#define CONFIG_SYS_MAX_FLASH_SECT	135	/* sectors per device */
S
Scott Wood 已提交
159

160 161
#define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
#define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
S
Scott Wood 已提交
162

163
#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) && \
164
	!defined(CONFIG_SPL_BUILD)
165
#define CONFIG_SYS_RAMBOOT
S
Scott Wood 已提交
166 167
#endif

168
#define CONFIG_SYS_INIT_RAM_LOCK	1
169 170
#define CONFIG_SYS_INIT_RAM_ADDR	0xFD000000	/* Initial RAM addr */
#define CONFIG_SYS_INIT_RAM_SIZE	0x1000	/* Size of used area in RAM*/
S
Scott Wood 已提交
171

172 173
#define CONFIG_SYS_GBL_DATA_OFFSET	\
			(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
174
#define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
S
Scott Wood 已提交
175

176
/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
177
#define CONFIG_SYS_MONITOR_LEN	(512 * 1024)	/* Reserve 512 kB for Mon */
178
#define CONFIG_SYS_MALLOC_LEN	(512 * 1024)	/* Reserved for malloc */
S
Scott Wood 已提交
179 180 181 182

/*
 * Local Bus LCRR and LBCR regs
 */
183 184
#define CONFIG_SYS_LCRR_EADC	LCRR_EADC_1
#define CONFIG_SYS_LCRR_CLKDIV	LCRR_CLKDIV_4
185 186 187
#define CONFIG_SYS_LBC_LBCR	(0x00040000 /* TODO */ \
				| (0xFF << LBCR_BMT_SHIFT) \
				| 0xF)	/* 0x0004ff0f */
S
Scott Wood 已提交
188

189 190
				/* LB refresh timer prescal, 266MHz/32 */
#define CONFIG_SYS_LBC_MRTPR	0x20000000  /*TODO */
S
Scott Wood 已提交
191

192
/* drivers/mtd/nand/nand.c */
193
#define CONFIG_SYS_NAND_BASE		0xE2800000
S
Scott Wood 已提交
194

195 196
#define CONFIG_MTD_PARTITION

197
#define CONFIG_SYS_MAX_NAND_DEVICE	1
S
Scott Wood 已提交
198
#define CONFIG_NAND_FSL_ELBC 1
199
#define CONFIG_SYS_NAND_BLOCK_SIZE 16384
200
#define CONFIG_SYS_NAND_WINDOW_SIZE (32 * 1024)
S
Scott Wood 已提交
201

202
#define CONFIG_SYS_BR1_PRELIM	(CONFIG_SYS_NAND_BASE \
203
				| BR_DECC_CHK_GEN	/* Use HW ECC */ \
204
				| BR_PS_8		/* 8 bit port */ \
205
				| BR_MS_FCM		/* MSEL = FCM */ \
206
				| BR_V)			/* valid */
207
#define CONFIG_SYS_OR1_PRELIM	\
208
				(P2SZ_TO_AM(CONFIG_SYS_NAND_WINDOW_SIZE) \
S
Scott Wood 已提交
209 210 211 212 213
				| OR_FCM_CSCT \
				| OR_FCM_CST \
				| OR_FCM_CHT \
				| OR_FCM_SCY_1 \
				| OR_FCM_TRLX \
214
				| OR_FCM_EHTR)
S
Scott Wood 已提交
215
				/* 0xFFFF8396 */
S
Scott Wood 已提交
216

217 218 219
/* Still needed for spl_minimal.c */
#define CONFIG_SYS_NAND_BR_PRELIM CONFIG_SYS_BR1_PRELIM
#define CONFIG_SYS_NAND_OR_PRELIM CONFIG_SYS_OR1_PRELIM
S
Scott Wood 已提交
220

221 222 223 224 225 226 227 228 229
/* local bus write LED / read status buffer (BCSR) mapping */
#define CONFIG_SYS_BCSR_ADDR		0xFA000000
#define CONFIG_SYS_BCSR_SIZE		(32 * 1024)	/* 0x00008000 */
					/* map at 0xFA000000 on LCS3 */
#define CONFIG_SYS_BR3_PRELIM		(CONFIG_SYS_BCSR_ADDR \
					| BR_PS_8	/* 8 bit port */ \
					| BR_MS_GPCM	/* MSEL = GPCM */ \
					| BR_V)		/* valid */
					/* 0xFA000801 */
230
#define CONFIG_SYS_OR3_PRELIM		(OR_AM_32KB \
231 232 233 234 235 236 237 238
					| OR_GPCM_CSNT \
					| OR_GPCM_ACS_DIV2 \
					| OR_GPCM_XACS \
					| OR_GPCM_SCY_15 \
					| OR_GPCM_TRLX_SET \
					| OR_GPCM_EHTR_SET \
					| OR_GPCM_EAD)
					/* 0xFFFF8FF7 */
239 240 241 242
/* Vitesse 7385 */

#ifdef CONFIG_VSC7385_ENET

243 244 245 246 247 248 249 250
					/* VSC7385 Base address on LCS2 */
#define CONFIG_SYS_VSC7385_BASE		0xF0000000
#define CONFIG_SYS_VSC7385_SIZE		(128 * 1024)	/* 0x00020000 */

#define CONFIG_SYS_BR2_PRELIM		(CONFIG_SYS_VSC7385_BASE \
					| BR_PS_8	/* 8 bit port */ \
					| BR_MS_GPCM	/* MSEL = GPCM */ \
					| BR_V)		/* valid */
251
#define CONFIG_SYS_OR2_PRELIM		(OR_AM_128KB \
252 253 254 255 256 257 258 259
					| OR_GPCM_CSNT \
					| OR_GPCM_XACS \
					| OR_GPCM_SCY_15 \
					| OR_GPCM_SETA \
					| OR_GPCM_TRLX_SET \
					| OR_GPCM_EHTR_SET \
					| OR_GPCM_EAD)
					/* 0xFFFE09FF */
260
#endif
S
Scott Wood 已提交
261

262 263
#define CONFIG_MPC83XX_GPIO 1

S
Scott Wood 已提交
264 265 266
/*
 * Serial Port
 */
267 268
#define CONFIG_SYS_NS16550_SERIAL
#define CONFIG_SYS_NS16550_REG_SIZE	1
S
Scott Wood 已提交
269

270
#define CONFIG_SYS_BAUDRATE_TABLE	\
S
Scott Wood 已提交
271 272
	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}

273 274
#define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_IMMR+0x4500)
#define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_IMMR+0x4600)
S
Scott Wood 已提交
275 276

/* I2C */
277 278 279 280 281 282 283 284 285
#define CONFIG_SYS_I2C
#define CONFIG_SYS_I2C_FSL
#define CONFIG_SYS_FSL_I2C_SPEED	400000
#define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
#define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
#define CONFIG_SYS_FSL_I2C2_SPEED	400000
#define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
#define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
#define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x69} }
S
Scott Wood 已提交
286 287 288 289 290

/*
 * General PCI
 * Addresses are mapped 1-1.
 */
291 292 293 294 295 296 297 298 299
#define CONFIG_SYS_PCI1_MEM_BASE	0x80000000
#define CONFIG_SYS_PCI1_MEM_PHYS	CONFIG_SYS_PCI1_MEM_BASE
#define CONFIG_SYS_PCI1_MEM_SIZE	0x10000000	/* 256M */
#define CONFIG_SYS_PCI1_MMIO_BASE	0x90000000
#define CONFIG_SYS_PCI1_MMIO_PHYS	CONFIG_SYS_PCI1_MMIO_BASE
#define CONFIG_SYS_PCI1_MMIO_SIZE	0x10000000	/* 256M */
#define CONFIG_SYS_PCI1_IO_BASE	0x00000000
#define CONFIG_SYS_PCI1_IO_PHYS	0xE2000000
#define CONFIG_SYS_PCI1_IO_SIZE	0x00100000	/* 1M */
S
Scott Wood 已提交
300

301
#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057	/* Motorola */
S
Scott Wood 已提交
302 303

/*
304
 * TSEC
S
Scott Wood 已提交
305 306
 */

307
#define CONFIG_GMII			/* MII PHY management */
S
Scott Wood 已提交
308

309 310
#ifdef CONFIG_TSEC1
#define CONFIG_HAS_ETH0
311
#define CONFIG_TSEC1_NAME	"TSEC0"
312
#define CONFIG_SYS_TSEC1_OFFSET	0x24000
313 314 315 316 317 318 319
#define TSEC1_PHY_ADDR		0x1c
#define TSEC1_FLAGS		TSEC_GIGABIT
#define TSEC1_PHYIDX		0
#endif

#ifdef CONFIG_TSEC2
#define CONFIG_HAS_ETH1
320
#define CONFIG_TSEC2_NAME	"TSEC1"
321
#define CONFIG_SYS_TSEC2_OFFSET	0x25000
322 323 324 325 326
#define TSEC2_PHY_ADDR		4
#define TSEC2_FLAGS		TSEC_GIGABIT
#define TSEC2_PHYIDX		0
#endif

S
Scott Wood 已提交
327 328 329 330 331 332 333
/* Options are: TSEC[0-1] */
#define CONFIG_ETHPRIME			"TSEC1"

/*
 * Configure on-board RTC
 */
#define CONFIG_RTC_DS1337
334
#define CONFIG_SYS_I2C_RTC_ADDR		0x68
S
Scott Wood 已提交
335 336 337 338

/*
 * Environment
 */
339
#if !defined(CONFIG_SYS_RAMBOOT)
340 341
	#define CONFIG_ENV_ADDR		\
			(CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
342 343
	#define CONFIG_ENV_SECT_SIZE	0x10000	/* 64K(one sector) for env */
	#define CONFIG_ENV_SIZE		0x2000
S
Scott Wood 已提交
344 345 346

/* Address and size of Redundant Environment Sector */
#else
347
	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
348
	#define CONFIG_ENV_SIZE		0x2000
S
Scott Wood 已提交
349 350 351
#endif

#define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
352
#define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
S
Scott Wood 已提交
353

354 355 356 357 358
/*
 * BOOTP options
 */
#define CONFIG_BOOTP_BOOTFILESIZE

359 360 361
/*
 * Command line configuration.
 */
S
Scott Wood 已提交
362 363 364 365

/*
 * Miscellaneous configurable options
 */
366 367
#define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
#define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
S
Scott Wood 已提交
368

369 370
				/* Boot Argument Buffer Size */
#define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE
S
Scott Wood 已提交
371 372 373

/*
 * For booting Linux, the board info and command line data
374
 * have to be in the first 256 MB of memory, since this is
S
Scott Wood 已提交
375 376
 * the maximum mapped by the Linux kernel during initialization.
 */
377 378
				/* Initial Memory map for Linux*/
#define CONFIG_SYS_BOOTMAPSZ	(256 << 20)
379
#define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
S
Scott Wood 已提交
380

381
#define CONFIG_SYS_RCWH_PCIHOST 0x80000000	/* PCIHOST  */
S
Scott Wood 已提交
382

383
#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0))
S
Scott Wood 已提交
384 385

/* System IO Config */
386
#define CONFIG_SYS_SICRH	(SICRH_TSOBI1 | SICRH_TSOBI2)	/* RGMII */
387 388
			/* Enable Internal USB Phy and GPIO on LCD Connector */
#define CONFIG_SYS_SICRL	(SICRL_USBDR_10 | SICRL_LBC)
S
Scott Wood 已提交
389

390 391
#define CONFIG_SYS_HID0_INIT	0x000000000
#define CONFIG_SYS_HID0_FINAL	(HID0_ENABLE_MACHINE_CHECK | \
392 393
				 HID0_ENABLE_INSTRUCTION_CACHE | \
				 HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
S
Scott Wood 已提交
394

395
#define CONFIG_SYS_HID2 HID2_HBE
S
Scott Wood 已提交
396 397 398 399 400 401

/*
 * Environment Configuration
 */
#define CONFIG_ENV_OVERWRITE

402
#define CONFIG_NETDEV		"eth1"
S
Scott Wood 已提交
403

404
#define CONFIG_HOSTNAME		"mpc8313erdb"
405
#define CONFIG_ROOTPATH		"/nfs/root/path"
406
#define CONFIG_BOOTFILE		"uImage"
407 408 409
				/* U-Boot image on TFTP server */
#define CONFIG_UBOOTPATH	"u-boot.bin"
#define CONFIG_FDTFILE		"mpc8313erdb.dtb"
S
Scott Wood 已提交
410

411 412
				/* default location for tftp and bootm */
#define CONFIG_LOADADDR		800000
S
Scott Wood 已提交
413 414

#define CONFIG_EXTRA_ENV_SETTINGS \
415
	"netdev=" CONFIG_NETDEV "\0"					\
S
Scott Wood 已提交
416
	"ethprime=TSEC1\0"						\
417
	"uboot=" CONFIG_UBOOTPATH "\0"					\
W
Wolfgang Denk 已提交
418
	"tftpflash=tftpboot $loadaddr $uboot; "				\
419 420 421 422 423 424 425 426 427 428
		"protect off " __stringify(CONFIG_SYS_TEXT_BASE)	\
			" +$filesize; "	\
		"erase " __stringify(CONFIG_SYS_TEXT_BASE)		\
			" +$filesize; "	\
		"cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
			" $filesize; "	\
		"protect on " __stringify(CONFIG_SYS_TEXT_BASE)		\
			" +$filesize; "	\
		"cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
			" $filesize\0"	\
429
	"fdtaddr=780000\0"						\
430
	"fdtfile=" CONFIG_FDTFILE "\0"					\
S
Scott Wood 已提交
431 432 433
	"console=ttyS0\0"						\
	"setbootargs=setenv bootargs "					\
		"root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
W
Wolfgang Denk 已提交
434
	"setipargs=setenv bootargs nfsroot=$serverip:$rootpath "	 \
435 436
		"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"\
							"$netdev:off " \
S
Scott Wood 已提交
437 438 439 440
		"root=$rootdev rw console=$console,$baudrate $othbootargs\0"

#define CONFIG_NFSBOOTCOMMAND						\
	"setenv rootdev /dev/nfs;"					\
W
Wolfgang Denk 已提交
441 442
	"run setbootargs;"						\
	"run setipargs;"						\
S
Scott Wood 已提交
443 444 445 446 447 448 449 450 451 452 453 454 455
	"tftp $loadaddr $bootfile;"					\
	"tftp $fdtaddr $fdtfile;"					\
	"bootm $loadaddr - $fdtaddr"

#define CONFIG_RAMBOOTCOMMAND						\
	"setenv rootdev /dev/ram;"					\
	"run setbootargs;"						\
	"tftp $ramdiskaddr $ramdiskfile;"				\
	"tftp $loadaddr $bootfile;"					\
	"tftp $fdtaddr $fdtfile;"					\
	"bootm $loadaddr $ramdiskaddr $fdtaddr"

#endif	/* __CONFIG_H */