MPC8313ERDB_NOR.h 17.1 KB
Newer Older
1
/* SPDX-License-Identifier: GPL-2.0+ */
S
Scott Wood 已提交
2
/*
3
 * Copyright (C) Freescale Semiconductor, Inc. 2006, 2010.
S
Scott Wood 已提交
4 5 6 7 8 9 10 11 12 13 14 15 16
 */
/*
 * mpc8313epb board configuration file
 */

#ifndef __CONFIG_H
#define __CONFIG_H

/*
 * High Level Configuration Options
 */
#define CONFIG_E300		1

S
Scott Wood 已提交
17 18 19 20
#ifndef CONFIG_SYS_MONITOR_BASE
#define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
#endif

21
#define CONFIG_PCI_INDIRECT_BRIDGE
22
#define CONFIG_FSL_ELBC 1
S
Scott Wood 已提交
23

24 25
/*
 * On-board devices
Y
York Sun 已提交
26 27 28
 *
 * TSEC1 is VSC switch
 * TSEC2 is SoC TSEC
29 30
 */
#define CONFIG_VSC7385_ENET
Y
York Sun 已提交
31
#define CONFIG_TSEC2
32

33
#ifdef CONFIG_SYS_66MHZ
34
#define CONFIG_83XX_CLKIN	66666667	/* in Hz */
35
#elif defined(CONFIG_SYS_33MHZ)
36
#define CONFIG_83XX_CLKIN	33333333	/* in Hz */
S
Scott Wood 已提交
37 38 39 40 41 42
#else
#error Unknown oscillator frequency.
#endif

#define CONFIG_SYS_CLK_FREQ	CONFIG_83XX_CLKIN

43
#define CONFIG_SYS_IMMR		0xE0000000
S
Scott Wood 已提交
44

45 46
#define CONFIG_SYS_MEMTEST_START	0x00001000
#define CONFIG_SYS_MEMTEST_END		0x07f00000
S
Scott Wood 已提交
47 48 49 50 51

/* Early revs of this board will lock up hard when attempting
 * to access the PMC registers, unless a JTAG debugger is
 * connected, or some resistor modifications are made.
 */
52
#define CONFIG_SYS_8313ERDB_BROKEN_PMC 1
S
Scott Wood 已提交
53

54 55
#define CONFIG_SYS_ACR_PIPE_DEP	3	/* Arbiter pipeline depth (0-3) */
#define CONFIG_SYS_ACR_RPTCNT		3	/* Arbiter repeat count (0-7) */
S
Scott Wood 已提交
56

57 58 59 60 61 62 63 64
/*
 * Device configurations
 */

/* Vitesse 7385 */

#ifdef CONFIG_VSC7385_ENET

Y
York Sun 已提交
65
#define CONFIG_TSEC1
66 67 68 69 70 71 72

/* The flash address and size of the VSC7385 firmware image */
#define CONFIG_VSC7385_IMAGE		0xFE7FE000
#define CONFIG_VSC7385_IMAGE_SIZE	8192

#endif

S
Scott Wood 已提交
73 74 75
/*
 * DDR Setup
 */
76
#define CONFIG_SYS_DDR_BASE		0x00000000 /* DDR is system memory*/
77 78
#define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_BASE
#define CONFIG_SYS_DDR_SDRAM_BASE	CONFIG_SYS_DDR_BASE
S
Scott Wood 已提交
79 80 81 82 83

/*
 * Manually set up DDR parameters, as this board does not
 * seem to have the SPD connected to I2C.
 */
84
#define CONFIG_SYS_DDR_SIZE	128		/* MB */
85
#define CONFIG_SYS_DDR_CS0_CONFIG	(CSCONFIG_EN \
86 87
				| CSCONFIG_ODT_RD_NEVER \
				| CSCONFIG_ODT_WR_ONLY_CURRENT \
88 89
				| CSCONFIG_ROW_BIT_13 \
				| CSCONFIG_COL_BIT_10)
90
				/* 0x80010102 */
S
Scott Wood 已提交
91

92
#define CONFIG_SYS_DDR_TIMING_3	0x00000000
93 94 95 96 97 98 99 100
#define CONFIG_SYS_DDR_TIMING_0	((0 << TIMING_CFG0_RWT_SHIFT) \
				| (0 << TIMING_CFG0_WRT_SHIFT) \
				| (0 << TIMING_CFG0_RRT_SHIFT) \
				| (0 << TIMING_CFG0_WWT_SHIFT) \
				| (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
				| (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
				| (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
				| (2 << TIMING_CFG0_MRS_CYC_SHIFT))
S
Scott Wood 已提交
101
				/* 0x00220802 */
102 103 104 105 106 107 108 109
#define CONFIG_SYS_DDR_TIMING_1	((3 << TIMING_CFG1_PRETOACT_SHIFT) \
				| (8 << TIMING_CFG1_ACTTOPRE_SHIFT) \
				| (3 << TIMING_CFG1_ACTTORW_SHIFT) \
				| (5 << TIMING_CFG1_CASLAT_SHIFT) \
				| (10 << TIMING_CFG1_REFREC_SHIFT) \
				| (3 << TIMING_CFG1_WRREC_SHIFT) \
				| (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
				| (2 << TIMING_CFG1_WRTORD_SHIFT))
110
				/* 0x3835a322 */
111 112 113 114 115 116 117
#define CONFIG_SYS_DDR_TIMING_2	((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
				| (5 << TIMING_CFG2_CPO_SHIFT) \
				| (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
				| (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
				| (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
				| (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
				| (6 << TIMING_CFG2_FOUR_ACT_SHIFT))
118
				/* 0x129048c6 */ /* P9-45,may need tuning */
119 120
#define CONFIG_SYS_DDR_INTERVAL	((1296 << SDRAM_INTERVAL_REFINT_SHIFT) \
				| (1280 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
121
				/* 0x05100500 */
S
Scott Wood 已提交
122
#if defined(CONFIG_DDR_2T_TIMING)
123
#define CONFIG_SYS_SDRAM_CFG	(SDRAM_CFG_SREN \
124
				| SDRAM_CFG_SDRAM_TYPE_DDR2 \
125 126 127
				| SDRAM_CFG_DBW_32 \
				| SDRAM_CFG_2T_EN)
				/* 0x43088000 */
S
Scott Wood 已提交
128
#else
129
#define CONFIG_SYS_SDRAM_CFG	(SDRAM_CFG_SREN \
130
				| SDRAM_CFG_SDRAM_TYPE_DDR2 \
131
				| SDRAM_CFG_DBW_32)
S
Scott Wood 已提交
132 133
				/* 0x43080000 */
#endif
134
#define CONFIG_SYS_SDRAM_CFG2		0x00401000
S
Scott Wood 已提交
135
/* set burst length to 8 for 32-bit data path */
136 137
#define CONFIG_SYS_DDR_MODE	((0x4448 << SDRAM_MODE_ESD_SHIFT) \
				| (0x0632 << SDRAM_MODE_SD_SHIFT))
138
				/* 0x44480632 */
139
#define CONFIG_SYS_DDR_MODE_2	0x8000C000
S
Scott Wood 已提交
140

141
#define CONFIG_SYS_DDR_CLK_CNTL	DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
S
Scott Wood 已提交
142
				/*0x02000000*/
143
#define CONFIG_SYS_DDRCDR_VALUE	(DDRCDR_EN \
S
Scott Wood 已提交
144 145
				| DDRCDR_PZ_NOMZ \
				| DDRCDR_NZ_NOMZ \
146
				| DDRCDR_M_ODR)
S
Scott Wood 已提交
147 148 149 150

/*
 * FLASH on the Local Bus
 */
151
#define CONFIG_SYS_FLASH_BASE		0xFE000000	/* start of FLASH   */
152
#define CONFIG_SYS_FLASH_SIZE		8	/* flash size in MB */
153
#define CONFIG_SYS_FLASH_PROTECTION	1	/* Use h/w Flash protection. */
154 155
#define CONFIG_SYS_FLASH_EMPTY_INFO		/* display empty sectors */

156
#define CONFIG_SYS_BR0_PRELIM	(CONFIG_SYS_FLASH_BASE \
157 158 159
					| BR_PS_16	/* 16 bit port */ \
					| BR_MS_GPCM	/* MSEL = GPCM */ \
					| BR_V)		/* valid */
160
#define CONFIG_SYS_OR0_PRELIM	(MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
S
Scott Wood 已提交
161 162 163
				| OR_GPCM_XACS \
				| OR_GPCM_SCY_9 \
				| OR_GPCM_EHTR \
164
				| OR_GPCM_EAD)
S
Scott Wood 已提交
165
				/* 0xFF006FF7	TODO SLOW 16 MB flash size */
166 167
					/* window base at flash base */
#define CONFIG_SYS_LBLAWBAR0_PRELIM	CONFIG_SYS_FLASH_BASE
168 169
					/* 16 MB window size */
#define CONFIG_SYS_LBLAWAR0_PRELIM	(LBLAWAR_EN | LBLAWAR_16MB)
S
Scott Wood 已提交
170

171 172
#define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
#define CONFIG_SYS_MAX_FLASH_SECT	135	/* sectors per device */
S
Scott Wood 已提交
173

174 175
#define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
#define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
S
Scott Wood 已提交
176

177
#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) && \
178
	!defined(CONFIG_SPL_BUILD)
179
#define CONFIG_SYS_RAMBOOT
S
Scott Wood 已提交
180 181
#endif

182
#define CONFIG_SYS_INIT_RAM_LOCK	1
183 184
#define CONFIG_SYS_INIT_RAM_ADDR	0xFD000000	/* Initial RAM addr */
#define CONFIG_SYS_INIT_RAM_SIZE	0x1000	/* Size of used area in RAM*/
S
Scott Wood 已提交
185

186 187
#define CONFIG_SYS_GBL_DATA_OFFSET	\
			(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
188
#define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
S
Scott Wood 已提交
189

190
/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
191
#define CONFIG_SYS_MONITOR_LEN	(512 * 1024)	/* Reserve 512 kB for Mon */
192
#define CONFIG_SYS_MALLOC_LEN	(512 * 1024)	/* Reserved for malloc */
S
Scott Wood 已提交
193 194 195 196

/*
 * Local Bus LCRR and LBCR regs
 */
197 198
#define CONFIG_SYS_LCRR_EADC	LCRR_EADC_1
#define CONFIG_SYS_LCRR_CLKDIV	LCRR_CLKDIV_4
199 200 201
#define CONFIG_SYS_LBC_LBCR	(0x00040000 /* TODO */ \
				| (0xFF << LBCR_BMT_SHIFT) \
				| 0xF)	/* 0x0004ff0f */
S
Scott Wood 已提交
202

203 204
				/* LB refresh timer prescal, 266MHz/32 */
#define CONFIG_SYS_LBC_MRTPR	0x20000000  /*TODO */
S
Scott Wood 已提交
205

206
/* drivers/mtd/nand/nand.c */
207
#define CONFIG_SYS_NAND_BASE		0xE2800000
S
Scott Wood 已提交
208

209 210
#define CONFIG_MTD_PARTITION

211
#define CONFIG_SYS_MAX_NAND_DEVICE	1
S
Scott Wood 已提交
212
#define CONFIG_NAND_FSL_ELBC 1
213
#define CONFIG_SYS_NAND_BLOCK_SIZE 16384
214
#define CONFIG_SYS_NAND_WINDOW_SIZE (32 * 1024)
S
Scott Wood 已提交
215

216
#define CONFIG_SYS_BR1_PRELIM	(CONFIG_SYS_NAND_BASE \
217
				| BR_DECC_CHK_GEN	/* Use HW ECC */ \
218
				| BR_PS_8		/* 8 bit port */ \
219
				| BR_MS_FCM		/* MSEL = FCM */ \
220
				| BR_V)			/* valid */
221
#define CONFIG_SYS_OR1_PRELIM	\
222
				(P2SZ_TO_AM(CONFIG_SYS_NAND_WINDOW_SIZE) \
S
Scott Wood 已提交
223 224 225 226 227
				| OR_FCM_CSCT \
				| OR_FCM_CST \
				| OR_FCM_CHT \
				| OR_FCM_SCY_1 \
				| OR_FCM_TRLX \
228
				| OR_FCM_EHTR)
S
Scott Wood 已提交
229
				/* 0xFFFF8396 */
S
Scott Wood 已提交
230

231 232 233
/* Still needed for spl_minimal.c */
#define CONFIG_SYS_NAND_BR_PRELIM CONFIG_SYS_BR1_PRELIM
#define CONFIG_SYS_NAND_OR_PRELIM CONFIG_SYS_OR1_PRELIM
S
Scott Wood 已提交
234

235
#define CONFIG_SYS_LBLAWBAR1_PRELIM	CONFIG_SYS_NAND_BASE
236
#define CONFIG_SYS_LBLAWAR1_PRELIM	(LBLAWAR_EN | LBLAWAR_32KB)
S
Scott Wood 已提交
237

238 239
#define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
#define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM
S
Scott Wood 已提交
240

241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260
/* local bus write LED / read status buffer (BCSR) mapping */
#define CONFIG_SYS_BCSR_ADDR		0xFA000000
#define CONFIG_SYS_BCSR_SIZE		(32 * 1024)	/* 0x00008000 */
					/* map at 0xFA000000 on LCS3 */
#define CONFIG_SYS_BR3_PRELIM		(CONFIG_SYS_BCSR_ADDR \
					| BR_PS_8	/* 8 bit port */ \
					| BR_MS_GPCM	/* MSEL = GPCM */ \
					| BR_V)		/* valid */
					/* 0xFA000801 */
#define CONFIG_SYS_OR3_PRELIM		(P2SZ_TO_AM(CONFIG_SYS_BCSR_SIZE) \
					| OR_GPCM_CSNT \
					| OR_GPCM_ACS_DIV2 \
					| OR_GPCM_XACS \
					| OR_GPCM_SCY_15 \
					| OR_GPCM_TRLX_SET \
					| OR_GPCM_EHTR_SET \
					| OR_GPCM_EAD)
					/* 0xFFFF8FF7 */
#define CONFIG_SYS_LBLAWBAR3_PRELIM	CONFIG_SYS_BCSR_ADDR
#define CONFIG_SYS_LBLAWAR3_PRELIM	(LBLAWAR_EN | LBLAWAR_32KB)
261 262 263 264 265

/* Vitesse 7385 */

#ifdef CONFIG_VSC7385_ENET

266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283
					/* VSC7385 Base address on LCS2 */
#define CONFIG_SYS_VSC7385_BASE		0xF0000000
#define CONFIG_SYS_VSC7385_SIZE		(128 * 1024)	/* 0x00020000 */

#define CONFIG_SYS_BR2_PRELIM		(CONFIG_SYS_VSC7385_BASE \
					| BR_PS_8	/* 8 bit port */ \
					| BR_MS_GPCM	/* MSEL = GPCM */ \
					| BR_V)		/* valid */
#define CONFIG_SYS_OR2_PRELIM		(P2SZ_TO_AM(CONFIG_SYS_VSC7385_SIZE) \
					| OR_GPCM_CSNT \
					| OR_GPCM_XACS \
					| OR_GPCM_SCY_15 \
					| OR_GPCM_SETA \
					| OR_GPCM_TRLX_SET \
					| OR_GPCM_EHTR_SET \
					| OR_GPCM_EAD)
					/* 0xFFFE09FF */

284 285
					/* Access window base at VSC7385 base */
#define CONFIG_SYS_LBLAWBAR2_PRELIM	CONFIG_SYS_VSC7385_BASE
286
#define CONFIG_SYS_LBLAWAR2_PRELIM	(LBLAWAR_EN | LBLAWAR_128KB)
S
Scott Wood 已提交
287

288
#endif
S
Scott Wood 已提交
289

290 291
#define CONFIG_MPC83XX_GPIO 1

S
Scott Wood 已提交
292 293 294
/*
 * Serial Port
 */
295 296
#define CONFIG_SYS_NS16550_SERIAL
#define CONFIG_SYS_NS16550_REG_SIZE	1
S
Scott Wood 已提交
297

298
#define CONFIG_SYS_BAUDRATE_TABLE	\
S
Scott Wood 已提交
299 300
	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}

301 302
#define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_IMMR+0x4500)
#define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_IMMR+0x4600)
S
Scott Wood 已提交
303 304

/* I2C */
305 306 307 308 309 310 311 312 313
#define CONFIG_SYS_I2C
#define CONFIG_SYS_I2C_FSL
#define CONFIG_SYS_FSL_I2C_SPEED	400000
#define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
#define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
#define CONFIG_SYS_FSL_I2C2_SPEED	400000
#define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
#define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
#define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x69} }
S
Scott Wood 已提交
314 315 316 317 318

/*
 * General PCI
 * Addresses are mapped 1-1.
 */
319 320 321 322 323 324 325 326 327
#define CONFIG_SYS_PCI1_MEM_BASE	0x80000000
#define CONFIG_SYS_PCI1_MEM_PHYS	CONFIG_SYS_PCI1_MEM_BASE
#define CONFIG_SYS_PCI1_MEM_SIZE	0x10000000	/* 256M */
#define CONFIG_SYS_PCI1_MMIO_BASE	0x90000000
#define CONFIG_SYS_PCI1_MMIO_PHYS	CONFIG_SYS_PCI1_MMIO_BASE
#define CONFIG_SYS_PCI1_MMIO_SIZE	0x10000000	/* 256M */
#define CONFIG_SYS_PCI1_IO_BASE	0x00000000
#define CONFIG_SYS_PCI1_IO_PHYS	0xE2000000
#define CONFIG_SYS_PCI1_IO_SIZE	0x00100000	/* 1M */
S
Scott Wood 已提交
328

329
#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057	/* Motorola */
S
Scott Wood 已提交
330 331

/*
332
 * TSEC
S
Scott Wood 已提交
333 334
 */

335
#define CONFIG_GMII			/* MII PHY management */
S
Scott Wood 已提交
336

337 338
#ifdef CONFIG_TSEC1
#define CONFIG_HAS_ETH0
339
#define CONFIG_TSEC1_NAME	"TSEC0"
340
#define CONFIG_SYS_TSEC1_OFFSET	0x24000
341 342 343 344 345 346 347
#define TSEC1_PHY_ADDR		0x1c
#define TSEC1_FLAGS		TSEC_GIGABIT
#define TSEC1_PHYIDX		0
#endif

#ifdef CONFIG_TSEC2
#define CONFIG_HAS_ETH1
348
#define CONFIG_TSEC2_NAME	"TSEC1"
349
#define CONFIG_SYS_TSEC2_OFFSET	0x25000
350 351 352 353 354
#define TSEC2_PHY_ADDR		4
#define TSEC2_FLAGS		TSEC_GIGABIT
#define TSEC2_PHYIDX		0
#endif

S
Scott Wood 已提交
355 356 357 358 359 360 361
/* Options are: TSEC[0-1] */
#define CONFIG_ETHPRIME			"TSEC1"

/*
 * Configure on-board RTC
 */
#define CONFIG_RTC_DS1337
362
#define CONFIG_SYS_I2C_RTC_ADDR		0x68
S
Scott Wood 已提交
363 364 365 366

/*
 * Environment
 */
367
#if !defined(CONFIG_SYS_RAMBOOT)
368 369
	#define CONFIG_ENV_ADDR		\
			(CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
370 371
	#define CONFIG_ENV_SECT_SIZE	0x10000	/* 64K(one sector) for env */
	#define CONFIG_ENV_SIZE		0x2000
S
Scott Wood 已提交
372 373 374

/* Address and size of Redundant Environment Sector */
#else
375
	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
376
	#define CONFIG_ENV_SIZE		0x2000
S
Scott Wood 已提交
377 378 379
#endif

#define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
380
#define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
S
Scott Wood 已提交
381

382 383 384 385 386
/*
 * BOOTP options
 */
#define CONFIG_BOOTP_BOOTFILESIZE

387 388 389
/*
 * Command line configuration.
 */
S
Scott Wood 已提交
390 391 392 393

/*
 * Miscellaneous configurable options
 */
394 395
#define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
#define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
S
Scott Wood 已提交
396

397 398
				/* Boot Argument Buffer Size */
#define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE
S
Scott Wood 已提交
399 400 401

/*
 * For booting Linux, the board info and command line data
402
 * have to be in the first 256 MB of memory, since this is
S
Scott Wood 已提交
403 404
 * the maximum mapped by the Linux kernel during initialization.
 */
405 406
				/* Initial Memory map for Linux*/
#define CONFIG_SYS_BOOTMAPSZ	(256 << 20)
407
#define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
S
Scott Wood 已提交
408

409
#define CONFIG_SYS_RCWH_PCIHOST 0x80000000	/* PCIHOST  */
S
Scott Wood 已提交
410

411
#ifdef CONFIG_SYS_66MHZ
S
Scott Wood 已提交
412 413 414

/* 66MHz IN, 133MHz CSB, 266 DDR, 266 CORE */
/* 0x62040000 */
415
#define CONFIG_SYS_HRCW_LOW (\
S
Scott Wood 已提交
416 417 418 419 420 421 422
	0x20000000 /* reserved, must be set */ |\
	HRCWL_DDRCM |\
	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
	HRCWL_DDR_TO_SCB_CLK_2X1 |\
	HRCWL_CSB_TO_CLKIN_2X1 |\
	HRCWL_CORE_TO_CSB_2X1)

423
#define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 2)
S
Scott Wood 已提交
424

425
#elif defined(CONFIG_SYS_33MHZ)
S
Scott Wood 已提交
426 427 428

/* 33MHz IN, 165MHz CSB, 330 DDR, 330 CORE */
/* 0x65040000 */
429
#define CONFIG_SYS_HRCW_LOW (\
S
Scott Wood 已提交
430 431 432 433 434 435 436
	0x20000000 /* reserved, must be set */ |\
	HRCWL_DDRCM |\
	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
	HRCWL_DDR_TO_SCB_CLK_2X1 |\
	HRCWL_CSB_TO_CLKIN_5X1 |\
	HRCWL_CORE_TO_CSB_2X1)

437
#define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 5)
S
Scott Wood 已提交
438

S
Scott Wood 已提交
439 440
#endif

441
#define CONFIG_SYS_HRCW_HIGH_BASE (\
S
Scott Wood 已提交
442 443 444 445 446 447 448
	HRCWH_PCI_HOST |\
	HRCWH_PCI1_ARBITER_ENABLE |\
	HRCWH_CORE_ENABLE |\
	HRCWH_BOOTSEQ_DISABLE |\
	HRCWH_SW_WATCHDOG_DISABLE |\
	HRCWH_TSEC1M_IN_RGMII |\
	HRCWH_TSEC2M_IN_RGMII |\
S
Scott Wood 已提交
449 450
	HRCWH_BIG_ENDIAN)

451
#define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
452 453 454
		       HRCWH_FROM_0X00000100 |\
		       HRCWH_ROM_LOC_LOCAL_16BIT |\
		       HRCWH_RL_EXT_LEGACY)
S
Scott Wood 已提交
455 456

/* System IO Config */
457
#define CONFIG_SYS_SICRH	(SICRH_TSOBI1 | SICRH_TSOBI2)	/* RGMII */
458 459
			/* Enable Internal USB Phy and GPIO on LCD Connector */
#define CONFIG_SYS_SICRL	(SICRL_USBDR_10 | SICRL_LBC)
S
Scott Wood 已提交
460

461 462
#define CONFIG_SYS_HID0_INIT	0x000000000
#define CONFIG_SYS_HID0_FINAL	(HID0_ENABLE_MACHINE_CHECK | \
463 464
				 HID0_ENABLE_INSTRUCTION_CACHE | \
				 HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
S
Scott Wood 已提交
465

466
#define CONFIG_SYS_HID2 HID2_HBE
S
Scott Wood 已提交
467

468 469
#define CONFIG_HIGH_BATS	1	/* High BATs supported */

S
Scott Wood 已提交
470
/* DDR @ 0x00000000 */
471
#define CONFIG_SYS_IBAT0L	(CONFIG_SYS_SDRAM_BASE | BATL_PP_RW)
472 473 474 475
#define CONFIG_SYS_IBAT0U	(CONFIG_SYS_SDRAM_BASE \
				| BATU_BL_256M \
				| BATU_VS \
				| BATU_VP)
S
Scott Wood 已提交
476 477

/* PCI @ 0x80000000 */
478
#define CONFIG_SYS_IBAT1L	(CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_RW)
479 480 481 482 483
#define CONFIG_SYS_IBAT1U	(CONFIG_SYS_PCI1_MEM_BASE \
				| BATU_BL_256M \
				| BATU_VS \
				| BATU_VP)
#define CONFIG_SYS_IBAT2L	(CONFIG_SYS_PCI1_MMIO_BASE \
484
				| BATL_PP_RW \
485 486 487 488 489 490
				| BATL_CACHEINHIBIT \
				| BATL_GUARDEDSTORAGE)
#define CONFIG_SYS_IBAT2U	(CONFIG_SYS_PCI1_MMIO_BASE \
				| BATU_BL_256M \
				| BATU_VS \
				| BATU_VP)
S
Scott Wood 已提交
491 492

/* PCI2 not supported on 8313 */
493 494 495 496
#define CONFIG_SYS_IBAT3L	(0)
#define CONFIG_SYS_IBAT3U	(0)
#define CONFIG_SYS_IBAT4L	(0)
#define CONFIG_SYS_IBAT4U	(0)
S
Scott Wood 已提交
497 498

/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
499
#define CONFIG_SYS_IBAT5L	(CONFIG_SYS_IMMR \
500
				| BATL_PP_RW \
501 502 503 504 505 506
				| BATL_CACHEINHIBIT \
				| BATL_GUARDEDSTORAGE)
#define CONFIG_SYS_IBAT5U	(CONFIG_SYS_IMMR \
				| BATU_BL_256M \
				| BATU_VS \
				| BATU_VP)
S
Scott Wood 已提交
507 508

/* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
509
#define CONFIG_SYS_IBAT6L	(0xF0000000 | BATL_PP_RW | BATL_GUARDEDSTORAGE)
510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530
#define CONFIG_SYS_IBAT6U	(0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)

#define CONFIG_SYS_IBAT7L	(0)
#define CONFIG_SYS_IBAT7U	(0)

#define CONFIG_SYS_DBAT0L	CONFIG_SYS_IBAT0L
#define CONFIG_SYS_DBAT0U	CONFIG_SYS_IBAT0U
#define CONFIG_SYS_DBAT1L	CONFIG_SYS_IBAT1L
#define CONFIG_SYS_DBAT1U	CONFIG_SYS_IBAT1U
#define CONFIG_SYS_DBAT2L	CONFIG_SYS_IBAT2L
#define CONFIG_SYS_DBAT2U	CONFIG_SYS_IBAT2U
#define CONFIG_SYS_DBAT3L	CONFIG_SYS_IBAT3L
#define CONFIG_SYS_DBAT3U	CONFIG_SYS_IBAT3U
#define CONFIG_SYS_DBAT4L	CONFIG_SYS_IBAT4L
#define CONFIG_SYS_DBAT4U	CONFIG_SYS_IBAT4U
#define CONFIG_SYS_DBAT5L	CONFIG_SYS_IBAT5L
#define CONFIG_SYS_DBAT5U	CONFIG_SYS_IBAT5U
#define CONFIG_SYS_DBAT6L	CONFIG_SYS_IBAT6L
#define CONFIG_SYS_DBAT6U	CONFIG_SYS_IBAT6U
#define CONFIG_SYS_DBAT7L	CONFIG_SYS_IBAT7L
#define CONFIG_SYS_DBAT7U	CONFIG_SYS_IBAT7U
S
Scott Wood 已提交
531 532 533 534 535 536

/*
 * Environment Configuration
 */
#define CONFIG_ENV_OVERWRITE

537
#define CONFIG_NETDEV		"eth1"
S
Scott Wood 已提交
538

539
#define CONFIG_HOSTNAME		"mpc8313erdb"
540
#define CONFIG_ROOTPATH		"/nfs/root/path"
541
#define CONFIG_BOOTFILE		"uImage"
542 543 544
				/* U-Boot image on TFTP server */
#define CONFIG_UBOOTPATH	"u-boot.bin"
#define CONFIG_FDTFILE		"mpc8313erdb.dtb"
S
Scott Wood 已提交
545

546 547
				/* default location for tftp and bootm */
#define CONFIG_LOADADDR		800000
S
Scott Wood 已提交
548 549

#define CONFIG_EXTRA_ENV_SETTINGS \
550
	"netdev=" CONFIG_NETDEV "\0"					\
S
Scott Wood 已提交
551
	"ethprime=TSEC1\0"						\
552
	"uboot=" CONFIG_UBOOTPATH "\0"					\
W
Wolfgang Denk 已提交
553
	"tftpflash=tftpboot $loadaddr $uboot; "				\
554 555 556 557 558 559 560 561 562 563
		"protect off " __stringify(CONFIG_SYS_TEXT_BASE)	\
			" +$filesize; "	\
		"erase " __stringify(CONFIG_SYS_TEXT_BASE)		\
			" +$filesize; "	\
		"cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
			" $filesize; "	\
		"protect on " __stringify(CONFIG_SYS_TEXT_BASE)		\
			" +$filesize; "	\
		"cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
			" $filesize\0"	\
564
	"fdtaddr=780000\0"						\
565
	"fdtfile=" CONFIG_FDTFILE "\0"					\
S
Scott Wood 已提交
566 567 568
	"console=ttyS0\0"						\
	"setbootargs=setenv bootargs "					\
		"root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
W
Wolfgang Denk 已提交
569
	"setipargs=setenv bootargs nfsroot=$serverip:$rootpath "	 \
570 571
		"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"\
							"$netdev:off " \
S
Scott Wood 已提交
572 573 574 575
		"root=$rootdev rw console=$console,$baudrate $othbootargs\0"

#define CONFIG_NFSBOOTCOMMAND						\
	"setenv rootdev /dev/nfs;"					\
W
Wolfgang Denk 已提交
576 577
	"run setbootargs;"						\
	"run setipargs;"						\
S
Scott Wood 已提交
578 579 580 581 582 583 584 585 586 587 588 589 590
	"tftp $loadaddr $bootfile;"					\
	"tftp $fdtaddr $fdtfile;"					\
	"bootm $loadaddr - $fdtaddr"

#define CONFIG_RAMBOOTCOMMAND						\
	"setenv rootdev /dev/ram;"					\
	"run setbootargs;"						\
	"tftp $ramdiskaddr $ramdiskfile;"				\
	"tftp $loadaddr $bootfile;"					\
	"tftp $fdtaddr $fdtfile;"					\
	"bootm $loadaddr $ramdiskaddr $fdtaddr"

#endif	/* __CONFIG_H */