ls2080ardb.c 8.1 KB
Newer Older
1
/*
2
 * Copyright (C) 2017 NXP Semiconductors
3 4 5 6 7 8 9 10 11 12 13
 * Copyright 2015 Freescale Semiconductor
 *
 * SPDX-License-Identifier:	GPL-2.0+
 */
#include <common.h>
#include <malloc.h>
#include <errno.h>
#include <netdev.h>
#include <fsl_ifc.h>
#include <fsl_ddr.h>
#include <asm/io.h>
14
#include <hwconfig.h>
15 16 17 18
#include <fdt_support.h>
#include <libfdt.h>
#include <fsl-mc/fsl_mc.h>
#include <environment.h>
A
Alexander Graf 已提交
19
#include <efi_loader.h>
20
#include <i2c.h>
21
#include <asm/arch/mmu.h>
22
#include <asm/arch/soc.h>
23
#include <asm/arch/ppa.h>
24
#include <fsl_sec.h>
25

26
#ifdef CONFIG_FSL_QIXIS
27
#include "../common/qixis.h"
28
#include "ls2080ardb_qixis.h"
29
#endif
30
#include "../common/vid.h"
31

32
#define PIN_MUX_SEL_SDHC	0x00
33
#define PIN_MUX_SEL_DSPI	0x0a
34 35

#define SET_SDHC_MUX_SEL(reg, value)	((reg & 0xf0) | value)
36 37
DECLARE_GLOBAL_DATA_PTR;

38 39
enum {
	MUX_TYPE_SDHC,
40
	MUX_TYPE_DSPI,
41 42
};

43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62
unsigned long long get_qixis_addr(void)
{
	unsigned long long addr;

	if (gd->flags & GD_FLG_RELOC)
		addr = QIXIS_BASE_PHYS;
	else
		addr = QIXIS_BASE_PHYS_EARLY;

	/*
	 * IFC address under 256MB is mapped to 0x30000000, any address above
	 * is mapped to 0x5_10000000 up to 4GB.
	 */
	addr = addr  > 0x10000000 ? addr + 0x500000000ULL : addr + 0x30000000;

	return addr;
}

int checkboard(void)
{
63
#ifdef CONFIG_FSL_QIXIS
64
	u8 sw;
65
#endif
66 67 68 69
	char buf[15];

	cpu_name(buf);
	printf("Board: %s-RDB, ", buf);
70

71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108
#ifdef CONFIG_TARGET_LS2081ARDB
#ifdef CONFIG_FSL_QIXIS
	sw = QIXIS_READ(arch);
	printf("Board Arch: V%d, ", sw >> 4);
	printf("Board version: %c, ", (sw & 0xf) + 'A');

	sw = QIXIS_READ(brdcfg[0]);
	sw = (sw & QIXIS_QMAP_MASK) >> QIXIS_QMAP_SHIFT;
	switch (sw) {
	case 0:
		puts("boot from QSPI DEV#0\n");
		puts("QSPI_CSA_1 mapped to QSPI DEV#1\n");
		break;
	case 1:
		puts("boot from QSPI DEV#1\n");
		puts("QSPI_CSA_1 mapped to QSPI DEV#0\n");
		break;
	case 2:
		puts("boot from QSPI EMU\n");
		puts("QSPI_CSA_1 mapped to QSPI DEV#0\n");
		break;
	case 3:
		puts("boot from QSPI EMU\n");
		puts("QSPI_CSA_1 mapped to QSPI DEV#1\n");
		break;
	case 4:
		puts("boot from QSPI DEV#0\n");
		puts("QSPI_CSA_1 mapped to QSPI EMU\n");
		break;
	default:
		printf("invalid setting of SW%u\n", sw);
		break;
	}
#endif
	puts("SERDES1 Reference : ");
	printf("Clock1 = 100MHz ");
	printf("Clock2 = 161.13MHz");
#else
109
#ifdef CONFIG_FSL_QIXIS
110 111
	sw = QIXIS_READ(arch);
	printf("Board Arch: V%d, ", sw >> 4);
112
	printf("Board version: %c, boot from ", (sw & 0xf) + 'A');
113 114 115 116 117 118 119 120 121 122 123 124

	sw = QIXIS_READ(brdcfg[0]);
	sw = (sw & QIXIS_LBMAP_MASK) >> QIXIS_LBMAP_SHIFT;

	if (sw < 0x8)
		printf("vBank: %d\n", sw);
	else if (sw == 0x9)
		puts("NAND\n");
	else
		printf("invalid setting of SW%u\n", QIXIS_LBMAP_SWITCH);

	printf("FPGA: v%d.%d\n", QIXIS_READ(scver), QIXIS_READ(tagdata));
125
#endif
126 127 128
	puts("SERDES1 Reference : ");
	printf("Clock1 = 156.25MHz ");
	printf("Clock2 = 156.25MHz");
129
#endif
130 131 132 133 134 135 136 137 138 139

	puts("\nSERDES2 Reference : ");
	printf("Clock1 = 100MHz ");
	printf("Clock2 = 100MHz\n");

	return 0;
}

unsigned long get_board_sys_clk(void)
{
140
#ifdef CONFIG_FSL_QIXIS
141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158
	u8 sysclk_conf = QIXIS_READ(brdcfg[1]);

	switch (sysclk_conf & 0x0F) {
	case QIXIS_SYSCLK_83:
		return 83333333;
	case QIXIS_SYSCLK_100:
		return 100000000;
	case QIXIS_SYSCLK_125:
		return 125000000;
	case QIXIS_SYSCLK_133:
		return 133333333;
	case QIXIS_SYSCLK_150:
		return 150000000;
	case QIXIS_SYSCLK_160:
		return 160000000;
	case QIXIS_SYSCLK_166:
		return 166666666;
	}
159 160
#endif
	return 100000000;
161 162 163 164 165 166 167 168 169 170 171 172 173 174 175
}

int select_i2c_ch_pca9547(u8 ch)
{
	int ret;

	ret = i2c_write(I2C_MUX_PCA_ADDR_PRI, 0, 1, &ch, 1);
	if (ret) {
		puts("PCA: failed to select proper channel\n");
		return ret;
	}

	return 0;
}

176 177 178 179 180
int i2c_multiplexer_select_vid_channel(u8 channel)
{
	return select_i2c_ch_pca9547(channel);
}

181 182
int config_board_mux(int ctrl_type)
{
183
#ifdef CONFIG_FSL_QIXIS
184 185 186 187 188 189 190 191
	u8 reg5;

	reg5 = QIXIS_READ(brdcfg[5]);

	switch (ctrl_type) {
	case MUX_TYPE_SDHC:
		reg5 = SET_SDHC_MUX_SEL(reg5, PIN_MUX_SEL_SDHC);
		break;
192 193 194
	case MUX_TYPE_DSPI:
		reg5 = SET_SDHC_MUX_SEL(reg5, PIN_MUX_SEL_DSPI);
		break;
195 196 197 198 199 200
	default:
		printf("Wrong mux interface type\n");
		return -1;
	}

	QIXIS_WRITE(brdcfg[5], reg5);
201
#endif
202 203 204
	return 0;
}

205 206 207 208
int board_init(void)
{
	char *env_hwconfig;
	u32 __iomem *dcfg_ccsr = (u32 __iomem *)DCFG_BASE;
209
#ifdef CONFIG_FSL_MC_ENET
210
	u32 __iomem *irq_ccsr = (u32 __iomem *)ISC_BASE;
211
#endif
212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230
	u32 val;

	init_final_memctl_regs();

	val = in_le32(dcfg_ccsr + DCFG_RCWSR13 / 4);

	env_hwconfig = getenv("hwconfig");

	if (hwconfig_f("dspi", env_hwconfig) &&
	    DCFG_RCWSR13_DSPI == (val & (u32)(0xf << 8)))
		config_board_mux(MUX_TYPE_DSPI);
	else
		config_board_mux(MUX_TYPE_SDHC);

#ifdef CONFIG_ENV_IS_NOWHERE
	gd->env_addr = (ulong)&default_environment[0];
#endif
	select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);

231
#ifdef CONFIG_FSL_QIXIS
232
	QIXIS_WRITE(rst_ctl, QIXIS_RST_CTL_RESET_EN);
233
#endif
234 235 236 237
#ifdef CONFIG_FSL_LS_PPA
	ppa_init();
#endif

238
#ifdef CONFIG_FSL_MC_ENET
239 240
	/* invert AQR405 IRQ pins polarity */
	out_le32(irq_ccsr + IRQCR_OFFSET / 4, AQR405_IRQ_MASK);
241
#endif
242 243 244
#ifdef CONFIG_FSL_CAAM
	sec_init();
#endif
245

246 247 248 249 250
	return 0;
}

int board_early_init_f(void)
{
251 252 253
#ifdef CONFIG_SYS_I2C_EARLY_INIT
	i2c_early_init_f();
#endif
254 255 256 257
	fsl_lsch3_early_init_f();
	return 0;
}

258 259
int misc_init_r(void)
{
260
	/*
261
	 * LS2081ARDB RevF board has smart voltage translator
262 263 264
	 * which needs to be programmed to enable high speed SD interface
	 * by setting GPIO4_10 output to zero
	 */
265
#ifdef CONFIG_TARGET_LS2081ARDB
266 267 268 269
		out_le32(GPIO4_GPDIR_ADDR, (1 << 21 |
					    in_le32(GPIO4_GPDIR_ADDR)));
		out_le32(GPIO4_GPDAT_ADDR, (~(1 << 21) &
					    in_le32(GPIO4_GPDAT_ADDR)));
270
#endif
271 272 273
	if (hwconfig("sdhc"))
		config_board_mux(MUX_TYPE_SDHC);

274 275 276
	if (adjust_vdd(0))
		printf("Warning: Adjusting core voltage failed.\n");

277 278 279
	return 0;
}

280 281 282 283 284
void detail_board_ddr_info(void)
{
	puts("\nDDR    ");
	print_size(gd->bd->bi_dram[0].size + gd->bd->bi_dram[1].size, "");
	print_ddr_info(0);
285
#ifdef CONFIG_SYS_FSL_HAS_DP_DDR
286
	if (soc_has_dp_ddr() && gd->bd->bi_dram[2].size) {
287 288 289 290
		puts("\nDP-DDR ");
		print_size(gd->bd->bi_dram[2].size, "");
		print_ddr_info(CONFIG_DP_DDR_CTRL);
	}
291
#endif
292 293 294 295 296 297 298 299 300 301 302 303 304 305
}

#if defined(CONFIG_ARCH_MISC_INIT)
int arch_misc_init(void)
{
	return 0;
}
#endif

#ifdef CONFIG_FSL_MC_ENET
void fdt_fixup_board_enet(void *fdt)
{
	int offset;

306
	offset = fdt_path_offset(fdt, "/soc/fsl-mc");
307 308

	if (offset < 0)
309
		offset = fdt_path_offset(fdt, "/fsl-mc");
310 311 312 313 314 315 316 317 318 319 320 321

	if (offset < 0) {
		printf("%s: ERROR: fsl-mc node not found in device tree (error %d)\n",
		       __func__, offset);
		return;
	}

	if (get_mc_boot_status() == 0)
		fdt_status_okay(fdt, offset);
	else
		fdt_status_fail(fdt, offset);
}
322 323 324 325 326

void board_quiesce_devices(void)
{
	fsl_mc_ldpaa_exit(gd->bd);
}
327 328 329 330 331
#endif

#ifdef CONFIG_OF_BOARD_SETUP
int ft_board_setup(void *blob, bd_t *bd)
{
332 333
	u64 base[CONFIG_NR_DRAM_BANKS];
	u64 size[CONFIG_NR_DRAM_BANKS];
334 335 336

	ft_cpu_setup(blob, bd);

337 338 339 340 341 342
	/* fixup DT for the two GPP DDR banks */
	base[0] = gd->bd->bi_dram[0].start;
	size[0] = gd->bd->bi_dram[0].size;
	base[1] = gd->bd->bi_dram[1].start;
	size[1] = gd->bd->bi_dram[1].size;

343 344 345 346 347 348 349 350 351 352
#ifdef CONFIG_RESV_RAM
	/* reduce size if reserved memory is within this bank */
	if (gd->arch.resv_ram >= base[0] &&
	    gd->arch.resv_ram < base[0] + size[0])
		size[0] = gd->arch.resv_ram - base[0];
	else if (gd->arch.resv_ram >= base[1] &&
		 gd->arch.resv_ram < base[1] + size[1])
		size[1] = gd->arch.resv_ram - base[1];
#endif

353
	fdt_fixup_memory_banks(blob, base, size, 2);
354

S
Sriram Dash 已提交
355
	fsl_fdt_fixup_dr_usb(blob, bd);
356

357 358 359 360 361 362 363 364 365 366
#ifdef CONFIG_FSL_MC_ENET
	fdt_fixup_board_enet(blob);
#endif

	return 0;
}
#endif

void qixis_dump_switch(void)
{
367
#ifdef CONFIG_FSL_QIXIS
368 369 370 371 372 373 374 375 376 377
	int i, nr_of_cfgsw;

	QIXIS_WRITE(cms[0], 0x00);
	nr_of_cfgsw = QIXIS_READ(cms[1]);

	puts("DIP switch settings dump:\n");
	for (i = 1; i <= nr_of_cfgsw; i++) {
		QIXIS_WRITE(cms[0], i);
		printf("SW%d = (0x%02x)\n", i, QIXIS_READ(cms[1]));
	}
378
#endif
379
}
380 381 382 383 384 385 386 387 388

/*
 * Board rev C and earlier has duplicated I2C addresses for 2nd controller.
 * Both slots has 0x54, resulting 2nd slot unusable.
 */
void update_spd_address(unsigned int ctrl_num,
			unsigned int slot,
			unsigned int *addr)
{
389
#ifndef CONFIG_TARGET_LS2081ARDB
390
#ifdef CONFIG_FSL_QIXIS
391 392 393 394 395 396 397 398 399
	u8 sw;

	sw = QIXIS_READ(arch);
	if ((sw & 0xf) < 0x3) {
		if (ctrl_num == 1 && slot == 0)
			*addr = SPD_EEPROM_ADDRESS4;
		else if (ctrl_num == 1 && slot == 1)
			*addr = SPD_EEPROM_ADDRESS3;
	}
400
#endif
401
#endif
402
}