tsec.c 49.5 KB
Newer Older
W
wdenk 已提交
1
/*
2
 * Freescale Three Speed Ethernet Controller driver
W
wdenk 已提交
3 4 5 6 7
 *
 * This software may be used and distributed according to the
 * terms of the GNU Public License, Version 2, incorporated
 * herein by reference.
 *
8
 * Copyright 2004-2009 Freescale Semiconductor, Inc.
W
wdenk 已提交
9 10 11 12 13 14 15 16 17 18
 * (C) Copyright 2003, Motorola, Inc.
 * author Andy Fleming
 *
 */

#include <config.h>
#include <common.h>
#include <malloc.h>
#include <net.h>
#include <command.h>
A
Andy Fleming 已提交
19
#include <tsec.h>
20
#include <asm/errno.h>
W
wdenk 已提交
21

M
Marian Balakowicz 已提交
22
#include "miiphy.h"
W
wdenk 已提交
23

24 25
DECLARE_GLOBAL_DATA_PTR;

M
Marian Balakowicz 已提交
26
#define TX_BUF_CNT		2
W
wdenk 已提交
27

28 29
static uint rxIdx;		/* index of the current RX buffer */
static uint txIdx;		/* index of the current TX buffer */
W
wdenk 已提交
30 31 32 33

typedef volatile struct rtxbd {
	txbd8_t txbd[TX_BUF_CNT];
	rxbd8_t rxbd[PKTBUFSRX];
34
} RTXBD;
W
wdenk 已提交
35

36
#define MAXCONTROLLERS	(8)
37 38

static struct tsec_private *privlist[MAXCONTROLLERS];
39
static int num_tsecs = 0;
40

W
wdenk 已提交
41 42 43 44 45 46
#ifdef __GNUC__
static RTXBD rtx __attribute__ ((aligned(8)));
#else
#error "rtx must be 64-bit aligned"
#endif

47 48 49 50
static int tsec_send(struct eth_device *dev,
		     volatile void *packet, int length);
static int tsec_recv(struct eth_device *dev);
static int tsec_init(struct eth_device *dev, bd_t * bd);
51
static int tsec_initialize(bd_t * bis, struct tsec_info_struct *tsec_info);
52 53
static void tsec_halt(struct eth_device *dev);
static void init_registers(volatile tsec_t * regs);
54 55 56 57
static void startup_tsec(struct eth_device *dev);
static int init_phy(struct eth_device *dev);
void write_phy_reg(struct tsec_private *priv, uint regnum, uint value);
uint read_phy_reg(struct tsec_private *priv, uint regnum);
58 59
static struct phy_info *get_phy_info(struct eth_device *dev);
static void phy_run_commands(struct tsec_private *priv, struct phy_cmd *cmd);
60
static void adjust_link(struct eth_device *dev);
61 62
#if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \
	&& !defined(BITBANGMII)
M
Mike Frysinger 已提交
63
static int tsec_miiphy_write(const char *devname, unsigned char addr,
64
			     unsigned char reg, unsigned short value);
M
Mike Frysinger 已提交
65
static int tsec_miiphy_read(const char *devname, unsigned char addr,
66
			    unsigned char reg, unsigned short *value);
67
#endif
D
David Updegraff 已提交
68 69 70
#ifdef CONFIG_MCAST_TFTP
static int tsec_mcast_addr (struct eth_device *dev, u8 mcast_mac, u8 set);
#endif
71

72 73 74 75 76 77 78 79 80 81 82 83
/* Default initializations for TSEC controllers. */

static struct tsec_info_struct tsec_info[] = {
#ifdef CONFIG_TSEC1
	STD_TSEC_INFO(1),	/* TSEC1 */
#endif
#ifdef CONFIG_TSEC2
	STD_TSEC_INFO(2),	/* TSEC2 */
#endif
#ifdef CONFIG_MPC85XX_FEC
	{
		.regs = (tsec_t *)(TSEC_BASE_ADDR + 0x2000),
84
		.miiregs = (tsec_mdio_t *)(MDIO_BASE_ADDR),
85 86 87 88 89 90 91 92 93 94 95 96 97
		.devname = CONFIG_MPC85XX_FEC_NAME,
		.phyaddr = FEC_PHY_ADDR,
		.flags = FEC_FLAGS
	},			/* FEC */
#endif
#ifdef CONFIG_TSEC3
	STD_TSEC_INFO(3),	/* TSEC3 */
#endif
#ifdef CONFIG_TSEC4
	STD_TSEC_INFO(4),	/* TSEC4 */
#endif
};

98 99 100 101 102
/*
 * Initialize all the TSEC devices
 *
 * Returns the number of TSEC devices that were initialized
 */
103 104 105
int tsec_eth_init(bd_t *bis, struct tsec_info_struct *tsecs, int num)
{
	int i;
106
	int ret, count = 0;
107

108 109 110 111 112
	for (i = 0; i < num; i++) {
		ret = tsec_initialize(bis, &tsecs[i]);
		if (ret > 0)
			count += ret;
	}
113

114
	return count;
115 116 117 118 119 120 121
}

int tsec_standard_init(bd_t *bis)
{
	return tsec_eth_init(bis, tsec_info, ARRAY_SIZE(tsec_info));
}

122 123 124
/* Initialize device structure. Returns success if PHY
 * initialization succeeded (i.e. if it recognizes the PHY)
 */
125
static int tsec_initialize(bd_t * bis, struct tsec_info_struct *tsec_info)
W
wdenk 已提交
126
{
127
	struct eth_device *dev;
W
wdenk 已提交
128
	int i;
129
	struct tsec_private *priv;
W
wdenk 已提交
130

131
	dev = (struct eth_device *)malloc(sizeof *dev);
W
wdenk 已提交
132

133
	if (NULL == dev)
W
wdenk 已提交
134 135 136 137
		return 0;

	memset(dev, 0, sizeof *dev);

138
	priv = (struct tsec_private *)malloc(sizeof(*priv));
139

140
	if (NULL == priv)
141 142
		return 0;

143 144 145
	privlist[num_tsecs++] = priv;
	priv->regs = tsec_info->regs;
	priv->phyregs = tsec_info->miiregs;
146
	priv->phyregs_sgmii = tsec_info->miiregs_sgmii;
147

148 149
	priv->phyaddr = tsec_info->phyaddr;
	priv->flags = tsec_info->flags;
150

151
	sprintf(dev->name, tsec_info->devname);
W
wdenk 已提交
152
	dev->iobase = 0;
153 154 155 156 157
	dev->priv = priv;
	dev->init = tsec_init;
	dev->halt = tsec_halt;
	dev->send = tsec_send;
	dev->recv = tsec_recv;
D
David Updegraff 已提交
158 159 160
#ifdef CONFIG_MCAST_TFTP
	dev->mcast = tsec_mcast_addr;
#endif
W
wdenk 已提交
161 162

	/* Tell u-boot to get the addr from the env */
163
	for (i = 0; i < 6; i++)
W
wdenk 已提交
164 165 166 167
		dev->enetaddr[i] = 0;

	eth_register(dev);

168 169
	/* Reset the MAC */
	priv->regs->maccfg1 |= MACCFG1_SOFT_RESET;
A
Andy Fleming 已提交
170
	udelay(2);  /* Soft Reset must be asserted for 3 TX clocks */
171
	priv->regs->maccfg1 &= ~(MACCFG1_SOFT_RESET);
W
wdenk 已提交
172

173
#if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \
M
Marian Balakowicz 已提交
174 175 176 177
	&& !defined(BITBANGMII)
	miiphy_register(dev->name, tsec_miiphy_read, tsec_miiphy_write);
#endif

178 179
	/* Try to initialize PHY here, and return */
	return init_phy(dev);
W
wdenk 已提交
180 181 182
}

/* Initializes data structures and registers for the controller,
W
wdenk 已提交
183
 * and brings the interface up.	 Returns the link status, meaning
184
 * that it returns success if the link is up, failure otherwise.
185 186
 * This allows u-boot to find the first active controller.
 */
187
static int tsec_init(struct eth_device *dev, bd_t * bd)
W
wdenk 已提交
188 189 190 191
{
	uint tempval;
	char tmpbuf[MAC_ADDR_LEN];
	int i;
192 193
	struct tsec_private *priv = (struct tsec_private *)dev->priv;
	volatile tsec_t *regs = priv->regs;
W
wdenk 已提交
194 195 196 197

	/* Make sure the controller is stopped */
	tsec_halt(dev);

198
	/* Init MACCFG2.  Defaults to GMII */
W
wdenk 已提交
199 200 201 202 203 204 205
	regs->maccfg2 = MACCFG2_INIT_SETTINGS;

	/* Init ECNTRL */
	regs->ecntrl = ECNTRL_INIT_SETTINGS;

	/* Copy the station address into the address registers.
	 * Backwards, because little endian MACS are dumb */
206
	for (i = 0; i < MAC_ADDR_LEN; i++) {
207
		tmpbuf[MAC_ADDR_LEN - 1 - i] = dev->enetaddr[i];
W
wdenk 已提交
208
	}
209 210 211 212
	tempval = (tmpbuf[0] << 24) | (tmpbuf[1] << 16) | (tmpbuf[2] << 8) |
		  tmpbuf[3];

	regs->macstnaddr1 = tempval;
W
wdenk 已提交
213

214
	tempval = *((uint *) (tmpbuf + 4));
W
wdenk 已提交
215

W
Wolfgang Denk 已提交
216
	regs->macstnaddr2 = tempval;
W
wdenk 已提交
217 218 219 220 221 222 223 224 225

	/* reset the indices to zero */
	rxIdx = 0;
	txIdx = 0;

	/* Clear out (for the most part) the other registers */
	init_registers(regs);

	/* Ready the device for tx/rx */
226
	startup_tsec(dev);
W
wdenk 已提交
227

228
	/* If there's no link, fail */
B
Ben Warren 已提交
229
	return (priv->link ? 0 : -1);
W
wdenk 已提交
230 231
}

A
Andy Fleming 已提交
232
/* Writes the given phy's reg with value, using the specified MDIO regs */
233
static void tsec_local_mdio_write(volatile tsec_mdio_t *phyregs, uint addr,
A
Andy Fleming 已提交
234
		uint reg, uint value)
235
{
236
	int timeout = 1000000;
237

A
Andy Fleming 已提交
238 239
	phyregs->miimadd = (addr << 8) | reg;
	phyregs->miimcon = value;
E
Eran Liberty 已提交
240
	asm("sync");
241

242
	timeout = 1000000;
A
Andy Fleming 已提交
243
	while ((phyregs->miimind & MIIMIND_BUSY) && timeout--) ;
244 245
}

A
Andy Fleming 已提交
246 247

/* Provide the default behavior of writing the PHY of this ethernet device */
P
Peter Tyser 已提交
248 249
#define write_phy_reg(priv, regnum, value) \
	tsec_local_mdio_write(priv->phyregs,priv->phyaddr,regnum,value)
250

251
/* Reads register regnum on the device's PHY through the
A
Andy Fleming 已提交
252
 * specified registers.	 It lowers and raises the read
253 254 255 256
 * command, and waits for the data to become valid (miimind
 * notvalid bit cleared), and the bus to cease activity (miimind
 * busy bit cleared), and then returns the value
 */
257 258
static uint tsec_local_mdio_read(volatile tsec_mdio_t *phyregs,
				uint phyid, uint regnum)
W
wdenk 已提交
259 260 261
{
	uint value;

262 263
	/* Put the address of the phy, and the register
	 * number into MIIMADD */
A
Andy Fleming 已提交
264
	phyregs->miimadd = (phyid << 8) | regnum;
W
wdenk 已提交
265 266

	/* Clear the command register, and wait */
A
Andy Fleming 已提交
267
	phyregs->miimcom = 0;
E
Eran Liberty 已提交
268
	asm("sync");
W
wdenk 已提交
269 270

	/* Initiate a read command, and wait */
A
Andy Fleming 已提交
271
	phyregs->miimcom = MIIM_READ_COMMAND;
E
Eran Liberty 已提交
272
	asm("sync");
W
wdenk 已提交
273 274

	/* Wait for the the indication that the read is done */
A
Andy Fleming 已提交
275
	while ((phyregs->miimind & (MIIMIND_NOTVALID | MIIMIND_BUSY))) ;
W
wdenk 已提交
276 277

	/* Grab the value read from the PHY */
A
Andy Fleming 已提交
278
	value = phyregs->miimstat;
W
wdenk 已提交
279 280 281 282

	return value;
}

283
/* #define to provide old read_phy_reg functionality without duplicating code */
P
Peter Tyser 已提交
284 285
#define read_phy_reg(priv,regnum) \
	tsec_local_mdio_read(priv->phyregs,priv->phyaddr,regnum)
A
Andy Fleming 已提交
286 287 288 289 290 291 292

#define TBIANA_SETTINGS ( \
		TBIANA_ASYMMETRIC_PAUSE \
		| TBIANA_SYMMETRIC_PAUSE \
		| TBIANA_FULL_DUPLEX \
		)

293 294
/* By default force the TBI PHY into 1000Mbps full duplex when in SGMII mode */
#ifndef CONFIG_TSEC_TBICR_SETTINGS
A
Andy Fleming 已提交
295 296 297 298 299
#define TBICR_SETTINGS ( \
		TBICR_PHY_RESET \
		| TBICR_FULL_DUPLEX \
		| TBICR_SPEED1_SET \
		)
300 301 302
#else
#define TBICR_SETTINGS CONFIG_TSEC_TBICR_SETTINGS
#endif /* CONFIG_TSEC_TBICR_SETTINGS */
303

A
Andy Fleming 已提交
304 305 306
/* Configure the TBI for SGMII operation */
static void tsec_configure_serdes(struct tsec_private *priv)
{
P
Peter Tyser 已提交
307 308
	/* Access TBI PHY registers at given TSEC register offset as opposed
	 * to the register offset used for external PHY accesses */
309
	tsec_local_mdio_write(priv->phyregs_sgmii, priv->regs->tbipa, TBI_ANA,
A
Andy Fleming 已提交
310
			TBIANA_SETTINGS);
311
	tsec_local_mdio_write(priv->phyregs_sgmii, priv->regs->tbipa, TBI_TBICON,
A
Andy Fleming 已提交
312
			TBICON_CLK_SELECT);
313
	tsec_local_mdio_write(priv->phyregs_sgmii, priv->regs->tbipa, TBI_CR,
A
Andy Fleming 已提交
314 315
			TBICR_SETTINGS);
}
316

317 318 319 320 321
/* Discover which PHY is attached to the device, and configure it
 * properly.  If the PHY is not recognized, then return 0
 * (failure).  Otherwise, return 1
 */
static int init_phy(struct eth_device *dev)
W
wdenk 已提交
322
{
323 324
	struct tsec_private *priv = (struct tsec_private *)dev->priv;
	struct phy_info *curphy;
A
Andy Fleming 已提交
325
	volatile tsec_t *regs = priv->regs;
W
wdenk 已提交
326 327

	/* Assign a Physical address to the TBI */
328
	regs->tbipa = CONFIG_SYS_TBIPA_VALUE;
329
	asm("sync");
W
wdenk 已提交
330 331 332

	/* Reset MII (due to new addresses) */
	priv->phyregs->miimcfg = MIIMCFG_RESET;
E
Eran Liberty 已提交
333
	asm("sync");
W
wdenk 已提交
334
	priv->phyregs->miimcfg = MIIMCFG_INIT_VALUE;
E
Eran Liberty 已提交
335
	asm("sync");
336
	while (priv->phyregs->miimind & MIIMIND_BUSY) ;
W
wdenk 已提交
337

338 339 340
	/* Get the cmd structure corresponding to the attached
	 * PHY */
	curphy = get_phy_info(dev);
W
wdenk 已提交
341

342 343
	if (curphy == NULL) {
		priv->phyinfo = NULL;
344
		printf("%s: No PHY found\n", dev->name);
W
wdenk 已提交
345

346 347
		return 0;
	}
W
wdenk 已提交
348

A
Andy Fleming 已提交
349 350 351
	if (regs->ecntrl & ECNTRL_SGMII_MODE)
		tsec_configure_serdes(priv);

352
	priv->phyinfo = curphy;
W
wdenk 已提交
353

354
	phy_run_commands(priv, priv->phyinfo->config);
W
wdenk 已提交
355

356 357
	return 1;
}
W
wdenk 已提交
358

359 360 361 362
/*
 * Returns which value to write to the control register.
 * For 10/100, the value is slightly different
 */
363
static uint mii_cr_init(uint mii_reg, struct tsec_private * priv)
364
{
365
	if (priv->flags & TSEC_GIGABIT)
366
		return MIIM_CONTROL_INIT;
W
wdenk 已提交
367
	else
368 369
		return MIIM_CR_INIT;
}
W
wdenk 已提交
370

371 372
/*
 * Wait for auto-negotiation to complete, then determine link
373
 */
374
static uint mii_parse_sr(uint mii_reg, struct tsec_private * priv)
375
{
376
	/*
A
Andy Fleming 已提交
377 378
	 * Wait if the link is up, and autonegotiation is in progress
	 * (ie - we're capable and it's not done)
379 380
	 */
	mii_reg = read_phy_reg(priv, MIIM_STATUS);
381
	if ((mii_reg & PHY_BMSR_AUTN_ABLE) && !(mii_reg & PHY_BMSR_AUTN_COMP)) {
382 383
		int i = 0;

384
		puts("Waiting for PHY auto negotiation to complete");
A
Andy Fleming 已提交
385
		while (!(mii_reg & PHY_BMSR_AUTN_COMP)) {
386 387 388 389
			/*
			 * Timeout reached ?
			 */
			if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
390
				puts(" TIMEOUT !\n");
391
				priv->link = 0;
392
				return 0;
393
			}
W
wdenk 已提交
394

395 396 397 398 399 400
			if (ctrlc()) {
				puts("user interrupt!\n");
				priv->link = 0;
				return -EINTR;
			}

401
			if ((i++ % 1000) == 0) {
402
				putc('.');
403
			}
404
			udelay(1000);	/* 1 ms */
405
			mii_reg = read_phy_reg(priv, MIIM_STATUS);
406
		}
407
		puts(" done\n");
408 409 410 411

		/* Link status bit is latched low, read it again */
		mii_reg = read_phy_reg(priv, MIIM_STATUS);

412
		udelay(500000);	/* another 500 ms (results in faster booting) */
W
wdenk 已提交
413 414
	}

415 416
	priv->link = mii_reg & MIIM_STATUS_LINK ? 1 : 0;

417 418
	return 0;
}
W
wdenk 已提交
419

420 421 422 423 424 425 426 427
/* Generic function which updates the speed and duplex.  If
 * autonegotiation is enabled, it uses the AND of the link
 * partner's advertised capabilities and our advertised
 * capabilities.  If autonegotiation is disabled, we use the
 * appropriate bits in the control register.
 *
 * Stolen from Linux's mii.c and phy_device.c
 */
428
static uint mii_parse_link(uint mii_reg, struct tsec_private *priv)
429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489
{
	/* We're using autonegotiation */
	if (mii_reg & PHY_BMSR_AUTN_ABLE) {
		uint lpa = 0;
		uint gblpa = 0;

		/* Check for gigabit capability */
		if (mii_reg & PHY_BMSR_EXT) {
			/* We want a list of states supported by
			 * both PHYs in the link
			 */
			gblpa = read_phy_reg(priv, PHY_1000BTSR);
			gblpa &= read_phy_reg(priv, PHY_1000BTCR) << 2;
		}

		/* Set the baseline so we only have to set them
		 * if they're different
		 */
		priv->speed = 10;
		priv->duplexity = 0;

		/* Check the gigabit fields */
		if (gblpa & (PHY_1000BTSR_1000FD | PHY_1000BTSR_1000HD)) {
			priv->speed = 1000;

			if (gblpa & PHY_1000BTSR_1000FD)
				priv->duplexity = 1;

			/* We're done! */
			return 0;
		}

		lpa = read_phy_reg(priv, PHY_ANAR);
		lpa &= read_phy_reg(priv, PHY_ANLPAR);

		if (lpa & (PHY_ANLPAR_TXFD | PHY_ANLPAR_TX)) {
			priv->speed = 100;

			if (lpa & PHY_ANLPAR_TXFD)
				priv->duplexity = 1;

		} else if (lpa & PHY_ANLPAR_10FD)
			priv->duplexity = 1;
	} else {
		uint bmcr = read_phy_reg(priv, PHY_BMCR);

		priv->speed = 10;
		priv->duplexity = 0;

		if (bmcr & PHY_BMCR_DPLX)
			priv->duplexity = 1;

		if (bmcr & PHY_BMCR_1000_MBPS)
			priv->speed = 1000;
		else if (bmcr & PHY_BMCR_100_MBPS)
			priv->speed = 100;
	}

	return 0;
}

Z
Zach LeRoy 已提交
490 491 492 493 494 495 496
/*
 * "Ethernet@Wirespeed" needs to be enabled to achieve link in certain
 * circumstances.  eg a gigabit TSEC connected to a gigabit switch with
 * a 4-wire ethernet cable.  Both ends advertise gigabit, but can't
 * link.  "Ethernet@Wirespeed" reduces advertised speed until link
 * can be achieved.
 */
497
static uint mii_BCM54xx_wirespeed(uint mii_reg, struct tsec_private *priv)
Z
Zach LeRoy 已提交
498 499 500 501
{
	return (read_phy_reg(priv, mii_reg) & 0x8FFF) | 0x8010;
}

502 503 504 505
/*
 * Parse the BCM54xx status register for speed and duplex information.
 * The linux sungem_phy has this information, but in a table format.
 */
506
static uint mii_parse_BCM54xx_sr(uint mii_reg, struct tsec_private *priv)
507
{
508 509 510
	/* If there is no link, speed and duplex don't matter */
	if (!priv->link)
		return 0;
511

512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542
	switch ((mii_reg & MIIM_BCM54xx_AUXSTATUS_LINKMODE_MASK) >>
		MIIM_BCM54xx_AUXSTATUS_LINKMODE_SHIFT) {
	case 1:
		priv->duplexity = 0;
		priv->speed = 10;
		break;
	case 2:
		priv->duplexity = 1;
		priv->speed = 10;
		break;
	case 3:
		priv->duplexity = 0;
		priv->speed = 100;
		break;
	case 5:
		priv->duplexity = 1;
		priv->speed = 100;
		break;
	case 6:
		priv->duplexity = 0;
		priv->speed = 1000;
		break;
	case 7:
		priv->duplexity = 1;
		priv->speed = 1000;
		break;
	default:
		printf("Auto-neg error, defaulting to 10BT/HD\n");
		priv->duplexity = 0;
		priv->speed = 10;
		break;
543 544 545
	}

	return 0;
546
}
547

548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578
/*
 * Find out if PHY is in copper or serdes mode by looking at Expansion Reg
 * 0x42 - "Operating Mode Status Register"
 */
static int BCM8482_is_serdes(struct tsec_private *priv)
{
	u16 val;
	int serdes = 0;

	write_phy_reg(priv, MIIM_BCM54XX_EXP_SEL, MIIM_BCM54XX_EXP_SEL_ER | 0x42);
	val = read_phy_reg(priv, MIIM_BCM54XX_EXP_DATA);

	switch (val & 0x1f) {
	case 0x0d:	/* RGMII-to-100Base-FX */
	case 0x0e:	/* RGMII-to-SGMII */
	case 0x0f:	/* RGMII-to-SerDes */
	case 0x12:	/* SGMII-to-SerDes */
	case 0x13:	/* SGMII-to-100Base-FX */
	case 0x16:	/* SerDes-to-Serdes */
		serdes = 1;
		break;
	case 0x6:	/* RGMII-to-Copper */
	case 0x14:	/* SGMII-to-Copper */
	case 0x17:	/* SerDes-to-Copper */
		break;
	default:
		printf("ERROR, invalid PHY mode (0x%x\n)", val);
		break;
	}

	return serdes;
579
}
580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632

/*
 * Determine SerDes link speed and duplex from Expansion reg 0x42 "Operating
 * Mode Status Register"
 */
uint mii_parse_BCM5482_serdes_sr(struct tsec_private *priv)
{
	u16 val;
	int i = 0;

	/* Wait 1s for link - Clause 37 autonegotiation happens very fast */
	while (1) {
		write_phy_reg(priv, MIIM_BCM54XX_EXP_SEL,
				MIIM_BCM54XX_EXP_SEL_ER | 0x42);
		val = read_phy_reg(priv, MIIM_BCM54XX_EXP_DATA);

		if (val & 0x8000)
			break;

		if (i++ > 1000) {
			priv->link = 0;
			return 1;
		}

		udelay(1000);	/* 1 ms */
	}

	priv->link = 1;
	switch ((val >> 13) & 0x3) {
	case (0x00):
		priv->speed = 10;
		break;
	case (0x01):
		priv->speed = 100;
		break;
	case (0x02):
		priv->speed = 1000;
		break;
	}

	priv->duplexity = (val & 0x1000) == 0x1000;

	return 0;
}

/*
 * Figure out if BCM5482 is in serdes or copper mode and determine link
 * configuration accordingly
 */
static uint mii_parse_BCM5482_sr(uint mii_reg, struct tsec_private *priv)
{
	if (BCM8482_is_serdes(priv)) {
		mii_parse_BCM5482_serdes_sr(priv);
P
Peter Tyser 已提交
633
		priv->flags |= TSEC_FIBER;
634 635 636 637 638 639 640 641 642 643 644 645
	} else {
		/* Wait for auto-negotiation to complete or fail */
		mii_parse_sr(mii_reg, priv);

		/* Parse BCM54xx copper aux status register */
		mii_reg = read_phy_reg(priv, MIIM_BCM54xx_AUXSTATUS);
		mii_parse_BCM54xx_sr(mii_reg, priv);
	}

	return 0;
}

646
/* Parse the 88E1011's status register for speed and duplex
647 648
 * information
 */
649
static uint mii_parse_88E1011_psr(uint mii_reg, struct tsec_private * priv)
650 651 652
{
	uint speed;

653 654
	mii_reg = read_phy_reg(priv, MIIM_88E1011_PHY_STATUS);

A
Andy Fleming 已提交
655 656
	if ((mii_reg & MIIM_88E1011_PHYSTAT_LINK) &&
		!(mii_reg & MIIM_88E1011_PHYSTAT_SPDDONE)) {
657 658
		int i = 0;

659
		puts("Waiting for PHY realtime link");
A
Andy Fleming 已提交
660 661
		while (!(mii_reg & MIIM_88E1011_PHYSTAT_SPDDONE)) {
			/* Timeout reached ? */
662
			if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
663
				puts(" TIMEOUT !\n");
664 665 666 667 668
				priv->link = 0;
				break;
			}

			if ((i++ % 1000) == 0) {
669
				putc('.');
670
			}
671
			udelay(1000);	/* 1 ms */
672 673
			mii_reg = read_phy_reg(priv, MIIM_88E1011_PHY_STATUS);
		}
674 675
		puts(" done\n");
		udelay(500000);	/* another 500 ms (results in faster booting) */
A
Andy Fleming 已提交
676 677 678 679 680
	} else {
		if (mii_reg & MIIM_88E1011_PHYSTAT_LINK)
			priv->link = 1;
		else
			priv->link = 0;
681 682
	}

683
	if (mii_reg & MIIM_88E1011_PHYSTAT_DUPLEX)
684 685 686 687
		priv->duplexity = 1;
	else
		priv->duplexity = 0;

688
	speed = (mii_reg & MIIM_88E1011_PHYSTAT_SPEED);
689

690 691 692 693 694 695 696 697 698
	switch (speed) {
	case MIIM_88E1011_PHYSTAT_GBIT:
		priv->speed = 1000;
		break;
	case MIIM_88E1011_PHYSTAT_100:
		priv->speed = 100;
		break;
	default:
		priv->speed = 10;
W
wdenk 已提交
699 700
	}

701 702
	return 0;
}
W
wdenk 已提交
703

704 705 706
/* Parse the RTL8211B's status register for speed and duplex
 * information
 */
707
static uint mii_parse_RTL8211B_sr(uint mii_reg, struct tsec_private * priv)
708 709 710 711
{
	uint speed;

	mii_reg = read_phy_reg(priv, MIIM_RTL8211B_PHY_STATUS);
712
	if (!(mii_reg & MIIM_RTL8211B_PHYSTAT_SPDDONE)) {
713 714
		int i = 0;

715 716
		/* in case of timeout ->link is cleared */
		priv->link = 1;
717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761
		puts("Waiting for PHY realtime link");
		while (!(mii_reg & MIIM_RTL8211B_PHYSTAT_SPDDONE)) {
			/* Timeout reached ? */
			if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
				puts(" TIMEOUT !\n");
				priv->link = 0;
				break;
			}

			if ((i++ % 1000) == 0) {
				putc('.');
			}
			udelay(1000);	/* 1 ms */
			mii_reg = read_phy_reg(priv, MIIM_RTL8211B_PHY_STATUS);
		}
		puts(" done\n");
		udelay(500000);	/* another 500 ms (results in faster booting) */
	} else {
		if (mii_reg & MIIM_RTL8211B_PHYSTAT_LINK)
			priv->link = 1;
		else
			priv->link = 0;
	}

	if (mii_reg & MIIM_RTL8211B_PHYSTAT_DUPLEX)
		priv->duplexity = 1;
	else
		priv->duplexity = 0;

	speed = (mii_reg & MIIM_RTL8211B_PHYSTAT_SPEED);

	switch (speed) {
	case MIIM_RTL8211B_PHYSTAT_GBIT:
		priv->speed = 1000;
		break;
	case MIIM_RTL8211B_PHYSTAT_100:
		priv->speed = 100;
		break;
	default:
		priv->speed = 10;
	}

	return 0;
}

762
/* Parse the cis8201's status register for speed and duplex
763 764
 * information
 */
765
static uint mii_parse_cis8201(uint mii_reg, struct tsec_private * priv)
766 767 768
{
	uint speed;

769
	if (mii_reg & MIIM_CIS8201_AUXCONSTAT_DUPLEX)
770 771 772 773 774
		priv->duplexity = 1;
	else
		priv->duplexity = 0;

	speed = mii_reg & MIIM_CIS8201_AUXCONSTAT_SPEED;
775 776 777 778 779 780 781 782 783 784
	switch (speed) {
	case MIIM_CIS8201_AUXCONSTAT_GBIT:
		priv->speed = 1000;
		break;
	case MIIM_CIS8201_AUXCONSTAT_100:
		priv->speed = 100;
		break;
	default:
		priv->speed = 10;
		break;
W
wdenk 已提交
785 786
	}

787 788
	return 0;
}
789

790
/* Parse the vsc8244's status register for speed and duplex
791 792
 * information
 */
793
static uint mii_parse_vsc8244(uint mii_reg, struct tsec_private * priv)
794
{
795
	uint speed;
W
wdenk 已提交
796

797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816
	if (mii_reg & MIIM_VSC8244_AUXCONSTAT_DUPLEX)
		priv->duplexity = 1;
	else
		priv->duplexity = 0;

	speed = mii_reg & MIIM_VSC8244_AUXCONSTAT_SPEED;
	switch (speed) {
	case MIIM_VSC8244_AUXCONSTAT_GBIT:
		priv->speed = 1000;
		break;
	case MIIM_VSC8244_AUXCONSTAT_100:
		priv->speed = 100;
		break;
	default:
		priv->speed = 10;
		break;
	}

	return 0;
}
817 818

/* Parse the DM9161's status register for speed and duplex
819 820
 * information
 */
821
static uint mii_parse_dm9161_scsr(uint mii_reg, struct tsec_private * priv)
822
{
823
	if (mii_reg & (MIIM_DM9161_SCSR_100F | MIIM_DM9161_SCSR_100H))
824 825 826 827
		priv->speed = 100;
	else
		priv->speed = 10;

828
	if (mii_reg & (MIIM_DM9161_SCSR_100F | MIIM_DM9161_SCSR_10F))
829 830 831 832 833 834 835
		priv->duplexity = 1;
	else
		priv->duplexity = 0;

	return 0;
}

836 837 838
/*
 * Hack to write all 4 PHYs with the LED values
 */
839
static uint mii_cis8204_fixled(uint mii_reg, struct tsec_private * priv)
840 841
{
	uint phyid;
842
	volatile tsec_mdio_t *regbase = priv->phyregs;
843
	int timeout = 1000000;
844

845
	for (phyid = 0; phyid < 4; phyid++) {
846 847
		regbase->miimadd = (phyid << 8) | mii_reg;
		regbase->miimcon = MIIM_CIS8204_SLEDCON_INIT;
E
Eran Liberty 已提交
848
		asm("sync");
849

850 851
		timeout = 1000000;
		while ((regbase->miimind & MIIMIND_BUSY) && timeout--) ;
W
wdenk 已提交
852 853
	}

854
	return MIIM_CIS8204_SLEDCON_INIT;
W
wdenk 已提交
855 856
}

857
static uint mii_cis8204_setmode(uint mii_reg, struct tsec_private * priv)
858 859 860 861 862 863
{
	if (priv->flags & TSEC_REDUCED)
		return MIIM_CIS8204_EPHYCON_INIT | MIIM_CIS8204_EPHYCON_RGMII;
	else
		return MIIM_CIS8204_EPHYCON_INIT;
}
W
wdenk 已提交
864

865
static uint mii_m88e1111s_setmode(uint mii_reg, struct tsec_private *priv)
866 867 868 869 870 871 872 873
{
	uint mii_data = read_phy_reg(priv, mii_reg);

	if (priv->flags & TSEC_REDUCED)
		mii_data = (mii_data & 0xfff0) | 0x000b;
	return mii_data;
}

874 875
/* Initialized required registers to appropriate values, zeroing
 * those we don't care about (unless zero is bad, in which case,
876 877 878
 * choose a more appropriate value)
 */
static void init_registers(volatile tsec_t * regs)
W
wdenk 已提交
879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919
{
	/* Clear IEVENT */
	regs->ievent = IEVENT_INIT_CLEAR;

	regs->imask = IMASK_INIT_CLEAR;

	regs->hash.iaddr0 = 0;
	regs->hash.iaddr1 = 0;
	regs->hash.iaddr2 = 0;
	regs->hash.iaddr3 = 0;
	regs->hash.iaddr4 = 0;
	regs->hash.iaddr5 = 0;
	regs->hash.iaddr6 = 0;
	regs->hash.iaddr7 = 0;

	regs->hash.gaddr0 = 0;
	regs->hash.gaddr1 = 0;
	regs->hash.gaddr2 = 0;
	regs->hash.gaddr3 = 0;
	regs->hash.gaddr4 = 0;
	regs->hash.gaddr5 = 0;
	regs->hash.gaddr6 = 0;
	regs->hash.gaddr7 = 0;

	regs->rctrl = 0x00000000;

	/* Init RMON mib registers */
	memset((void *)&(regs->rmon), 0, sizeof(rmon_mib_t));

	regs->rmon.cam1 = 0xffffffff;
	regs->rmon.cam2 = 0xffffffff;

	regs->mrblr = MRBLR_INIT_SETTINGS;

	regs->minflr = MINFLR_INIT_SETTINGS;

	regs->attr = ATTR_INIT_SETTINGS;
	regs->attreli = ATTRELI_INIT_SETTINGS;

}

920
/* Configure maccfg2 based on negotiated speed and duplex
921 922
 * reported by PHY handling code
 */
923 924 925 926 927
static void adjust_link(struct eth_device *dev)
{
	struct tsec_private *priv = (struct tsec_private *)dev->priv;
	volatile tsec_t *regs = priv->regs;

928 929
	if (priv->link) {
		if (priv->duplexity != 0)
930 931 932 933
			regs->maccfg2 |= MACCFG2_FULL_DUPLEX;
		else
			regs->maccfg2 &= ~(MACCFG2_FULL_DUPLEX);

934 935 936 937 938 939 940 941 942 943
		switch (priv->speed) {
		case 1000:
			regs->maccfg2 = ((regs->maccfg2 & ~(MACCFG2_IF))
					 | MACCFG2_GMII);
			break;
		case 100:
		case 10:
			regs->maccfg2 = ((regs->maccfg2 & ~(MACCFG2_IF))
					 | MACCFG2_MII);

944 945
			/* Set R100 bit in all modes although
			 * it is only used in RGMII mode
946
			 */
947
			if (priv->speed == 100)
948 949 950 951 952 953 954
				regs->ecntrl |= ECNTRL_R100;
			else
				regs->ecntrl &= ~(ECNTRL_R100);
			break;
		default:
			printf("%s: Speed was bad\n", dev->name);
			break;
955 956
		}

P
Peter Tyser 已提交
957 958 959
		printf("Speed: %d, %s duplex%s\n", priv->speed,
		       (priv->duplexity) ? "full" : "half",
		       (priv->flags & TSEC_FIBER) ? ", fiber mode" : "");
960 961 962 963 964 965 966

	} else {
		printf("%s: No link.\n", dev->name);
	}
}

/* Set up the buffers and their descriptors, and bring up the
967 968
 * interface
 */
969
static void startup_tsec(struct eth_device *dev)
W
wdenk 已提交
970 971
{
	int i;
972 973
	struct tsec_private *priv = (struct tsec_private *)dev->priv;
	volatile tsec_t *regs = priv->regs;
W
wdenk 已提交
974 975 976 977 978 979 980 981 982

	/* Point to the buffer descriptors */
	regs->tbase = (unsigned int)(&rtx.txbd[txIdx]);
	regs->rbase = (unsigned int)(&rtx.rxbd[rxIdx]);

	/* Initialize the Rx Buffer descriptors */
	for (i = 0; i < PKTBUFSRX; i++) {
		rtx.rxbd[i].status = RXBD_EMPTY;
		rtx.rxbd[i].length = 0;
983
		rtx.rxbd[i].bufPtr = (uint) NetRxPackets[i];
W
wdenk 已提交
984
	}
985
	rtx.rxbd[PKTBUFSRX - 1].status |= RXBD_WRAP;
W
wdenk 已提交
986 987

	/* Initialize the TX Buffer Descriptors */
988
	for (i = 0; i < TX_BUF_CNT; i++) {
W
wdenk 已提交
989 990 991 992
		rtx.txbd[i].status = 0;
		rtx.txbd[i].length = 0;
		rtx.txbd[i].bufPtr = 0;
	}
993
	rtx.txbd[TX_BUF_CNT - 1].status |= TXBD_WRAP;
W
wdenk 已提交
994

995
	/* Start up the PHY */
996 997
	if(priv->phyinfo)
		phy_run_commands(priv, priv->phyinfo->startup);
998

999 1000
	adjust_link(dev);

W
wdenk 已提交
1001 1002 1003 1004 1005 1006
	/* Enable Transmit and Receive */
	regs->maccfg1 |= (MACCFG1_RX_EN | MACCFG1_TX_EN);

	/* Tell the DMA it is clear to go */
	regs->dmactrl |= DMACTRL_INIT_SETTINGS;
	regs->tstat = TSTAT_CLEAR_THALT;
1007
	regs->rstat = RSTAT_CLEAR_RHALT;
W
wdenk 已提交
1008 1009 1010
	regs->dmactrl &= ~(DMACTRL_GRS | DMACTRL_GTS);
}

W
wdenk 已提交
1011
/* This returns the status bits of the device.	The return value
W
wdenk 已提交
1012
 * is never checked, and this is what the 8260 driver did, so we
W
wdenk 已提交
1013
 * do the same.	 Presumably, this would be zero if there were no
1014 1015 1016
 * errors
 */
static int tsec_send(struct eth_device *dev, volatile void *packet, int length)
W
wdenk 已提交
1017 1018 1019
{
	int i;
	int result = 0;
1020 1021
	struct tsec_private *priv = (struct tsec_private *)dev->priv;
	volatile tsec_t *regs = priv->regs;
W
wdenk 已提交
1022 1023

	/* Find an empty buffer descriptor */
1024
	for (i = 0; rtx.txbd[txIdx].status & TXBD_READY; i++) {
W
wdenk 已提交
1025
		if (i >= TOUT_LOOP) {
1026
			debug("%s: tsec: tx buffers full\n", dev->name);
W
wdenk 已提交
1027 1028 1029 1030
			return result;
		}
	}

1031
	rtx.txbd[txIdx].bufPtr = (uint) packet;
W
wdenk 已提交
1032
	rtx.txbd[txIdx].length = length;
1033 1034
	rtx.txbd[txIdx].status |=
	    (TXBD_READY | TXBD_LAST | TXBD_CRC | TXBD_INTERRUPT);
W
wdenk 已提交
1035 1036 1037 1038 1039

	/* Tell the DMA to go */
	regs->tstat = TSTAT_CLEAR_THALT;

	/* Wait for buffer to be transmitted */
1040
	for (i = 0; rtx.txbd[txIdx].status & TXBD_READY; i++) {
W
wdenk 已提交
1041
		if (i >= TOUT_LOOP) {
1042
			debug("%s: tsec: tx error\n", dev->name);
W
wdenk 已提交
1043 1044 1045 1046 1047 1048 1049 1050 1051 1052
			return result;
		}
	}

	txIdx = (txIdx + 1) % TX_BUF_CNT;
	result = rtx.txbd[txIdx].status & TXBD_STATS;

	return result;
}

1053
static int tsec_recv(struct eth_device *dev)
W
wdenk 已提交
1054 1055
{
	int length;
1056 1057
	struct tsec_private *priv = (struct tsec_private *)dev->priv;
	volatile tsec_t *regs = priv->regs;
W
wdenk 已提交
1058

1059
	while (!(rtx.rxbd[rxIdx].status & RXBD_EMPTY)) {
W
wdenk 已提交
1060 1061 1062 1063 1064 1065

		length = rtx.rxbd[rxIdx].length;

		/* Send the packet up if there were no errors */
		if (!(rtx.rxbd[rxIdx].status & RXBD_STATS)) {
			NetReceive(NetRxPackets[rxIdx], length - 4);
1066 1067
		} else {
			printf("Got error %x\n",
1068
			       (rtx.rxbd[rxIdx].status & RXBD_STATS));
W
wdenk 已提交
1069 1070 1071 1072 1073
		}

		rtx.rxbd[rxIdx].length = 0;

		/* Set the wrap bit if this is the last element in the list */
1074 1075
		rtx.rxbd[rxIdx].status =
		    RXBD_EMPTY | (((rxIdx + 1) == PKTBUFSRX) ? RXBD_WRAP : 0);
W
wdenk 已提交
1076 1077 1078 1079

		rxIdx = (rxIdx + 1) % PKTBUFSRX;
	}

1080
	if (regs->ievent & IEVENT_BSY) {
W
wdenk 已提交
1081 1082 1083 1084 1085 1086 1087 1088
		regs->ievent = IEVENT_BSY;
		regs->rstat = RSTAT_CLEAR_RHALT;
	}

	return -1;

}

1089
/* Stop the interface */
1090
static void tsec_halt(struct eth_device *dev)
W
wdenk 已提交
1091
{
1092 1093
	struct tsec_private *priv = (struct tsec_private *)dev->priv;
	volatile tsec_t *regs = priv->regs;
W
wdenk 已提交
1094 1095 1096 1097

	regs->dmactrl &= ~(DMACTRL_GRS | DMACTRL_GTS);
	regs->dmactrl |= (DMACTRL_GRS | DMACTRL_GTS);

1098 1099
	while ((regs->ievent & (IEVENT_GRSC | IEVENT_GTSC))
		!= (IEVENT_GRSC | IEVENT_GTSC)) ;
W
wdenk 已提交
1100 1101 1102

	regs->maccfg1 &= ~(MACCFG1_TX_EN | MACCFG1_RX_EN);

1103
	/* Shut down the PHY, as needed */
1104 1105
	if(priv->phyinfo)
		phy_run_commands(priv, priv->phyinfo->shutdown);
1106 1107
}

1108
static struct phy_info phy_info_M88E1149S = {
1109 1110 1111
	0x1410ca,
	"Marvell 88E1149S",
	4,
P
Peter Tyser 已提交
1112
	(struct phy_cmd[]) {     /* config */
1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125
		/* Reset and configure the PHY */
		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
		{0x1d, 0x1f, NULL},
		{0x1e, 0x200c, NULL},
		{0x1d, 0x5, NULL},
		{0x1e, 0x0, NULL},
		{0x1e, 0x100, NULL},
		{MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
		{MIIM_ANAR, MIIM_ANAR_INIT, NULL},
		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
		{miim_end,}
	},
P
Peter Tyser 已提交
1126
	(struct phy_cmd[]) {     /* startup */
1127 1128 1129 1130 1131
		/* Status is read once to clear old link state */
		{MIIM_STATUS, miim_read, NULL},
		/* Auto-negotiate */
		{MIIM_STATUS, miim_read, &mii_parse_sr},
		/* Read the status */
P
Peter Tyser 已提交
1132
		{MIIM_88E1011_PHY_STATUS, miim_read, &mii_parse_88E1011_psr},
1133 1134
		{miim_end,}
	},
P
Peter Tyser 已提交
1135
	(struct phy_cmd[]) {     /* shutdown */
1136 1137
		{miim_end,}
	},
1138 1139
};

1140
/* The 5411 id is 0x206070, the 5421 is 0x2060e0 */
1141
static struct phy_info phy_info_BCM5461S = {
1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167
	0x02060c1,	/* 5461 ID */
	"Broadcom BCM5461S",
	0, /* not clear to me what minor revisions we can shift away */
	(struct phy_cmd[]) { /* config */
		/* Reset and configure the PHY */
		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
		{MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
		{MIIM_ANAR, MIIM_ANAR_INIT, NULL},
		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
		{miim_end,}
	},
	(struct phy_cmd[]) { /* startup */
		/* Status is read once to clear old link state */
		{MIIM_STATUS, miim_read, NULL},
		/* Auto-negotiate */
		{MIIM_STATUS, miim_read, &mii_parse_sr},
		/* Read the status */
		{MIIM_BCM54xx_AUXSTATUS, miim_read, &mii_parse_BCM54xx_sr},
		{miim_end,}
	},
	(struct phy_cmd[]) { /* shutdown */
		{miim_end,}
	},
};

1168
static struct phy_info phy_info_BCM5464S = {
J
Joe Hamman 已提交
1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194
	0x02060b1,	/* 5464 ID */
	"Broadcom BCM5464S",
	0, /* not clear to me what minor revisions we can shift away */
	(struct phy_cmd[]) { /* config */
		/* Reset and configure the PHY */
		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
		{MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
		{MIIM_ANAR, MIIM_ANAR_INIT, NULL},
		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
		{miim_end,}
	},
	(struct phy_cmd[]) { /* startup */
		/* Status is read once to clear old link state */
		{MIIM_STATUS, miim_read, NULL},
		/* Auto-negotiate */
		{MIIM_STATUS, miim_read, &mii_parse_sr},
		/* Read the status */
		{MIIM_BCM54xx_AUXSTATUS, miim_read, &mii_parse_BCM54xx_sr},
		{miim_end,}
	},
	(struct phy_cmd[]) { /* shutdown */
		{miim_end,}
	},
};

1195
static struct phy_info phy_info_BCM5482S =  {
Z
Zach LeRoy 已提交
1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206
	0x0143bcb,
	"Broadcom BCM5482S",
	4,
	(struct phy_cmd[]) { /* config */
		/* Reset and configure the PHY */
		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
		/* Setup read from auxilary control shadow register 7 */
		{MIIM_BCM54xx_AUXCNTL, MIIM_BCM54xx_AUXCNTL_ENCODE(7), NULL},
		/* Read Misc Control register and or in Ethernet@Wirespeed */
		{MIIM_BCM54xx_AUXCNTL, 0, &mii_BCM54xx_wirespeed},
		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1207 1208 1209 1210 1211 1212 1213
		/* Initial config/enable of secondary SerDes interface */
		{MIIM_BCM54XX_SHD, MIIM_BCM54XX_SHD_WR_ENCODE(0x14, 0xf), NULL},
		/* Write intial value to secondary SerDes Contol */
		{MIIM_BCM54XX_EXP_SEL, MIIM_BCM54XX_EXP_SEL_SSD | 0, NULL},
		{MIIM_BCM54XX_EXP_DATA, MIIM_CONTROL_RESTART, NULL},
		/* Enable copper/fiber auto-detect */
		{MIIM_BCM54XX_SHD, MIIM_BCM54XX_SHD_WR_ENCODE(0x1e, 0x201)},
Z
Zach LeRoy 已提交
1214 1215 1216 1217 1218
		{miim_end,}
	},
	(struct phy_cmd[]) { /* startup */
		/* Status is read once to clear old link state */
		{MIIM_STATUS, miim_read, NULL},
1219 1220
		/* Determine copper/fiber, auto-negotiate, and read the result */
		{MIIM_STATUS, miim_read, &mii_parse_BCM5482_sr},
Z
Zach LeRoy 已提交
1221 1222 1223 1224 1225 1226 1227
		{miim_end,}
	},
	(struct phy_cmd[]) { /* shutdown */
		{miim_end,}
	},
};

1228
static struct phy_info phy_info_M88E1011S = {
1229 1230 1231
	0x01410c6,
	"Marvell 88E1011S",
	4,
P
Peter Tyser 已提交
1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257
	(struct phy_cmd[]) {	/* config */
		/* Reset and configure the PHY */
		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
		{0x1d, 0x1f, NULL},
		{0x1e, 0x200c, NULL},
		{0x1d, 0x5, NULL},
		{0x1e, 0x0, NULL},
		{0x1e, 0x100, NULL},
		{MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
		{MIIM_ANAR, MIIM_ANAR_INIT, NULL},
		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
		{miim_end,}
	},
	(struct phy_cmd[]) {	/* startup */
		/* Status is read once to clear old link state */
		{MIIM_STATUS, miim_read, NULL},
		/* Auto-negotiate */
		{MIIM_STATUS, miim_read, &mii_parse_sr},
		/* Read the status */
		{MIIM_88E1011_PHY_STATUS, miim_read, &mii_parse_88E1011_psr},
		{miim_end,}
	},
	(struct phy_cmd[]) {	/* shutdown */
		{miim_end,}
	},
1258 1259
};

1260
static struct phy_info phy_info_M88E1111S = {
W
wdenk 已提交
1261 1262 1263
	0x01410cc,
	"Marvell 88E1111S",
	4,
P
Peter Tyser 已提交
1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286
	(struct phy_cmd[]) {	/* config */
		/* Reset and configure the PHY */
		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
		{0x1b, 0x848f, &mii_m88e1111s_setmode},
		{0x14, 0x0cd2, NULL}, /* Delay RGMII TX and RX */
		{MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
		{MIIM_ANAR, MIIM_ANAR_INIT, NULL},
		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
		{miim_end,}
	},
	(struct phy_cmd[]) {	/* startup */
		/* Status is read once to clear old link state */
		{MIIM_STATUS, miim_read, NULL},
		/* Auto-negotiate */
		{MIIM_STATUS, miim_read, &mii_parse_sr},
		/* Read the status */
		{MIIM_88E1011_PHY_STATUS, miim_read, &mii_parse_88E1011_psr},
		{miim_end,}
	},
	(struct phy_cmd[]) {	/* shutdown */
		{miim_end,}
	},
W
wdenk 已提交
1287 1288
};

1289
static struct phy_info phy_info_M88E1118 = {
1290 1291 1292
	0x01410e1,
	"Marvell 88E1118",
	4,
P
Peter Tyser 已提交
1293
	(struct phy_cmd[]) {	/* config */
1294 1295 1296 1297
		/* Reset and configure the PHY */
		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
		{0x16, 0x0002, NULL}, /* Change Page Number */
		{0x15, 0x1070, NULL}, /* Delay RGMII TX and RX */
R
Ron Madrid 已提交
1298 1299 1300
		{0x16, 0x0003, NULL}, /* Change Page Number */
		{0x10, 0x021e, NULL}, /* Adjust LED control */
		{0x16, 0x0000, NULL}, /* Change Page Number */
1301 1302 1303 1304 1305
		{MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
		{MIIM_ANAR, MIIM_ANAR_INIT, NULL},
		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
		{miim_end,}
P
Peter Tyser 已提交
1306 1307
	},
	(struct phy_cmd[]) {	/* startup */
1308 1309 1310 1311
		{0x16, 0x0000, NULL}, /* Change Page Number */
		/* Status is read once to clear old link state */
		{MIIM_STATUS, miim_read, NULL},
		/* Auto-negotiate */
R
Ron Madrid 已提交
1312
		{MIIM_STATUS, miim_read, &mii_parse_sr},
1313 1314 1315 1316
		/* Read the status */
		{MIIM_88E1011_PHY_STATUS, miim_read,
		 &mii_parse_88E1011_psr},
		{miim_end,}
P
Peter Tyser 已提交
1317 1318
	},
	(struct phy_cmd[]) {	/* shutdown */
1319
		{miim_end,}
P
Peter Tyser 已提交
1320
	},
1321 1322
};

1323 1324 1325 1326
/*
 *  Since to access LED register we need do switch the page, we
 * do LED configuring in the miim_read-like function as follows
 */
1327
static uint mii_88E1121_set_led (uint mii_reg, struct tsec_private *priv)
1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343
{
	uint pg;

	/* Switch the page to access the led register */
	pg = read_phy_reg(priv, MIIM_88E1121_PHY_PAGE);
	write_phy_reg(priv, MIIM_88E1121_PHY_PAGE, MIIM_88E1121_PHY_LED_PAGE);

	/* Configure leds */
	write_phy_reg(priv, MIIM_88E1121_PHY_LED_CTRL,
		      MIIM_88E1121_PHY_LED_DEF);

	/* Restore the page pointer */
	write_phy_reg(priv, MIIM_88E1121_PHY_PAGE, pg);
	return 0;
}

1344
static struct phy_info phy_info_M88E1121R = {
1345 1346 1347
	0x01410cb,
	"Marvell 88E1121R",
	4,
P
Peter Tyser 已提交
1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370
	(struct phy_cmd[]) {	/* config */
		/* Reset and configure the PHY */
		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
		{MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
		{MIIM_ANAR, MIIM_ANAR_INIT, NULL},
		/* Configure leds */
		{MIIM_88E1121_PHY_LED_CTRL, miim_read, &mii_88E1121_set_led},
		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
		/* Disable IRQs and de-assert interrupt */
		{MIIM_88E1121_PHY_IRQ_EN, 0, NULL},
		{MIIM_88E1121_PHY_IRQ_STATUS, miim_read, NULL},
		{miim_end,}
	},
	(struct phy_cmd[]) {	/* startup */
		/* Status is read once to clear old link state */
		{MIIM_STATUS, miim_read, NULL},
		{MIIM_STATUS, miim_read, &mii_parse_sr},
		{MIIM_STATUS, miim_read, &mii_parse_link},
		{miim_end,}
	},
	(struct phy_cmd[]) {	/* shutdown */
		{miim_end,}
	},
1371 1372
};

1373 1374 1375 1376 1377 1378 1379
static unsigned int m88e1145_setmode(uint mii_reg, struct tsec_private *priv)
{
	uint mii_data = read_phy_reg(priv, mii_reg);

	/* Setting MIIM_88E1145_PHY_EXT_CR */
	if (priv->flags & TSEC_REDUCED)
		return mii_data |
1380
		    MIIM_M88E1145_RGMII_RX_DELAY | MIIM_M88E1145_RGMII_TX_DELAY;
1381 1382 1383 1384 1385 1386 1387 1388
	else
		return mii_data;
}

static struct phy_info phy_info_M88E1145 = {
	0x01410cd,
	"Marvell 88E1145",
	4,
P
Peter Tyser 已提交
1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420
	(struct phy_cmd[]) {	/* config */
		/* Reset the PHY */
		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},

		/* Errata E0, E1 */
		{29, 0x001b, NULL},
		{30, 0x418f, NULL},
		{29, 0x0016, NULL},
		{30, 0xa2da, NULL},

		/* Configure the PHY */
		{MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
		{MIIM_ANAR, MIIM_ANAR_INIT, NULL},
		{MIIM_88E1011_PHY_SCR, MIIM_88E1011_PHY_MDI_X_AUTO, NULL},
		{MIIM_88E1145_PHY_EXT_CR, 0, &m88e1145_setmode},
		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
		{MIIM_CONTROL, MIIM_CONTROL_INIT, NULL},
		{miim_end,}
	},
	(struct phy_cmd[]) {	/* startup */
		/* Status is read once to clear old link state */
		{MIIM_STATUS, miim_read, NULL},
		/* Auto-negotiate */
		{MIIM_STATUS, miim_read, &mii_parse_sr},
		{MIIM_88E1111_PHY_LED_CONTROL, MIIM_88E1111_PHY_LED_DIRECT, NULL},
		/* Read the Status */
		{MIIM_88E1011_PHY_STATUS, miim_read, &mii_parse_88E1011_psr},
		{miim_end,}
	},
	(struct phy_cmd[]) {	/* shutdown */
		{miim_end,}
	},
1421 1422
};

1423
static struct phy_info phy_info_cis8204 = {
1424 1425 1426
	0x3f11,
	"Cicada Cis8204",
	6,
P
Peter Tyser 已提交
1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449
	(struct phy_cmd[]) {	/* config */
		/* Override PHY config settings */
		{MIIM_CIS8201_AUX_CONSTAT, MIIM_CIS8201_AUXCONSTAT_INIT, NULL},
		/* Configure some basic stuff */
		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
		{MIIM_CIS8204_SLED_CON, MIIM_CIS8204_SLEDCON_INIT,
		 &mii_cis8204_fixled},
		{MIIM_CIS8204_EPHY_CON, MIIM_CIS8204_EPHYCON_INIT,
		 &mii_cis8204_setmode},
		{miim_end,}
	},
	(struct phy_cmd[]) {	/* startup */
		/* Read the Status (2x to make sure link is right) */
		{MIIM_STATUS, miim_read, NULL},
		/* Auto-negotiate */
		{MIIM_STATUS, miim_read, &mii_parse_sr},
		/* Read the status */
		{MIIM_CIS8201_AUX_CONSTAT, miim_read, &mii_parse_cis8201},
		{miim_end,}
	},
	(struct phy_cmd[]) {	/* shutdown */
		{miim_end,}
	},
1450 1451 1452
};

/* Cicada 8201 */
1453
static struct phy_info phy_info_cis8201 = {
1454 1455 1456
	0xfc41,
	"CIS8201",
	4,
P
Peter Tyser 已提交
1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477
	(struct phy_cmd[]) {	/* config */
		/* Override PHY config settings */
		{MIIM_CIS8201_AUX_CONSTAT, MIIM_CIS8201_AUXCONSTAT_INIT, NULL},
		/* Set up the interface mode */
		{MIIM_CIS8201_EXT_CON1, MIIM_CIS8201_EXTCON1_INIT, NULL},
		/* Configure some basic stuff */
		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
		{miim_end,}
	},
	(struct phy_cmd[]) {	/* startup */
		/* Read the Status (2x to make sure link is right) */
		{MIIM_STATUS, miim_read, NULL},
		/* Auto-negotiate */
		{MIIM_STATUS, miim_read, &mii_parse_sr},
		/* Read the status */
		{MIIM_CIS8201_AUX_CONSTAT, miim_read, &mii_parse_cis8201},
		{miim_end,}
	},
	(struct phy_cmd[]) {	/* shutdown */
		{miim_end,}
	},
1478
};
1479 1480

static struct phy_info phy_info_VSC8211 = {
1481 1482 1483 1484
	0xfc4b,
	"Vitesse VSC8211",
	4,
	(struct phy_cmd[]) { /* config */
P
Peter Tyser 已提交
1485 1486 1487 1488 1489 1490 1491 1492
		/* Override PHY config settings */
		{MIIM_CIS8201_AUX_CONSTAT, MIIM_CIS8201_AUXCONSTAT_INIT, NULL},
		/* Set up the interface mode */
		{MIIM_CIS8201_EXT_CON1, MIIM_CIS8201_EXTCON1_INIT, NULL},
		/* Configure some basic stuff */
		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
		{miim_end,}
	},
1493
	(struct phy_cmd[]) { /* startup */
P
Peter Tyser 已提交
1494 1495 1496 1497 1498 1499 1500 1501
		/* Read the Status (2x to make sure link is right) */
		{MIIM_STATUS, miim_read, NULL},
		/* Auto-negotiate */
		{MIIM_STATUS, miim_read, &mii_parse_sr},
		/* Read the status */
		{MIIM_CIS8201_AUX_CONSTAT, miim_read, &mii_parse_cis8201},
		{miim_end,}
	},
1502
	(struct phy_cmd[]) { /* shutdown */
P
Peter Tyser 已提交
1503
		{miim_end,}
1504 1505
	},
};
1506 1507

static struct phy_info phy_info_VSC8244 = {
1508 1509 1510
	0x3f1b,
	"Vitesse VSC8244",
	6,
P
Peter Tyser 已提交
1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528
	(struct phy_cmd[]) {	/* config */
		/* Override PHY config settings */
		/* Configure some basic stuff */
		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
		{miim_end,}
	},
	(struct phy_cmd[]) {	/* startup */
		/* Read the Status (2x to make sure link is right) */
		{MIIM_STATUS, miim_read, NULL},
		/* Auto-negotiate */
		{MIIM_STATUS, miim_read, &mii_parse_sr},
		/* Read the status */
		{MIIM_VSC8244_AUX_CONSTAT, miim_read, &mii_parse_vsc8244},
		{miim_end,}
	},
	(struct phy_cmd[]) {	/* shutdown */
		{miim_end,}
	},
1529
};
1530

1531
static struct phy_info phy_info_VSC8641 = {
1532 1533 1534
	0x7043,
	"Vitesse VSC8641",
	4,
P
Peter Tyser 已提交
1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551
	(struct phy_cmd[]) {	/* config */
		/* Configure some basic stuff */
		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
		{miim_end,}
	},
	(struct phy_cmd[]) {	/* startup */
		/* Read the Status (2x to make sure link is right) */
		{MIIM_STATUS, miim_read, NULL},
		/* Auto-negotiate */
		{MIIM_STATUS, miim_read, &mii_parse_sr},
		/* Read the status */
		{MIIM_VSC8244_AUX_CONSTAT, miim_read, &mii_parse_vsc8244},
		{miim_end,}
	},
	(struct phy_cmd[]) {	/* shutdown */
		{miim_end,}
	},
1552 1553
};

1554
static struct phy_info phy_info_VSC8221 = {
1555 1556 1557
	0xfc55,
	"Vitesse VSC8221",
	4,
P
Peter Tyser 已提交
1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574
	(struct phy_cmd[]) {	/* config */
		/* Configure some basic stuff */
		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
		{miim_end,}
	},
	(struct phy_cmd[]) {	/* startup */
		/* Read the Status (2x to make sure link is right) */
		{MIIM_STATUS, miim_read, NULL},
		/* Auto-negotiate */
		{MIIM_STATUS, miim_read, &mii_parse_sr},
		/* Read the status */
		{MIIM_VSC8244_AUX_CONSTAT, miim_read, &mii_parse_vsc8244},
		{miim_end,}
	},
	(struct phy_cmd[]) {	/* shutdown */
		{miim_end,}
	},
1575 1576
};

1577
static struct phy_info phy_info_VSC8601 = {
P
Peter Tyser 已提交
1578 1579 1580 1581 1582 1583 1584
	0x00007042,
	"Vitesse VSC8601",
	4,
	(struct phy_cmd[]) {     /* config */
		/* Override PHY config settings */
		/* Configure some basic stuff */
		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1585
#ifdef CONFIG_SYS_VSC8601_SKEWFIX
P
Peter Tyser 已提交
1586
		{MIIM_VSC8601_EPHY_CON,MIIM_VSC8601_EPHY_CON_INIT_SKEW,NULL},
1587
#if defined(CONFIG_SYS_VSC8601_SKEW_TX) && defined(CONFIG_SYS_VSC8601_SKEW_RX)
P
Peter Tyser 已提交
1588 1589 1590 1591 1592
		{MIIM_EXT_PAGE_ACCESS,1,NULL},
#define VSC8101_SKEW \
	(CONFIG_SYS_VSC8601_SKEW_TX << 14) | (CONFIG_SYS_VSC8601_SKEW_RX << 12)
		{MIIM_VSC8601_SKEW_CTRL,VSC8101_SKEW,NULL},
		{MIIM_EXT_PAGE_ACCESS,0,NULL},
1593
#endif
1594
#endif
P
Peter Tyser 已提交
1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610
		{MIIM_ANAR, MIIM_ANAR_INIT, NULL},
		{MIIM_CONTROL, MIIM_CONTROL_RESTART, &mii_cr_init},
		{miim_end,}
	},
	(struct phy_cmd[]) {     /* startup */
		/* Read the Status (2x to make sure link is right) */
		{MIIM_STATUS, miim_read, NULL},
		/* Auto-negotiate */
		{MIIM_STATUS, miim_read, &mii_parse_sr},
		/* Read the status */
		{MIIM_VSC8244_AUX_CONSTAT, miim_read, &mii_parse_vsc8244},
		{miim_end,}
	},
	(struct phy_cmd[]) {     /* shutdown */
		{miim_end,}
	},
1611 1612
};

1613
static struct phy_info phy_info_dm9161 = {
1614 1615 1616
	0x0181b88,
	"Davicom DM9161E",
	4,
P
Peter Tyser 已提交
1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640
	(struct phy_cmd[]) {	/* config */
		{MIIM_CONTROL, MIIM_DM9161_CR_STOP, NULL},
		/* Do not bypass the scrambler/descrambler */
		{MIIM_DM9161_SCR, MIIM_DM9161_SCR_INIT, NULL},
		/* Clear 10BTCSR to default */
		{MIIM_DM9161_10BTCSR, MIIM_DM9161_10BTCSR_INIT, NULL},
		/* Configure some basic stuff */
		{MIIM_CONTROL, MIIM_CR_INIT, NULL},
		/* Restart Auto Negotiation */
		{MIIM_CONTROL, MIIM_DM9161_CR_RSTAN, NULL},
		{miim_end,}
	},
	(struct phy_cmd[]) {	/* startup */
		/* Status is read once to clear old link state */
		{MIIM_STATUS, miim_read, NULL},
		/* Auto-negotiate */
		{MIIM_STATUS, miim_read, &mii_parse_sr},
		/* Read the status */
		{MIIM_DM9161_SCSR, miim_read, &mii_parse_dm9161_scsr},
		{miim_end,}
	},
	(struct phy_cmd[]) {	/* shutdown */
		{miim_end,}
	},
1641
};
P
Peter Tyser 已提交
1642

H
Heiko Schocher 已提交
1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663
/* micrel KSZ804  */
static struct phy_info phy_info_ksz804 =  {
	0x0022151,
	"Micrel KSZ804 PHY",
	4,
	(struct phy_cmd[]) { /* config */
		{PHY_BMCR, PHY_BMCR_RESET, NULL},
		{PHY_BMCR, PHY_BMCR_AUTON|PHY_BMCR_RST_NEG, NULL},
		{miim_end,}
	},
	(struct phy_cmd[]) { /* startup */
		{PHY_BMSR, miim_read, NULL},
		{PHY_BMSR, miim_read, &mii_parse_sr},
		{PHY_BMSR, miim_read, &mii_parse_link},
		{miim_end,}
	},
	(struct phy_cmd[]) { /* shutdown */
		{miim_end,}
	}
};

1664
/* a generic flavor.  */
1665
static struct phy_info phy_info_generic =  {
1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684
	0,
	"Unknown/Generic PHY",
	32,
	(struct phy_cmd[]) { /* config */
		{PHY_BMCR, PHY_BMCR_RESET, NULL},
		{PHY_BMCR, PHY_BMCR_AUTON|PHY_BMCR_RST_NEG, NULL},
		{miim_end,}
	},
	(struct phy_cmd[]) { /* startup */
		{PHY_BMSR, miim_read, NULL},
		{PHY_BMSR, miim_read, &mii_parse_sr},
		{PHY_BMSR, miim_read, &mii_parse_link},
		{miim_end,}
	},
	(struct phy_cmd[]) { /* shutdown */
		{miim_end,}
	}
};

1685
static uint mii_parse_lxt971_sr2(uint mii_reg, struct tsec_private *priv)
W
wdenk 已提交
1686
{
W
wdenk 已提交
1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702
	unsigned int speed;
	if (priv->link) {
		speed = mii_reg & MIIM_LXT971_SR2_SPEED_MASK;

		switch (speed) {
		case MIIM_LXT971_SR2_10HDX:
			priv->speed = 10;
			priv->duplexity = 0;
			break;
		case MIIM_LXT971_SR2_10FDX:
			priv->speed = 10;
			priv->duplexity = 1;
			break;
		case MIIM_LXT971_SR2_100HDX:
			priv->speed = 100;
			priv->duplexity = 0;
U
urwithsughosh@gmail.com 已提交
1703
			break;
W
wdenk 已提交
1704 1705 1706 1707 1708 1709 1710 1711 1712 1713
		default:
			priv->speed = 100;
			priv->duplexity = 1;
		}
	} else {
		priv->speed = 0;
		priv->duplexity = 0;
	}

	return 0;
W
wdenk 已提交
1714 1715
}

W
wdenk 已提交
1716 1717 1718 1719
static struct phy_info phy_info_lxt971 = {
	0x0001378e,
	"LXT971",
	4,
P
Peter Tyser 已提交
1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733
	(struct phy_cmd[]) {	/* config */
		{MIIM_CR, MIIM_CR_INIT, mii_cr_init},	/* autonegotiate */
		{miim_end,}
	},
	(struct phy_cmd[]) {	/* startup - enable interrupts */
		/* { 0x12, 0x00f2, NULL }, */
		{MIIM_STATUS, miim_read, NULL},
		{MIIM_STATUS, miim_read, &mii_parse_sr},
		{MIIM_LXT971_SR2, miim_read, &mii_parse_lxt971_sr2},
		{miim_end,}
	},
	(struct phy_cmd[]) {	/* shutdown - disable interrupts */
		{miim_end,}
	},
W
wdenk 已提交
1734 1735
};

1736
/* Parse the DP83865's link and auto-neg status register for speed and duplex
1737 1738
 * information
 */
1739
static uint mii_parse_dp83865_lanr(uint mii_reg, struct tsec_private *priv)
1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764
{
	switch (mii_reg & MIIM_DP83865_SPD_MASK) {

	case MIIM_DP83865_SPD_1000:
		priv->speed = 1000;
		break;

	case MIIM_DP83865_SPD_100:
		priv->speed = 100;
		break;

	default:
		priv->speed = 10;
		break;

	}

	if (mii_reg & MIIM_DP83865_DPX_FULL)
		priv->duplexity = 1;
	else
		priv->duplexity = 0;

	return 0;
}

1765
static struct phy_info phy_info_dp83865 = {
1766 1767 1768
	0x20005c7,
	"NatSemi DP83865",
	4,
P
Peter Tyser 已提交
1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784
	(struct phy_cmd[]) {	/* config */
		{MIIM_CONTROL, MIIM_DP83865_CR_INIT, NULL},
		{miim_end,}
	},
	(struct phy_cmd[]) {	/* startup */
		/* Status is read once to clear old link state */
		{MIIM_STATUS, miim_read, NULL},
		/* Auto-negotiate */
		{MIIM_STATUS, miim_read, &mii_parse_sr},
		/* Read the link and auto-neg status */
		{MIIM_DP83865_LANR, miim_read, &mii_parse_dp83865_lanr},
		{miim_end,}
	},
	(struct phy_cmd[]) {	/* shutdown */
		{miim_end,}
	},
1785 1786
};

1787
static struct phy_info phy_info_rtl8211b = {
1788 1789 1790
	0x001cc91,
	"RealTek RTL8211B",
	4,
P
Peter Tyser 已提交
1791
	(struct phy_cmd[]) {	/* config */
1792 1793 1794 1795 1796 1797 1798 1799
		/* Reset and configure the PHY */
		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
		{MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
		{MIIM_ANAR, MIIM_ANAR_INIT, NULL},
		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
		{miim_end,}
	},
P
Peter Tyser 已提交
1800
	(struct phy_cmd[]) {	/* startup */
1801 1802 1803 1804 1805 1806 1807 1808
		/* Status is read once to clear old link state */
		{MIIM_STATUS, miim_read, NULL},
		/* Auto-negotiate */
		{MIIM_STATUS, miim_read, &mii_parse_sr},
		/* Read the status */
		{MIIM_RTL8211B_PHY_STATUS, miim_read, &mii_parse_RTL8211B_sr},
		{miim_end,}
	},
P
Peter Tyser 已提交
1809
	(struct phy_cmd[]) {	/* shutdown */
1810 1811 1812 1813
		{miim_end,}
	},
};

1814
static struct phy_info *phy_info[] = {
1815
	&phy_info_cis8204,
1816
	&phy_info_cis8201,
1817
	&phy_info_BCM5461S,
J
Joe Hamman 已提交
1818
	&phy_info_BCM5464S,
Z
Zach LeRoy 已提交
1819
	&phy_info_BCM5482S,
1820
	&phy_info_M88E1011S,
W
wdenk 已提交
1821
	&phy_info_M88E1111S,
1822
	&phy_info_M88E1118,
1823
	&phy_info_M88E1121R,
1824
	&phy_info_M88E1145,
1825
	&phy_info_M88E1149S,
1826
	&phy_info_dm9161,
H
Heiko Schocher 已提交
1827
	&phy_info_ksz804,
W
wdenk 已提交
1828
	&phy_info_lxt971,
1829
	&phy_info_VSC8211,
1830
	&phy_info_VSC8244,
1831
	&phy_info_VSC8601,
1832 1833
	&phy_info_VSC8641,
	&phy_info_VSC8221,
1834
	&phy_info_dp83865,
1835
	&phy_info_rtl8211b,
1836
	&phy_info_generic,	/* must be last; has ID 0 and 32 bit mask */
1837 1838 1839 1840
	NULL
};

/* Grab the identifier of the device's PHY, and search through
W
wdenk 已提交
1841
 * all of the known PHYs to see if one matches.	 If so, return
1842 1843
 * it, if not, return NULL
 */
1844
static struct phy_info *get_phy_info(struct eth_device *dev)
1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860
{
	struct tsec_private *priv = (struct tsec_private *)dev->priv;
	uint phy_reg, phy_ID;
	int i;
	struct phy_info *theInfo = NULL;

	/* Grab the bits from PHYIR1, and put them in the upper half */
	phy_reg = read_phy_reg(priv, MIIM_PHYIR1);
	phy_ID = (phy_reg & 0xffff) << 16;

	/* Grab the bits from PHYIR2, and put them in the lower half */
	phy_reg = read_phy_reg(priv, MIIM_PHYIR2);
	phy_ID |= (phy_reg & 0xffff);

	/* loop through all the known PHY types, and find one that */
	/* matches the ID we read from the PHY. */
1861
	for (i = 0; phy_info[i]; i++) {
1862
		if (phy_info[i]->id == (phy_ID >> phy_info[i]->shift)) {
1863
			theInfo = phy_info[i];
1864 1865
			break;
		}
1866 1867
	}

1868
	if (theInfo == &phy_info_generic) {
P
Peter Tyser 已提交
1869 1870
		printf("%s: No support for PHY id %x; assuming generic\n",
			dev->name, phy_ID);
1871
	} else {
1872
		debug("%s: PHY is %s (%x)\n", dev->name, theInfo->name, phy_ID);
1873 1874 1875
	}

	return theInfo;
W
wdenk 已提交
1876
}
W
wdenk 已提交
1877

1878
/* Execute the given series of commands on the given device's
1879 1880
 * PHY, running functions as necessary
 */
1881
static void phy_run_commands(struct tsec_private *priv, struct phy_cmd *cmd)
1882 1883 1884
{
	int i;
	uint result;
1885
	volatile tsec_mdio_t *phyregs = priv->phyregs;
1886 1887 1888 1889 1890

	phyregs->miimcfg = MIIMCFG_RESET;

	phyregs->miimcfg = MIIMCFG_INIT_VALUE;

1891
	while (phyregs->miimind & MIIMIND_BUSY) ;
1892

1893 1894
	for (i = 0; cmd->mii_reg != miim_end; i++) {
		if (cmd->mii_data == miim_read) {
1895 1896
			result = read_phy_reg(priv, cmd->mii_reg);

1897 1898
			if (cmd->funct != NULL)
				(*(cmd->funct)) (result, priv);
1899 1900

		} else {
1901 1902
			if (cmd->funct != NULL)
				result = (*(cmd->funct)) (cmd->mii_reg, priv);
1903 1904 1905 1906 1907 1908 1909 1910 1911 1912
			else
				result = cmd->mii_data;

			write_phy_reg(priv, cmd->mii_reg, result);

		}
		cmd++;
	}
}

1913
#if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \
M
Marian Balakowicz 已提交
1914
	&& !defined(BITBANGMII)
1915

W
wdenk 已提交
1916 1917 1918 1919
/*
 * Read a MII PHY register.
 *
 * Returns:
1920
 *  0 on success
W
wdenk 已提交
1921
 */
M
Mike Frysinger 已提交
1922
static int tsec_miiphy_read(const char *devname, unsigned char addr,
1923
			    unsigned char reg, unsigned short *value)
W
wdenk 已提交
1924
{
1925
	unsigned short ret;
1926
	struct tsec_private *priv = privlist[0];
1927

1928
	if (NULL == priv) {
1929 1930 1931
		printf("Can't read PHY at address %d\n", addr);
		return -1;
	}
W
wdenk 已提交
1932

A
Andy Fleming 已提交
1933
	ret = (unsigned short)tsec_local_mdio_read(priv->phyregs, addr, reg);
1934
	*value = ret;
W
wdenk 已提交
1935 1936 1937 1938 1939 1940 1941 1942

	return 0;
}

/*
 * Write a MII PHY register.
 *
 * Returns:
1943
 *  0 on success
W
wdenk 已提交
1944
 */
M
Mike Frysinger 已提交
1945
static int tsec_miiphy_write(const char *devname, unsigned char addr,
1946
			     unsigned char reg, unsigned short value)
W
wdenk 已提交
1947
{
1948
	struct tsec_private *priv = privlist[0];
1949

1950
	if (NULL == priv) {
1951 1952 1953
		printf("Can't write PHY at address %d\n", addr);
		return -1;
	}
W
wdenk 已提交
1954

A
Andy Fleming 已提交
1955
	tsec_local_mdio_write(priv->phyregs, addr, reg, value);
W
wdenk 已提交
1956 1957 1958

	return 0;
}
1959

1960
#endif
1961

D
David Updegraff 已提交
1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982
#ifdef CONFIG_MCAST_TFTP

/* CREDITS: linux gianfar driver, slightly adjusted... thanx. */

/* Set the appropriate hash bit for the given addr */

/* The algorithm works like so:
 * 1) Take the Destination Address (ie the multicast address), and
 * do a CRC on it (little endian), and reverse the bits of the
 * result.
 * 2) Use the 8 most significant bits as a hash into a 256-entry
 * table.  The table is controlled through 8 32-bit registers:
 * gaddr0-7.  gaddr0's MSB is entry 0, and gaddr7's LSB is
 * gaddr7.  This means that the 3 most significant bits in the
 * hash index which gaddr register to use, and the 5 other bits
 * indicate which bit (assuming an IBM numbering scheme, which
 * for PowerPC (tm) is usually the case) in the tregister holds
 * the entry. */
static int
tsec_mcast_addr (struct eth_device *dev, u8 mcast_mac, u8 set)
{
P
Peter Tyser 已提交
1983 1984 1985 1986
	struct tsec_private *priv = privlist[1];
	volatile tsec_t *regs = priv->regs;
	volatile u32  *reg_array, value;
	u8 result, whichbit, whichreg;
D
David Updegraff 已提交
1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002

	result = (u8)((ether_crc(MAC_ADDR_LEN,mcast_mac) >> 24) & 0xff);
	whichbit = result & 0x1f;	/* the 5 LSB = which bit to set */
	whichreg = result >> 5;		/* the 3 MSB = which reg to set it in */
	value = (1 << (31-whichbit));

	reg_array = &(regs->hash.gaddr0);

	if (set) {
		reg_array[whichreg] |= value;
	} else {
		reg_array[whichreg] &= ~value;
	}
	return 0;
}
#endif /* Multicast TFTP ? */