MPC8540ADS.h 14.9 KB
Newer Older
W
wdenk 已提交
1
/*
W
wdenk 已提交
2
 * Copyright 2004 Freescale Semiconductor.
W
wdenk 已提交
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 * (C) Copyright 2002,2003 Motorola,Inc.
 * Xianghua Xiao <X.Xiao@motorola.com>
 *
 * See file CREDITS for list of people who contributed to this
 * project.
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License as
 * published by the Free Software Foundation; either version 2 of
 * the License, or (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
 * MA 02111-1307 USA
 */

W
wdenk 已提交
25 26 27 28 29 30 31
/*
 * mpc8540ads board configuration file
 *
 * Please refer to doc/README.mpc85xx for more info.
 *
 * Make sure you change the MAC address and other network params first,
 * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
W
wdenk 已提交
32 33 34 35 36 37
 */

#ifndef __CONFIG_H
#define __CONFIG_H

/* High Level Configuration Options */
W
wdenk 已提交
38 39 40 41 42 43 44 45
#define CONFIG_BOOKE		1	/* BOOKE */
#define CONFIG_E500		1	/* BOOKE e500 family */
#define CONFIG_MPC85xx		1	/* MPC8540/MPC8560 */
#define CONFIG_MPC8540		1	/* MPC8540 specific */
#define CONFIG_MPC8540ADS	1	/* MPC8540ADS board specific */

#define CONFIG_PCI
#define CONFIG_TSEC_ENET 		/* tsec ethernet support */
W
wdenk 已提交
46
#define CONFIG_ENV_OVERWRITE
W
wdenk 已提交
47 48 49 50
#define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup*/
#define CONFIG_DDR_ECC			/* only for ECC DDR module */
#define CONFIG_DDR_DLL			/* possible DLL fix needed */
#define CONFIG_DDR_2T_TIMING		/* Sets the 2T timing bit */
W
wdenk 已提交
51 52


W
wdenk 已提交
53 54 55 56 57 58 59 60
/*
 * sysclk for MPC85xx
 *
 * Two valid values are:
 *    33000000
 *    66000000
 *
 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
W
wdenk 已提交
61 62 63 64
 * is likely the desired value here, so that is now the default.
 * The board, however, can run at 66MHz.  In any event, this value
 * must match the settings of some switches.  Details can be found
 * in the README.mpc85xxads.
W
wdenk 已提交
65 66
 */

W
wdenk 已提交
67 68
#ifndef CONFIG_SYS_CLK_FREQ
#define CONFIG_SYS_CLK_FREQ	33000000
W
wdenk 已提交
69 70
#endif

W
wdenk 已提交
71

W
wdenk 已提交
72 73 74 75 76 77
/*
 * These can be toggled for performance analysis, otherwise use default.
 */
#define CONFIG_L2_CACHE			/* toggle L2 cache */
#define CONFIG_BTB			/* toggle branch predition */
#define CONFIG_ADDR_STREAMING		/* toggle addr streaming */
W
wdenk 已提交
78

W
wdenk 已提交
79
#define CONFIG_BOARD_EARLY_INIT_F	1	/* Call board_pre_init */
W
wdenk 已提交
80

W
wdenk 已提交
81 82
#undef	CFG_DRAM_TEST			/* memory test, takes time */
#define CFG_MEMTEST_START	0x00200000	/* memtest region */
W
wdenk 已提交
83 84 85 86 87 88 89
#define CFG_MEMTEST_END		0x00400000


/*
 * Base addresses -- Note these are effective addresses where the
 * actual resources get mapped (not physical addresses)
 */
W
wdenk 已提交
90 91 92
#define CFG_CCSRBAR_DEFAULT 	0xff700000	/* CCSRBAR Default */
#define CFG_CCSRBAR		0xe0000000	/* relocated CCSRBAR */
#define CFG_IMMR		CFG_CCSRBAR	/* PQII uses CFG_IMMR */
W
wdenk 已提交
93

W
wdenk 已提交
94 95 96 97

/*
 * DDR Setup
 */
W
wdenk 已提交
98
#define CFG_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/
W
wdenk 已提交
99
#define CFG_SDRAM_BASE		CFG_DDR_SDRAM_BASE
W
wdenk 已提交
100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120

#if defined(CONFIG_SPD_EEPROM)
    /*
     * Determine DDR configuration from I2C interface.
     */
    #define SPD_EEPROM_ADDRESS	0x51		/* DDR DIMM */

#else
    /*
     * Manually set up DDR parameters
     */
    #define CFG_SDRAM_SIZE	128		/* DDR is 128MB */
    #define CFG_DDR_CS0_BNDS	0x00000007	/* 0-128MB */
    #define CFG_DDR_CS0_CONFIG	0x80000002
    #define CFG_DDR_TIMING_1	0x37344321
    #define CFG_DDR_TIMING_2	0x00000800	/* P9-45,may need tuning */
    #define CFG_DDR_CONTROL	0xc2000000	/* unbuffered,no DYN_PWR */
    #define CFG_DDR_MODE	0x00000062	/* DLL,normal,seq,4/2.5 */
    #define CFG_DDR_INTERVAL	0x05200100	/* autocharge,no open page */
#endif

W
wdenk 已提交
121

W
wdenk 已提交
122 123 124 125 126
/*
 * SDRAM on the Local Bus
 */
#define CFG_LBC_SDRAM_BASE	0xf0000000	/* Localbus SDRAM */
#define CFG_LBC_SDRAM_SIZE	64		/* LBC SDRAM is 64MB */
W
wdenk 已提交
127

W
wdenk 已提交
128 129
#define CFG_FLASH_BASE		0xff000000	/* start of FLASH 16M */
#define CFG_BR0_PRELIM		0xff001801	/* port size 32bit */
W
wdenk 已提交
130

W
wdenk 已提交
131 132 133
#define CFG_OR0_PRELIM		0xff006ff7	/* 16MB Flash */
#define CFG_MAX_FLASH_BANKS	1		/* number of banks */
#define CFG_MAX_FLASH_SECT	64		/* sectors per device */
W
wdenk 已提交
134
#undef	CFG_FLASH_CHECKSUM
W
wdenk 已提交
135 136 137 138
#define CFG_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
#define CFG_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */

#define CFG_MONITOR_BASE    	TEXT_BASE	/* start of monitor */
W
wdenk 已提交
139 140 141 142 143


#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
#define CFG_RAMBOOT
#else
W
wdenk 已提交
144
#undef  CFG_RAMBOOT
W
wdenk 已提交
145 146 147
#endif


W
wdenk 已提交
148 149
#undef CONFIG_CLOCKS_IN_MHZ

W
wdenk 已提交
150

W
wdenk 已提交
151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188
/*
 * Local Bus Definitions
 */

/*
 * Base Register 2 and Option Register 2 configure SDRAM.
 * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000.
 *
 * For BR2, need:
 *    Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
 *    port-size = 32-bits = BR2[19:20] = 11
 *    no parity checking = BR2[21:22] = 00
 *    SDRAM for MSEL = BR2[24:26] = 011
 *    Valid = BR[31] = 1
 *
 * 0    4    8    12   16   20   24   28
 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
 *
 * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into
 * FIXME: the top 17 bits of BR2.
 */

#define CFG_BR2_PRELIM		0xf0001861

/*
 * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64.
 *
 * For OR2, need:
 *    64MB mask for AM, OR2[0:7] = 1111 1100
 *		   XAM, OR2[17:18] = 11
 *    9 columns OR2[19-21] = 010
 *    13 rows   OR2[23-25] = 100
 *    EAD set for extra time OR[31] = 1
 *
 * 0    4    8    12   16   20   24   28
 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
 */

W
wdenk 已提交
189
#define CFG_OR2_PRELIM		0xfc006901
W
wdenk 已提交
190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237

#define CFG_LBC_LCRR		0x00030004    /* LB clock ratio reg */
#define CFG_LBC_LBCR		0x00000000    /* LB config reg */
#define CFG_LBC_LSRT		0x20000000    /* LB sdram refresh timer */
#define CFG_LBC_MRTPR		0x20000000    /* LB refresh timer prescal*/

/*
 * LSDMR masks
 */
#define CFG_LBC_LSDMR_RFEN	(1 << (31 -  1))
#define CFG_LBC_LSDMR_BSMA1516	(3 << (31 - 10))
#define CFG_LBC_LSDMR_BSMA1617	(4 << (31 - 10))
#define CFG_LBC_LSDMR_RFCR5	(3 << (31 - 16))
#define CFG_LBC_LSDMR_RFCR16	(7 << (31 - 16))
#define CFG_LBC_LSDMR_PRETOACT3	(3 << (31 - 19))
#define CFG_LBC_LSDMR_PRETOACT7	(7 << (31 - 19))
#define CFG_LBC_LSDMR_ACTTORW3	(3 << (31 - 22))
#define CFG_LBC_LSDMR_ACTTORW7	(7 << (31 - 22))
#define CFG_LBC_LSDMR_ACTTORW6	(6 << (31 - 22))
#define CFG_LBC_LSDMR_BL8	(1 << (31 - 23))
#define CFG_LBC_LSDMR_WRC2	(2 << (31 - 27))
#define CFG_LBC_LSDMR_WRC4	(0 << (31 - 27))
#define CFG_LBC_LSDMR_BUFCMD	(1 << (31 - 29))
#define CFG_LBC_LSDMR_CL3	(3 << (31 - 31))

#define CFG_LBC_LSDMR_OP_NORMAL	(0 << (31 - 4))
#define CFG_LBC_LSDMR_OP_ARFRSH	(1 << (31 - 4))
#define CFG_LBC_LSDMR_OP_SRFRSH	(2 << (31 - 4))
#define CFG_LBC_LSDMR_OP_MRW	(3 << (31 - 4))
#define CFG_LBC_LSDMR_OP_PRECH	(4 << (31 - 4))
#define CFG_LBC_LSDMR_OP_PCHALL	(5 << (31 - 4))
#define CFG_LBC_LSDMR_OP_ACTBNK	(6 << (31 - 4))
#define CFG_LBC_LSDMR_OP_RWINV	(7 << (31 - 4))

#define CFG_LBC_LSDMR_COMMON	( CFG_LBC_LSDMR_BSMA1516	\
				| CFG_LBC_LSDMR_RFCR5		\
				| CFG_LBC_LSDMR_PRETOACT3	\
				| CFG_LBC_LSDMR_ACTTORW3	\
				| CFG_LBC_LSDMR_BL8		\
				| CFG_LBC_LSDMR_WRC2		\
				| CFG_LBC_LSDMR_CL3		\
				| CFG_LBC_LSDMR_RFEN		\
				)

/*
 * SDRAM Controller configuration sequence.
 */
#define CFG_LBC_LSDMR_1		( CFG_LBC_LSDMR_COMMON \
W
wdenk 已提交
238
				| CFG_LBC_LSDMR_OP_PCHALL)
W
wdenk 已提交
239
#define CFG_LBC_LSDMR_2		( CFG_LBC_LSDMR_COMMON \
W
wdenk 已提交
240
				| CFG_LBC_LSDMR_OP_ARFRSH)
W
wdenk 已提交
241
#define CFG_LBC_LSDMR_3		( CFG_LBC_LSDMR_COMMON \
W
wdenk 已提交
242
				| CFG_LBC_LSDMR_OP_ARFRSH)
W
wdenk 已提交
243
#define CFG_LBC_LSDMR_4		( CFG_LBC_LSDMR_COMMON \
W
wdenk 已提交
244
				| CFG_LBC_LSDMR_OP_MRW)
W
wdenk 已提交
245
#define CFG_LBC_LSDMR_5		( CFG_LBC_LSDMR_COMMON \
W
wdenk 已提交
246
				| CFG_LBC_LSDMR_OP_NORMAL)
W
wdenk 已提交
247

W
wdenk 已提交
248

W
wdenk 已提交
249 250 251 252
/*
 * 32KB, 8-bit wide for ADS config reg
 */
#define CFG_BR4_PRELIM          0xf8000801
253 254
#define CFG_OR4_PRELIM		0xffffe1f1
#define CFG_BCSR		(CFG_BR4_PRELIM & 0xffff8000)
W
wdenk 已提交
255 256

#define CONFIG_L1_INIT_RAM
W
wdenk 已提交
257
#define CFG_INIT_RAM_LOCK 	1
W
wdenk 已提交
258
#define CFG_INIT_RAM_ADDR	0xe4010000	/* Initial RAM address */
W
wdenk 已提交
259
#define CFG_INIT_RAM_END    	0x4000	    	/* End of used area in RAM */
W
wdenk 已提交
260

W
wdenk 已提交
261
#define CFG_GBL_DATA_SIZE  	128		/* num bytes initial data */
W
wdenk 已提交
262 263 264
#define CFG_GBL_DATA_OFFSET	(CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
#define CFG_INIT_SP_OFFSET	CFG_GBL_DATA_OFFSET

W
wdenk 已提交
265 266
#define CFG_MONITOR_LEN	    	(256 * 1024)    /* Reserve 256 kB for Mon */
#define CFG_MALLOC_LEN	    	(128 * 1024)    /* Reserved for malloc */
W
wdenk 已提交
267 268 269 270 271 272

/* Serial Port */
#define CONFIG_CONS_INDEX     1
#undef	CONFIG_SERIAL_SOFTWARE_FIFO
#define CFG_NS16550
#define CFG_NS16550_SERIAL
W
wdenk 已提交
273
#define CFG_NS16550_REG_SIZE    1
W
wdenk 已提交
274 275 276 277 278
#define CFG_NS16550_CLK		get_bus_freq(0)

#define CFG_BAUDRATE_TABLE  \
	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}

W
wdenk 已提交
279 280
#define CFG_NS16550_COM1        (CFG_CCSRBAR+0x4500)
#define CFG_NS16550_COM2        (CFG_CCSRBAR+0x4600)
W
wdenk 已提交
281 282 283

/* Use the HUSH parser */
#define CFG_HUSH_PARSER
W
wdenk 已提交
284
#ifdef  CFG_HUSH_PARSER
W
wdenk 已提交
285 286 287 288
#define CFG_PROMPT_HUSH_PS2 "> "
#endif

/* I2C */
W
wdenk 已提交
289 290 291
#define  CONFIG_HARD_I2C		/* I2C with hardware support*/
#undef	CONFIG_SOFT_I2C			/* I2C bit-banged */
#define CFG_I2C_SPEED		400000	/* I2C speed and slave address */
W
wdenk 已提交
292
#define CFG_I2C_SLAVE		0x7F
W
wdenk 已提交
293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309
#define CFG_I2C_NOPROBES        {0x69}	/* Don't probe these addrs */

/* RapidIO MMU */
#define CFG_RIO_MEM_BASE	0xc0000000	/* base address */
#define CFG_RIO_MEM_PHYS	CFG_RIO_MEM_BASE
#define CFG_RIO_MEM_SIZE	0x20000000	/* 128M */

/*
 * General PCI
 * Addresses are mapped 1-1.
 */
#define CFG_PCI1_MEM_BASE	0x80000000
#define CFG_PCI1_MEM_PHYS	CFG_PCI1_MEM_BASE
#define CFG_PCI1_MEM_SIZE	0x20000000	/* 512M */
#define CFG_PCI1_IO_BASE	0xe2000000
#define CFG_PCI1_IO_PHYS	CFG_PCI1_IO_BASE
#define CFG_PCI1_IO_SIZE	0x1000000	/* 16M */
W
wdenk 已提交
310 311

#if defined(CONFIG_PCI)
W
wdenk 已提交
312

W
wdenk 已提交
313
#define CONFIG_NET_MULTI
W
wdenk 已提交
314
#define CONFIG_PCI_PNP	               	/* do pci plug-and-play */
W
wdenk 已提交
315

W
wdenk 已提交
316
#undef CONFIG_EEPRO100
W
wdenk 已提交
317 318 319 320 321 322
#undef CONFIG_TULIP

#if !defined(CONFIG_PCI_PNP)
    #define PCI_ENET0_IOADDR	0xe0000000
    #define PCI_ENET0_MEMADDR	0xe0000000
    #define PCI_IDSEL_NUMBER	0x0c 	/* slot0->3(IDSEL)=12->15 */
W
wdenk 已提交
323
#endif
W
wdenk 已提交
324 325 326 327 328 329 330 331 332 333 334

#undef CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
#define CFG_PCI_SUBSYS_VENDORID 0x1057  /* Motorola */

#endif	/* CONFIG_PCI */


#if defined(CONFIG_TSEC_ENET)

#ifndef CONFIG_NET_MULTI
#define CONFIG_NET_MULTI 	1
W
wdenk 已提交
335 336
#endif

W
wdenk 已提交
337 338 339 340 341 342 343
#define CONFIG_MII		1	/* MII PHY management */
#define CONFIG_MPC85XX_TSEC1	1
#define CONFIG_MPC85XX_TSEC2	1
#define TSEC1_PHY_ADDR		0
#define TSEC2_PHY_ADDR		1
#define TSEC1_PHYIDX		0
#define TSEC2_PHYIDX		0
W
wdenk 已提交
344 345 346

#define CONFIG_MPC85XX_FEC	1
#define FEC_PHY_ADDR		3
W
wdenk 已提交
347
#define FEC_PHYIDX		0
W
wdenk 已提交
348

W
wdenk 已提交
349 350 351 352 353 354 355 356
#define CONFIG_ETHPRIME		"MOTO ENET0"

#endif	/* CONFIG_TSEC_ENET */


/*
 * Environment
 */
W
wdenk 已提交
357 358 359
#ifndef CFG_RAMBOOT
  #define CFG_ENV_IS_IN_FLASH	1
  #define CFG_ENV_ADDR		(CFG_MONITOR_BASE + 0x40000)
W
wdenk 已提交
360
  #define CFG_ENV_SECT_SIZE	0x40000	/* 256K(one sector) for env */
W
wdenk 已提交
361 362
  #define CFG_ENV_SIZE		0x2000
#else
W
wdenk 已提交
363 364 365 366
  #define CFG_NO_FLASH		1	/* Flash is not usable now */
  #define CFG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
  #define CFG_ENV_ADDR		(CFG_MONITOR_BASE - 0x1000)
  #define CFG_ENV_SIZE		0x2000
W
wdenk 已提交
367 368
#endif

W
wdenk 已提交
369 370
#define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
#define CFG_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
W
wdenk 已提交
371

W
wdenk 已提交
372
#if defined(CFG_RAMBOOT)
W
wdenk 已提交
373
  #if defined(CONFIG_PCI)
W
wdenk 已提交
374 375 376 377 378 379 380
    #define  CONFIG_COMMANDS	((CONFIG_CMD_DFL	\
				 | CFG_CMD_PING		\
				 | CFG_CMD_PCI		\
				 | CFG_CMD_I2C)		\
				&			\
				 ~(CFG_CMD_ENV		\
				  | CFG_CMD_LOADS))
W
wdenk 已提交
381
  #else
W
wdenk 已提交
382 383 384 385 386 387
    #define  CONFIG_COMMANDS	((CONFIG_CMD_DFL	\
				 | CFG_CMD_PING		\
				 | CFG_CMD_I2C)		\
				&			\
				 ~(CFG_CMD_ENV		\
				  | CFG_CMD_LOADS))
W
wdenk 已提交
388 389 390
  #endif
#else
  #if defined(CONFIG_PCI)
W
wdenk 已提交
391 392 393 394
    #define  CONFIG_COMMANDS	(CONFIG_CMD_DFL		\
				| CFG_CMD_PCI		\
				| CFG_CMD_PING		\
				| CFG_CMD_I2C)
W
wdenk 已提交
395
  #else
W
wdenk 已提交
396 397 398
    #define  CONFIG_COMMANDS	(CONFIG_CMD_DFL		\
				| CFG_CMD_PING		\
				| CFG_CMD_I2C)
W
wdenk 已提交
399 400
  #endif
#endif
W
wdenk 已提交
401

W
wdenk 已提交
402 403
#include <cmd_confdefs.h>

W
wdenk 已提交
404
#undef CONFIG_WATCHDOG			/* watchdog disabled */
W
wdenk 已提交
405 406 407 408

/*
 * Miscellaneous configurable options
 */
W
wdenk 已提交
409 410 411 412
#define CFG_LONGHELP			/* undef to save memory	*/
#define CFG_LOAD_ADDR	0x2000000	/* default load address */
#define CFG_PROMPT	"=> "		/* Monitor Command Prompt */

W
wdenk 已提交
413
#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
W
wdenk 已提交
414
    #define CFG_CBSIZE	1024		/* Console I/O Buffer Size */
W
wdenk 已提交
415
#else
W
wdenk 已提交
416
    #define CFG_CBSIZE	256		/* Console I/O Buffer Size */
W
wdenk 已提交
417
#endif
W
wdenk 已提交
418

W
wdenk 已提交
419
#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
W
wdenk 已提交
420 421 422
#define CFG_MAXARGS	16		/* max number of command args */
#define CFG_BARGSIZE	CFG_CBSIZE	/* Boot Argument Buffer Size */
#define CFG_HZ		1000		/* decrementer freq: 1ms ticks */
W
wdenk 已提交
423 424 425 426 427 428

/*
 * For booting Linux, the board info and command line data
 * have to be in the first 8 MB of memory, since this is
 * the maximum mapped by the Linux kernel during initialization.
 */
W
wdenk 已提交
429
#define CFG_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux*/
W
wdenk 已提交
430 431

/* Cache Configuration */
W
wdenk 已提交
432
#define CFG_DCACHE_SIZE		32768
W
wdenk 已提交
433 434
#define CFG_CACHELINE_SIZE	32
#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
W
wdenk 已提交
435
#define CFG_CACHELINE_SHIFT	5	/*log base 2 of the above value*/
W
wdenk 已提交
436 437 438 439 440 441 442 443
#endif

/*
 * Internal Definitions
 *
 * Boot Flags
 */
#define BOOTFLAG_COLD	0x01		/* Normal Power-On: Boot from FLASH */
W
wdenk 已提交
444
#define BOOTFLAG_WARM	0x02		/* Software reboot */
W
wdenk 已提交
445 446 447 448 449 450

#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
#define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
#define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
#endif

W
wdenk 已提交
451 452 453 454

/*
 * Environment Configuration
 */
W
wdenk 已提交
455 456

/* The mac addresses for all ethernet interface */
W
wdenk 已提交
457
#if defined(CONFIG_TSEC_ENET)
W
wdenk 已提交
458 459 460
#define CONFIG_ETHADDR   00:E0:0C:00:00:FD
#define CONFIG_ETH1ADDR  00:E0:0C:00:01:FD
#define CONFIG_ETH2ADDR  00:E0:0C:00:02:FD
W
wdenk 已提交
461 462
#endif

W
wdenk 已提交
463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479
#define CONFIG_IPADDR    192.168.1.253

#define CONFIG_HOSTNAME		unknown
#define CONFIG_ROOTPATH		/nfsroot
#define CONFIG_BOOTFILE		your.uImage

#define CONFIG_SERVERIP  192.168.1.1
#define CONFIG_GATEWAYIP 192.168.1.1
#define CONFIG_NETMASK   255.255.255.0

#define CONFIG_LOADADDR  200000	/* default location for tftp and bootm */

#define CONFIG_BOOTDELAY 10	/* -1 disables auto-boot */
#undef  CONFIG_BOOTARGS		/* the boot command will set bootargs */

#define CONFIG_BAUDRATE	115200

W
wdenk 已提交
480
#define	CONFIG_EXTRA_ENV_SETTINGS				        \
W
wdenk 已提交
481 482 483 484 485
   "netdev=eth0\0"                                                      \
   "consoledev=ttyS0\0"                                                 \
   "ramdiskaddr=400000\0"						\
   "ramdiskfile=your.ramdisk.u-boot\0"

W
wdenk 已提交
486
#define CONFIG_NFSBOOTCOMMAND	                                        \
W
wdenk 已提交
487 488 489 490 491 492 493 494 495 496 497 498 499 500 501
   "setenv bootargs root=/dev/nfs rw "                                  \
      "nfsroot=$serverip:$rootpath "                                    \
      "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
      "console=$consoledev,$baudrate $othbootargs;"                     \
   "tftp $loadaddr $bootfile;"                                          \
   "bootm $loadaddr"

#define CONFIG_RAMBOOTCOMMAND \
   "setenv bootargs root=/dev/ram rw "                                  \
      "console=$consoledev,$baudrate $othbootargs;"                     \
   "tftp $ramdiskaddr $ramdiskfile;"                                    \
   "tftp $loadaddr $bootfile;"                                          \
   "bootm $loadaddr $ramdiskaddr"

#define CONFIG_BOOTCOMMAND  CONFIG_NFSBOOTCOMMAND
W
wdenk 已提交
502 503

#endif	/* __CONFIG_H */