MPC8540ADS.h 11.4 KB
Newer Older
W
wdenk 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33
/*
 * (C) Copyright 2002,2003 Motorola,Inc.
 * Xianghua Xiao <X.Xiao@motorola.com>
 *
 * See file CREDITS for list of people who contributed to this
 * project.
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License as
 * published by the Free Software Foundation; either version 2 of
 * the License, or (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
 * MA 02111-1307 USA
 */

/* mpc8540ads board configuration file */
/* please refer to doc/README.mpc85xxads for more info */
/* make sure you change the MAC address and other network params first,
 * search for CONFIG_ETHADDR,CONFIG_SERVERIP,etc in this file
 */

#ifndef __CONFIG_H
#define __CONFIG_H

/* High Level Configuration Options */
34
#define CONFIG_BOOKE		1	    /* BOOKE			*/
W
wdenk 已提交
35 36
#define CONFIG_E500		1	    /* BOOKE e500 family	*/
#define CONFIG_MPC85xx		1	    /* MPC8540/MPC8560		*/
37 38
#define CONFIG_MPC85xx_REV1	1	    /* MPC85xx Rev 1 Chip	*/
#define CONFIG_MPC8540		1	    /* MPC8540 specific		*/
W
wdenk 已提交
39 40
#define CONFIG_MPC8540ADS	1	    /* MPC8540ADS board specific*/

41 42
#undef	CONFIG_PCI			    /* pci ethernet support	*/
#define CONFIG_TSEC_ENET		    /* tsec ethernet support  */
W
wdenk 已提交
43
#define CONFIG_ENV_OVERWRITE
44 45
#define CONFIG_SPD_EEPROM		    /* Use SPD EEPROM for DDR setup */
#undef	CONFIG_DDR_ECC			    /* only for ECC DDR module */
W
wdenk 已提交
46 47

#if defined(CONFIG_MPC85xx_REV1)
48
#define CONFIG_DDR_DLL			    /* possible DLL fix needed */
W
wdenk 已提交
49 50 51 52 53 54 55
#endif

/* Using Localbus SDRAM to emulate flash before we can program the flash,
 * normally you only need a flash-boot image(u-boot.bin),if unsure undef this.
 */
#undef CONFIG_RAM_AS_FLASH

56
#if !defined(CONFIG_PCI)		    /* some PCI card is 33Mhz only */
W
wdenk 已提交
57 58 59 60 61
#define CONFIG_SYS_CLK_FREQ	66000000    /* sysclk for MPC85xx	*/
#else
#define CONFIG_SYS_CLK_FREQ	33000000    /* most pci cards are 33Mhz */
#endif

62
#if !defined(CONFIG_SPD_EEPROM)		    /* manually set up DDR parameters */
W
wdenk 已提交
63 64 65 66
#define CONFIG_DDR_SETTING
#endif

/* below can be toggled for performance analysis. otherwise use default */
67 68 69
#define CONFIG_L2_CACHE			    /* toggle L2 cache	*/
#undef	CONFIG_BTB			    /* toggle branch predition	*/
#undef	CONFIG_ADDR_STREAMING		    /* toggle addr streaming	*/
W
wdenk 已提交
70

71
#define CONFIG_BOARD_EARLY_INIT_F 1	    /* Call board_early_init_f	*/
W
wdenk 已提交
72

73
#undef	CFG_DRAM_TEST			    /* memory test, takes time	*/
W
wdenk 已提交
74 75 76 77 78 79 80 81 82 83 84
#define CFG_MEMTEST_START	0x00200000	/* memtest works on	*/
#define CFG_MEMTEST_END		0x00400000

#if defined(CONFIG_PCI) && defined(CONFIG_TSEC_ENET)
#error "You can only use either PCI Ethernet Card or TSEC Ethernet, not both."
#endif

/*
 * Base addresses -- Note these are effective addresses where the
 * actual resources get mapped (not physical addresses)
 */
85 86
#define CFG_CCSRBAR_DEFAULT	0xff700000	/* CCSRBAR Default	*/
#define CFG_CCSRBAR		0xfdf00000	/* relocated CCSRBAR	*/
W
wdenk 已提交
87 88
#define CFG_IMMR		CFG_CCSRBAR	/* PQII uses CFG_IMMR	*/

89
#define CFG_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory	 */
W
wdenk 已提交
90
#define CFG_SDRAM_BASE		CFG_DDR_SDRAM_BASE
91
#define CFG_SDRAM_SIZE		128		/* DDR is now 128MB	*/
W
wdenk 已提交
92 93 94 95 96 97 98 99 100

#if defined(CONFIG_RAM_AS_FLASH)
#define CFG_LBC_SDRAM_BASE	0xfc000000	/* Localbus SDRAM */
#else
#define CFG_LBC_SDRAM_BASE	0xf8000000	/* Localbus SDRAM */
#endif
#define CFG_LBC_SDRAM_SIZE	64		/* LBC SDRAM is 64MB	*/

#if defined(CONFIG_RAM_AS_FLASH)
101
#define CFG_FLASH_BASE		0xf8000000	/* start of FLASH  16M	*/
W
wdenk 已提交
102 103
#define CFG_BR0_PRELIM		0xf8001801	/* port size 32bit */
#else /* Boot from real Flash */
104
#define CFG_FLASH_BASE		0xff000000	/* start of FLASH 16M	 */
W
wdenk 已提交
105 106 107
#define CFG_BR0_PRELIM		0xff001801	/* port size 32bit	*/
#endif

108
#define CFG_OR0_PRELIM		0xff006ff7	/* 16MB Flash		*/
W
wdenk 已提交
109
#define CFG_MAX_FLASH_BANKS	1		/* number of banks	*/
110
#define CFG_MAX_FLASH_SECT	64		/* sectors per device	*/
W
wdenk 已提交
111 112 113 114
#undef	CFG_FLASH_CHECKSUM
#define CFG_FLASH_ERASE_TOUT	60000	/* Timeout for Flash Erase (in ms)*/
#define CFG_FLASH_WRITE_TOUT	500	/* Timeout for Flash Write (in ms)*/

115
#define CFG_MONITOR_BASE	TEXT_BASE	/* start of monitor */
W
wdenk 已提交
116 117 118 119

#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
#define CFG_RAMBOOT
#else
120
#undef	CFG_RAMBOOT
W
wdenk 已提交
121 122 123 124 125
#endif

#define SPD_EEPROM_ADDRESS	0x51		/* DDR DIMM */

#if defined(CONFIG_DDR_SETTING)
126 127 128 129 130 131 132
#define CFG_DDR_CS0_BNDS	0x00000007	/* 0-128MB		*/
#define CFG_DDR_CS0_CONFIG	0x80000002
#define CFG_DDR_TIMING_1	0x37344321
#define CFG_DDR_TIMING_2	0x00000800	/* P9-45,may need tuning*/
#define CFG_DDR_CONTROL		0xc2000000	/* unbuffered,no DYN_PWR*/
#define CFG_DDR_MODE		0x00000062	/* DLL,normal,seq,4/2.5 */
#define CFG_DDR_INTERVAL	0x05200100	/* autocharge,no open page*/
W
wdenk 已提交
133 134 135 136 137
#endif

#undef CONFIG_CLOCKS_IN_MHZ

/* local bus definitions */
138
#define CFG_BR2_PRELIM		0xf8001861	/* 64MB localbus SDRAM	*/
W
wdenk 已提交
139 140 141 142 143 144 145 146 147 148 149 150
#define CFG_OR2_PRELIM		0xfc006901
#define CFG_LBC_LCRR		0x00030004	/* local bus freq divider*/
#define CFG_LBC_LBCR		0x00000000
#define CFG_LBC_LSRT		0x20000000
#define CFG_LBC_MRTPR		0x20000000
#define CFG_LBC_LSDMR_1		0x2861b723
#define CFG_LBC_LSDMR_2		0x0861b723
#define CFG_LBC_LSDMR_3		0x0861b723
#define CFG_LBC_LSDMR_4		0x1861b723
#define CFG_LBC_LSDMR_5		0x4061b723

#if defined(CONFIG_RAM_AS_FLASH)
151
#define CFG_BR4_PRELIM		0xf8000801	/* 32KB, 8-bit wide for ADS config reg */
W
wdenk 已提交
152
#else
153
#define CFG_BR4_PRELIM		0xfc000801	/* 32KB, 8-bit wide for ADS config reg */
W
wdenk 已提交
154
#endif
155 156
#define CFG_OR4_PRELIM		0xffffe1f1
#define CFG_BCSR		(CFG_BR4_PRELIM & 0xffff8000)
W
wdenk 已提交
157 158

#define CONFIG_L1_INIT_RAM
159 160 161
#define CFG_INIT_RAM_LOCK	1
#define CFG_INIT_RAM_ADDR	0x40000000	/* Initial RAM address	*/
#define CFG_INIT_RAM_END	0x4000		/* End of used area in RAM */
W
wdenk 已提交
162

163
#define CFG_GBL_DATA_SIZE	128		/* num bytes initial data */
W
wdenk 已提交
164 165 166
#define CFG_GBL_DATA_OFFSET	(CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
#define CFG_INIT_SP_OFFSET	CFG_GBL_DATA_OFFSET

167 168
#define CFG_MONITOR_LEN		(256 * 1024)	/* Reserve 256 kB for Mon */
#define CFG_MALLOC_LEN		(128 * 1024)	/* Reserved for malloc */
W
wdenk 已提交
169 170 171 172 173 174

/* Serial Port */
#define CONFIG_CONS_INDEX     1
#undef	CONFIG_SERIAL_SOFTWARE_FIFO
#define CFG_NS16550
#define CFG_NS16550_SERIAL
175
#define CFG_NS16550_REG_SIZE	1
W
wdenk 已提交
176
#define CFG_NS16550_CLK		get_bus_freq(0)
177
#define CONFIG_BAUDRATE		115200
W
wdenk 已提交
178 179 180 181

#define CFG_BAUDRATE_TABLE  \
	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}

182 183
#define CFG_NS16550_COM1	(CFG_CCSRBAR+0x4500)
#define CFG_NS16550_COM2	(CFG_CCSRBAR+0x4600)
W
wdenk 已提交
184 185 186

/* Use the HUSH parser */
#define CFG_HUSH_PARSER
187
#ifdef	CFG_HUSH_PARSER
W
wdenk 已提交
188 189 190 191
#define CFG_PROMPT_HUSH_PS2 "> "
#endif

/* I2C */
192
#define	 CONFIG_HARD_I2C		/* I2C with hardware support*/
W
wdenk 已提交
193 194 195
#undef	CONFIG_SOFT_I2C			/* I2C bit-banged		*/
#define CFG_I2C_SPEED		400000	/* I2C speed and slave address	*/
#define CFG_I2C_SLAVE		0x7F
196
#define CFG_I2C_NOPROBES	{0x69}	/* Don't probe these addrs */
W
wdenk 已提交
197 198 199 200 201 202 203 204 205

/* General PCI */
#define CFG_PCI_MEM_BASE	0xe0000000
#define CFG_PCI_MEM_PHYS	0xe0000000
#define CFG_PCI_MEM_SIZE	0x10000000
#if defined(CONFIG_PCI)
#define CONFIG_NET_MULTI
#undef CONFIG_EEPRO100
#define CONFIG_TULIP
206
#define CONFIG_PCI_PNP			/* do pci plug-and-play */
W
wdenk 已提交
207
  #if !defined(CONFIG_PCI_PNP)
208 209 210
  #define PCI_ENET0_IOADDR	0xe0000000
  #define PCI_ENET0_MEMADDR	0xe0000000
  #define PCI_IDSEL_NUMBER	0x0c	/*slot0->3(IDSEL)=12->15*/
W
wdenk 已提交
211
  #endif
212 213
#define CONFIG_PCI_SCAN_SHOW	1	/* show pci devices on startup	*/
#define CFG_PCI_SUBSYS_VENDORID 0x1057	/* Motorola */
W
wdenk 已提交
214 215 216 217 218 219
#if defined(CONFIG_MPC85xx_REV1)	/* Errata PCI 8 */
  #define CFG_PCI_SUBSYS_DEVICEID 0x0003
#else
  #define CFG_PCI_SUBSYS_DEVICEID 0x0008
#endif
#elif defined(CONFIG_TSEC_ENET)
220 221
#define CONFIG_NET_MULTI	1
#define CONFIG_PHY_M88E1011	 1	 /* GigaBit Ether PHY	 */
W
wdenk 已提交
222 223 224 225 226 227 228 229 230 231 232 233 234
#define CONFIG_MII		1	/* MII PHY management	*/
#define CONFIG_PHY_ADDR		8	/* PHY address	*/
#endif

/* Environment */
#ifndef CFG_RAMBOOT
  #if defined(CONFIG_RAM_AS_FLASH)
  #define CFG_ENV_IS_NOWHERE
  #define CFG_ENV_ADDR		(CFG_FLASH_BASE + 0x100000)
  #define CFG_ENV_SIZE		0x2000
  #else
  #define CFG_ENV_IS_IN_FLASH	1
  #define CFG_ENV_ADDR		(CFG_MONITOR_BASE + 0x40000)
235
  #define CFG_ENV_SECT_SIZE	0x40000 /* 256K(one sector) for env */
W
wdenk 已提交
236 237 238 239 240 241 242 243 244
  #endif
  #define CFG_ENV_SIZE		0x2000
#else
#define CFG_NO_FLASH		1	/* Flash is not usable now	*/
#define CFG_ENV_IS_NOWHERE	1	/* Store ENV in memory only	*/
#define CFG_ENV_ADDR		(CFG_MONITOR_BASE - 0x1000)
#define CFG_ENV_SIZE		0x2000
#endif

245
#define CONFIG_BOOTARGS "root=/dev/nfs rw nfsroot=163.12.64.52:/localhome/r6aads/linuxppc/target ip=10.82.0.105:163.12.64.52:10.82.1.254:255.255.254.0:mpc8540ads-003:eth0:off console=ttyS0,115200"
W
wdenk 已提交
246 247
/*#define CONFIG_BOOTARGS	"root=/dev/ram rw console=ttyS0,115200"*/
#define CONFIG_BOOTCOMMAND	"bootm 0xff300000 0xff700000"
248
#define CONFIG_BOOTDELAY	3	/* -1 disable autoboot */
W
wdenk 已提交
249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276

#define CONFIG_LOADS_ECHO	1	/* echo on for serial download	*/
#define CFG_LOADS_BAUD_CHANGE	1	/* allow baudrate change	*/

#if defined(CFG_RAMBOOT) || defined(CONFIG_RAM_AS_FLASH)
  #if defined(CONFIG_PCI)
  #define  CONFIG_COMMANDS	((CONFIG_CMD_DFL | CFG_CMD_PING | CFG_CMD_PCI | CFG_CMD_I2C ) & \
				 ~(CFG_CMD_ENV | CFG_CMD_LOADS ))
  #else
  #define  CONFIG_COMMANDS	((CONFIG_CMD_DFL | CFG_CMD_PING | CFG_CMD_I2C ) & \
				 ~(CFG_CMD_ENV | \
				  CFG_CMD_LOADS ))
  #endif
#else
  #if defined(CONFIG_PCI)
  #define  CONFIG_COMMANDS	(CONFIG_CMD_DFL | CFG_CMD_PCI | CFG_CMD_PING | CFG_CMD_I2C )
  #else
  #define  CONFIG_COMMANDS	(CONFIG_CMD_DFL | CFG_CMD_PING | CFG_CMD_I2C )
  #endif
#endif
#include <cmd_confdefs.h>

#undef CONFIG_WATCHDOG			/* watchdog disabled		*/

/*
 * Miscellaneous configurable options
 */
#define CFG_LONGHELP			/* undef to save memory		*/
277
#define CFG_PROMPT	"MPC8540ADS=> " /* Monitor Command Prompt	*/
W
wdenk 已提交
278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293
#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
#define CFG_CBSIZE	1024		/* Console I/O Buffer Size	*/
#else
#define CFG_CBSIZE	256		/* Console I/O Buffer Size	*/
#endif
#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
#define CFG_MAXARGS	16		/* max number of command args	*/
#define CFG_BARGSIZE	CFG_CBSIZE	/* Boot Argument Buffer Size	*/
#define CFG_LOAD_ADDR	0x1000000	/* default load address */
#define CFG_HZ		1000		/* decrementer freq: 1 ms ticks */

/*
 * For booting Linux, the board info and command line data
 * have to be in the first 8 MB of memory, since this is
 * the maximum mapped by the Linux kernel during initialization.
 */
294
#define CFG_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux */
W
wdenk 已提交
295 296

/* Cache Configuration */
297
#define CFG_DCACHE_SIZE 32768
W
wdenk 已提交
298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317
#define CFG_CACHELINE_SIZE	32
#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
#define CFG_CACHELINE_SHIFT	5	/* log base 2 of the above value */
#endif

/*
 * Internal Definitions
 *
 * Boot Flags
 */
#define BOOTFLAG_COLD	0x01		/* Normal Power-On: Boot from FLASH */
#define BOOTFLAG_WARM	0x02		/* Software reboot		*/

#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
#define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
#define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
#endif

/* NOTE: change below for your network setting!!! */
#if defined(CONFIG_TSEC_ENET)
318 319 320
#define CONFIG_ETHADDR	00:01:af:07:9b:8a
#define CONFIG_ETH1ADDR	 00:01:af:07:9b:8b
#define CONFIG_ETH2ADDR	 00:01:af:07:9b:8c
W
wdenk 已提交
321 322
#endif

323 324 325 326 327 328 329
#define CONFIG_SERVERIP		163.12.64.52
#define CONFIG_IPADDR		10.82.0.105
#define CONFIG_GATEWAYIP	10.82.1.254
#define CONFIG_NETMASK		255.255.254.0
#define CONFIG_HOSTNAME		MPC8560ADS_PILOT_003
#define CONFIG_ROOTPATH		/home/r6aads/mpclinux/eldk-2.0.2/ppc_82xx
#define CONFIG_BOOTFILE		pImage
W
wdenk 已提交
330 331

#endif	/* __CONFIG_H */