board.c 3.2 KB
Newer Older
M
Michal Simek 已提交
1 2 3
/*
 * (C) Copyright 2012 Michal Simek <monstr@monstr.eu>
 *
4
 * SPDX-License-Identifier:	GPL-2.0+
M
Michal Simek 已提交
5 6 7
 */

#include <common.h>
8
#include <fdtdec.h>
M
Michal Simek 已提交
9 10
#include <fpga.h>
#include <mmc.h>
11
#include <zynqpl.h>
M
Michal Simek 已提交
12 13
#include <asm/arch/hardware.h>
#include <asm/arch/sys_proto.h>
M
Michal Simek 已提交
14 15 16

DECLARE_GLOBAL_DATA_PTR;

17 18
#if (defined(CONFIG_FPGA) && !defined(CONFIG_SPL_BUILD)) || \
    (defined(CONFIG_SPL_FPGA_SUPPORT) && defined(CONFIG_SPL_BUILD))
M
Michal Simek 已提交
19
static xilinx_desc fpga;
20 21

/* It can be done differently */
22
static xilinx_desc fpga007s = XILINX_XC7Z007S_DESC(0x7);
M
Michal Simek 已提交
23
static xilinx_desc fpga010 = XILINX_XC7Z010_DESC(0x10);
24 25
static xilinx_desc fpga012s = XILINX_XC7Z012S_DESC(0x12);
static xilinx_desc fpga014s = XILINX_XC7Z014S_DESC(0x14);
M
Michal Simek 已提交
26 27 28
static xilinx_desc fpga015 = XILINX_XC7Z015_DESC(0x15);
static xilinx_desc fpga020 = XILINX_XC7Z020_DESC(0x20);
static xilinx_desc fpga030 = XILINX_XC7Z030_DESC(0x30);
29
static xilinx_desc fpga035 = XILINX_XC7Z035_DESC(0x35);
M
Michal Simek 已提交
30 31
static xilinx_desc fpga045 = XILINX_XC7Z045_DESC(0x45);
static xilinx_desc fpga100 = XILINX_XC7Z100_DESC(0x100);
32 33
#endif

M
Michal Simek 已提交
34 35
int board_init(void)
{
36 37
#if (defined(CONFIG_FPGA) && !defined(CONFIG_SPL_BUILD)) || \
    (defined(CONFIG_SPL_FPGA_SUPPORT) && defined(CONFIG_SPL_BUILD))
38 39 40 41 42
	u32 idcode;

	idcode = zynq_slcr_get_idcode();

	switch (idcode) {
43 44 45
	case XILINX_ZYNQ_7007S:
		fpga = fpga007s;
		break;
46 47 48
	case XILINX_ZYNQ_7010:
		fpga = fpga010;
		break;
49 50 51 52 53 54
	case XILINX_ZYNQ_7012S:
		fpga = fpga012s;
		break;
	case XILINX_ZYNQ_7014S:
		fpga = fpga014s;
		break;
55 56 57
	case XILINX_ZYNQ_7015:
		fpga = fpga015;
		break;
58 59 60 61 62 63
	case XILINX_ZYNQ_7020:
		fpga = fpga020;
		break;
	case XILINX_ZYNQ_7030:
		fpga = fpga030;
		break;
64 65 66
	case XILINX_ZYNQ_7035:
		fpga = fpga035;
		break;
67 68 69
	case XILINX_ZYNQ_7045:
		fpga = fpga045;
		break;
70 71 72
	case XILINX_ZYNQ_7100:
		fpga = fpga100;
		break;
73 74 75
	}
#endif

76 77
#if (defined(CONFIG_FPGA) && !defined(CONFIG_SPL_BUILD)) || \
    (defined(CONFIG_SPL_FPGA_SUPPORT) && defined(CONFIG_SPL_BUILD))
78 79 80 81
	fpga_init();
	fpga_add(fpga_xilinx, &fpga);
#endif

M
Michal Simek 已提交
82 83 84
	return 0;
}

85 86 87
int board_late_init(void)
{
	switch ((zynq_slcr_get_boot_mode()) & ZYNQ_BM_MASK) {
88 89 90 91 92 93
	case ZYNQ_BM_QSPI:
		setenv("modeboot", "qspiboot");
		break;
	case ZYNQ_BM_NAND:
		setenv("modeboot", "nandboot");
		break;
94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109
	case ZYNQ_BM_NOR:
		setenv("modeboot", "norboot");
		break;
	case ZYNQ_BM_SD:
		setenv("modeboot", "sdboot");
		break;
	case ZYNQ_BM_JTAG:
		setenv("modeboot", "jtagboot");
		break;
	default:
		setenv("modeboot", "");
		break;
	}

	return 0;
}
M
Michal Simek 已提交
110

111 112 113
#ifdef CONFIG_DISPLAY_BOARDINFO
int checkboard(void)
{
114
	puts("Board: Xilinx Zynq\n");
115 116 117 118
	return 0;
}
#endif

119 120 121 122 123 124 125 126 127 128 129 130 131
int zynq_board_read_rom_ethaddr(unsigned char *ethaddr)
{
#if defined(CONFIG_ZYNQ_GEM_EEPROM_ADDR) && \
    defined(CONFIG_ZYNQ_GEM_I2C_MAC_OFFSET)
	if (eeprom_read(CONFIG_ZYNQ_GEM_EEPROM_ADDR,
			CONFIG_ZYNQ_GEM_I2C_MAC_OFFSET,
			ethaddr, 6))
		printf("I2C EEPROM MAC address read failed\n");
#endif

	return 0;
}

132
#if !defined(CONFIG_SYS_SDRAM_BASE) && !defined(CONFIG_SYS_SDRAM_SIZE)
133
int dram_init_banksize(void)
134
{
135
	fdtdec_setup_memory_banksize();
136 137

	return 0;
138
}
M
Michal Simek 已提交
139

140 141
int dram_init(void)
{
142 143
	if (fdtdec_setup_memory_size() != 0)
		return -EINVAL;
144

145
	zynq_ddrc_init();
146

147
	return 0;
148 149 150 151 152 153
}
#else
int dram_init(void)
{
	gd->ram_size = CONFIG_SYS_SDRAM_SIZE;

154 155
	zynq_ddrc_init();

M
Michal Simek 已提交
156 157
	return 0;
}
158
#endif