radeon_asic.h 22.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
#ifndef __RADEON_ASIC_H__
#define __RADEON_ASIC_H__

/*
 * common functions
 */
34
uint32_t radeon_legacy_get_engine_clock(struct radeon_device *rdev);
35
void radeon_legacy_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
36
uint32_t radeon_legacy_get_memory_clock(struct radeon_device *rdev);
37 38
void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);

39
uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev);
40
void radeon_atom_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
41
uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev);
42 43 44 45 46 47
void radeon_atom_set_memory_clock(struct radeon_device *rdev, uint32_t mem_clock);
void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);

/*
 * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
 */
48 49 50 51
extern int r100_init(struct radeon_device *rdev);
extern void r100_fini(struct radeon_device *rdev);
extern int r100_suspend(struct radeon_device *rdev);
extern int r100_resume(struct radeon_device *rdev);
52 53
uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
54
void r100_vga_set_state(struct radeon_device *rdev, bool state);
55
int r100_gpu_reset(struct radeon_device *rdev);
56
u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc);
57 58
void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
59
void r100_cp_commit(struct radeon_device *rdev);
60 61 62 63 64 65 66 67 68 69 70 71 72
void r100_ring_start(struct radeon_device *rdev);
int r100_irq_set(struct radeon_device *rdev);
int r100_irq_process(struct radeon_device *rdev);
void r100_fence_ring_emit(struct radeon_device *rdev,
			  struct radeon_fence *fence);
int r100_cs_parse(struct radeon_cs_parser *p);
void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg);
int r100_copy_blit(struct radeon_device *rdev,
		   uint64_t src_offset,
		   uint64_t dst_offset,
		   unsigned num_pages,
		   struct radeon_fence *fence);
73 74 75 76
int r100_set_surface_reg(struct radeon_device *rdev, int reg,
			 uint32_t tiling_flags, uint32_t pitch,
			 uint32_t offset, uint32_t obj_size);
int r100_clear_surface_reg(struct radeon_device *rdev, int reg);
77
void r100_bandwidth_update(struct radeon_device *rdev);
78 79
void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
int r100_ring_test(struct radeon_device *rdev);
80 81 82 83 84
void r100_hpd_init(struct radeon_device *rdev);
void r100_hpd_fini(struct radeon_device *rdev);
bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
void r100_hpd_set_polarity(struct radeon_device *rdev,
			   enum radeon_hpd_id hpd);
85 86

static struct radeon_asic r100_asic = {
87
	.init = &r100_init,
88 89 90
	.fini = &r100_fini,
	.suspend = &r100_suspend,
	.resume = &r100_resume,
91
	.vga_set_state = &r100_vga_set_state,
92 93 94
	.gpu_reset = &r100_gpu_reset,
	.gart_tlb_flush = &r100_pci_gart_tlb_flush,
	.gart_set_page = &r100_pci_gart_set_page,
95
	.cp_commit = &r100_cp_commit,
96
	.ring_start = &r100_ring_start,
97 98
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
99 100
	.irq_set = &r100_irq_set,
	.irq_process = &r100_irq_process,
101
	.get_vblank_counter = &r100_get_vblank_counter,
102 103 104 105 106
	.fence_ring_emit = &r100_fence_ring_emit,
	.cs_parse = &r100_cs_parse,
	.copy_blit = &r100_copy_blit,
	.copy_dma = NULL,
	.copy = &r100_copy_blit,
107
	.get_engine_clock = &radeon_legacy_get_engine_clock,
108
	.set_engine_clock = &radeon_legacy_set_engine_clock,
109
	.get_memory_clock = &radeon_legacy_get_memory_clock,
110 111 112
	.set_memory_clock = NULL,
	.set_pcie_lanes = NULL,
	.set_clock_gating = &radeon_legacy_set_clock_gating,
113 114
	.set_surface_reg = r100_set_surface_reg,
	.clear_surface_reg = r100_clear_surface_reg,
115
	.bandwidth_update = &r100_bandwidth_update,
116 117 118 119
	.hpd_init = &r100_hpd_init,
	.hpd_fini = &r100_hpd_fini,
	.hpd_sense = &r100_hpd_sense,
	.hpd_set_polarity = &r100_hpd_set_polarity,
120
	.ioctl_wait_idle = NULL,
121 122 123 124 125 126
};


/*
 * r300,r350,rv350,rv380
 */
127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145
extern int r300_init(struct radeon_device *rdev);
extern void r300_fini(struct radeon_device *rdev);
extern int r300_suspend(struct radeon_device *rdev);
extern int r300_resume(struct radeon_device *rdev);
extern int r300_gpu_reset(struct radeon_device *rdev);
extern void r300_ring_start(struct radeon_device *rdev);
extern void r300_fence_ring_emit(struct radeon_device *rdev,
				struct radeon_fence *fence);
extern int r300_cs_parse(struct radeon_cs_parser *p);
extern void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev);
extern int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
extern uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
extern void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
extern void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes);
extern int r300_copy_dma(struct radeon_device *rdev,
			uint64_t src_offset,
			uint64_t dst_offset,
			unsigned num_pages,
			struct radeon_fence *fence);
146
static struct radeon_asic r300_asic = {
147
	.init = &r300_init,
148 149 150
	.fini = &r300_fini,
	.suspend = &r300_suspend,
	.resume = &r300_resume,
151
	.vga_set_state = &r100_vga_set_state,
152 153 154
	.gpu_reset = &r300_gpu_reset,
	.gart_tlb_flush = &r100_pci_gart_tlb_flush,
	.gart_set_page = &r100_pci_gart_set_page,
155
	.cp_commit = &r100_cp_commit,
156
	.ring_start = &r300_ring_start,
157 158
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
159 160
	.irq_set = &r100_irq_set,
	.irq_process = &r100_irq_process,
161
	.get_vblank_counter = &r100_get_vblank_counter,
162 163 164 165 166
	.fence_ring_emit = &r300_fence_ring_emit,
	.cs_parse = &r300_cs_parse,
	.copy_blit = &r100_copy_blit,
	.copy_dma = &r300_copy_dma,
	.copy = &r100_copy_blit,
167
	.get_engine_clock = &radeon_legacy_get_engine_clock,
168
	.set_engine_clock = &radeon_legacy_set_engine_clock,
169
	.get_memory_clock = &radeon_legacy_get_memory_clock,
170 171 172
	.set_memory_clock = NULL,
	.set_pcie_lanes = &rv370_set_pcie_lanes,
	.set_clock_gating = &radeon_legacy_set_clock_gating,
173 174
	.set_surface_reg = r100_set_surface_reg,
	.clear_surface_reg = r100_clear_surface_reg,
175
	.bandwidth_update = &r100_bandwidth_update,
176 177 178 179
	.hpd_init = &r100_hpd_init,
	.hpd_fini = &r100_hpd_fini,
	.hpd_sense = &r100_hpd_sense,
	.hpd_set_polarity = &r100_hpd_set_polarity,
180
	.ioctl_wait_idle = NULL,
181 182 183 184 185
};

/*
 * r420,r423,rv410
 */
186 187 188 189
extern int r420_init(struct radeon_device *rdev);
extern void r420_fini(struct radeon_device *rdev);
extern int r420_suspend(struct radeon_device *rdev);
extern int r420_resume(struct radeon_device *rdev);
190
static struct radeon_asic r420_asic = {
191 192 193 194
	.init = &r420_init,
	.fini = &r420_fini,
	.suspend = &r420_suspend,
	.resume = &r420_resume,
195
	.vga_set_state = &r100_vga_set_state,
196 197 198
	.gpu_reset = &r300_gpu_reset,
	.gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
	.gart_set_page = &rv370_pcie_gart_set_page,
199
	.cp_commit = &r100_cp_commit,
200
	.ring_start = &r300_ring_start,
201 202
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
203 204
	.irq_set = &r100_irq_set,
	.irq_process = &r100_irq_process,
205
	.get_vblank_counter = &r100_get_vblank_counter,
206 207 208 209 210
	.fence_ring_emit = &r300_fence_ring_emit,
	.cs_parse = &r300_cs_parse,
	.copy_blit = &r100_copy_blit,
	.copy_dma = &r300_copy_dma,
	.copy = &r100_copy_blit,
211
	.get_engine_clock = &radeon_atom_get_engine_clock,
212
	.set_engine_clock = &radeon_atom_set_engine_clock,
213
	.get_memory_clock = &radeon_atom_get_memory_clock,
214 215 216
	.set_memory_clock = &radeon_atom_set_memory_clock,
	.set_pcie_lanes = &rv370_set_pcie_lanes,
	.set_clock_gating = &radeon_atom_set_clock_gating,
217 218
	.set_surface_reg = r100_set_surface_reg,
	.clear_surface_reg = r100_clear_surface_reg,
219
	.bandwidth_update = &r100_bandwidth_update,
220 221 222 223
	.hpd_init = &r100_hpd_init,
	.hpd_fini = &r100_hpd_fini,
	.hpd_sense = &r100_hpd_sense,
	.hpd_set_polarity = &r100_hpd_set_polarity,
224
	.ioctl_wait_idle = NULL,
225 226 227 228 229 230
};


/*
 * rs400,rs480
 */
231 232 233 234
extern int rs400_init(struct radeon_device *rdev);
extern void rs400_fini(struct radeon_device *rdev);
extern int rs400_suspend(struct radeon_device *rdev);
extern int rs400_resume(struct radeon_device *rdev);
235 236 237 238 239
void rs400_gart_tlb_flush(struct radeon_device *rdev);
int rs400_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
uint32_t rs400_mc_rreg(struct radeon_device *rdev, uint32_t reg);
void rs400_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
static struct radeon_asic rs400_asic = {
240 241 242 243
	.init = &rs400_init,
	.fini = &rs400_fini,
	.suspend = &rs400_suspend,
	.resume = &rs400_resume,
244
	.vga_set_state = &r100_vga_set_state,
245 246 247
	.gpu_reset = &r300_gpu_reset,
	.gart_tlb_flush = &rs400_gart_tlb_flush,
	.gart_set_page = &rs400_gart_set_page,
248
	.cp_commit = &r100_cp_commit,
249
	.ring_start = &r300_ring_start,
250 251
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
252 253
	.irq_set = &r100_irq_set,
	.irq_process = &r100_irq_process,
254
	.get_vblank_counter = &r100_get_vblank_counter,
255 256 257 258 259
	.fence_ring_emit = &r300_fence_ring_emit,
	.cs_parse = &r300_cs_parse,
	.copy_blit = &r100_copy_blit,
	.copy_dma = &r300_copy_dma,
	.copy = &r100_copy_blit,
260
	.get_engine_clock = &radeon_legacy_get_engine_clock,
261
	.set_engine_clock = &radeon_legacy_set_engine_clock,
262
	.get_memory_clock = &radeon_legacy_get_memory_clock,
263 264 265
	.set_memory_clock = NULL,
	.set_pcie_lanes = NULL,
	.set_clock_gating = &radeon_legacy_set_clock_gating,
266 267
	.set_surface_reg = r100_set_surface_reg,
	.clear_surface_reg = r100_clear_surface_reg,
268
	.bandwidth_update = &r100_bandwidth_update,
269 270 271 272
	.hpd_init = &r100_hpd_init,
	.hpd_fini = &r100_hpd_fini,
	.hpd_sense = &r100_hpd_sense,
	.hpd_set_polarity = &r100_hpd_set_polarity,
273
	.ioctl_wait_idle = NULL,
274 275 276 277 278 279
};


/*
 * rs600.
 */
280 281 282 283
extern int rs600_init(struct radeon_device *rdev);
extern void rs600_fini(struct radeon_device *rdev);
extern int rs600_suspend(struct radeon_device *rdev);
extern int rs600_resume(struct radeon_device *rdev);
284
int rs600_irq_set(struct radeon_device *rdev);
285 286
int rs600_irq_process(struct radeon_device *rdev);
u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc);
287 288 289 290
void rs600_gart_tlb_flush(struct radeon_device *rdev);
int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg);
void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
291
void rs600_bandwidth_update(struct radeon_device *rdev);
292 293 294 295 296 297
void rs600_hpd_init(struct radeon_device *rdev);
void rs600_hpd_fini(struct radeon_device *rdev);
bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
void rs600_hpd_set_polarity(struct radeon_device *rdev,
			    enum radeon_hpd_id hpd);

298
static struct radeon_asic rs600_asic = {
299
	.init = &rs600_init,
300 301 302
	.fini = &rs600_fini,
	.suspend = &rs600_suspend,
	.resume = &rs600_resume,
303
	.vga_set_state = &r100_vga_set_state,
304 305 306
	.gpu_reset = &r300_gpu_reset,
	.gart_tlb_flush = &rs600_gart_tlb_flush,
	.gart_set_page = &rs600_gart_set_page,
307
	.cp_commit = &r100_cp_commit,
308
	.ring_start = &r300_ring_start,
309 310
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
311
	.irq_set = &rs600_irq_set,
312 313
	.irq_process = &rs600_irq_process,
	.get_vblank_counter = &rs600_get_vblank_counter,
314 315 316 317 318
	.fence_ring_emit = &r300_fence_ring_emit,
	.cs_parse = &r300_cs_parse,
	.copy_blit = &r100_copy_blit,
	.copy_dma = &r300_copy_dma,
	.copy = &r100_copy_blit,
319
	.get_engine_clock = &radeon_atom_get_engine_clock,
320
	.set_engine_clock = &radeon_atom_set_engine_clock,
321
	.get_memory_clock = &radeon_atom_get_memory_clock,
322 323 324
	.set_memory_clock = &radeon_atom_set_memory_clock,
	.set_pcie_lanes = NULL,
	.set_clock_gating = &radeon_atom_set_clock_gating,
325
	.bandwidth_update = &rs600_bandwidth_update,
326 327 328 329
	.hpd_init = &rs600_hpd_init,
	.hpd_fini = &rs600_hpd_fini,
	.hpd_sense = &rs600_hpd_sense,
	.hpd_set_polarity = &rs600_hpd_set_polarity,
330
	.ioctl_wait_idle = NULL,
331 332 333 334 335 336
};


/*
 * rs690,rs740
 */
337 338 339 340
int rs690_init(struct radeon_device *rdev);
void rs690_fini(struct radeon_device *rdev);
int rs690_resume(struct radeon_device *rdev);
int rs690_suspend(struct radeon_device *rdev);
341 342
uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg);
void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
343
void rs690_bandwidth_update(struct radeon_device *rdev);
344
static struct radeon_asic rs690_asic = {
345 346 347 348
	.init = &rs690_init,
	.fini = &rs690_fini,
	.suspend = &rs690_suspend,
	.resume = &rs690_resume,
349
	.vga_set_state = &r100_vga_set_state,
350 351 352
	.gpu_reset = &r300_gpu_reset,
	.gart_tlb_flush = &rs400_gart_tlb_flush,
	.gart_set_page = &rs400_gart_set_page,
353
	.cp_commit = &r100_cp_commit,
354
	.ring_start = &r300_ring_start,
355 356
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
357
	.irq_set = &rs600_irq_set,
358 359
	.irq_process = &rs600_irq_process,
	.get_vblank_counter = &rs600_get_vblank_counter,
360 361 362 363 364
	.fence_ring_emit = &r300_fence_ring_emit,
	.cs_parse = &r300_cs_parse,
	.copy_blit = &r100_copy_blit,
	.copy_dma = &r300_copy_dma,
	.copy = &r300_copy_dma,
365
	.get_engine_clock = &radeon_atom_get_engine_clock,
366
	.set_engine_clock = &radeon_atom_set_engine_clock,
367
	.get_memory_clock = &radeon_atom_get_memory_clock,
368 369 370
	.set_memory_clock = &radeon_atom_set_memory_clock,
	.set_pcie_lanes = NULL,
	.set_clock_gating = &radeon_atom_set_clock_gating,
371 372
	.set_surface_reg = r100_set_surface_reg,
	.clear_surface_reg = r100_clear_surface_reg,
373
	.bandwidth_update = &rs690_bandwidth_update,
374 375 376 377
	.hpd_init = &rs600_hpd_init,
	.hpd_fini = &rs600_hpd_fini,
	.hpd_sense = &rs600_hpd_sense,
	.hpd_set_polarity = &rs600_hpd_set_polarity,
378
	.ioctl_wait_idle = NULL,
379 380 381 382 383 384
};


/*
 * rv515
 */
385
int rv515_init(struct radeon_device *rdev);
386
void rv515_fini(struct radeon_device *rdev);
387 388 389 390 391 392
int rv515_gpu_reset(struct radeon_device *rdev);
uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg);
void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
void rv515_ring_start(struct radeon_device *rdev);
uint32_t rv515_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
void rv515_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
393
void rv515_bandwidth_update(struct radeon_device *rdev);
394 395
int rv515_resume(struct radeon_device *rdev);
int rv515_suspend(struct radeon_device *rdev);
396
static struct radeon_asic rv515_asic = {
397
	.init = &rv515_init,
398 399 400
	.fini = &rv515_fini,
	.suspend = &rv515_suspend,
	.resume = &rv515_resume,
401
	.vga_set_state = &r100_vga_set_state,
402 403 404
	.gpu_reset = &rv515_gpu_reset,
	.gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
	.gart_set_page = &rv370_pcie_gart_set_page,
405
	.cp_commit = &r100_cp_commit,
406
	.ring_start = &rv515_ring_start,
407 408
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
409 410 411
	.irq_set = &rs600_irq_set,
	.irq_process = &rs600_irq_process,
	.get_vblank_counter = &rs600_get_vblank_counter,
412
	.fence_ring_emit = &r300_fence_ring_emit,
413
	.cs_parse = &r300_cs_parse,
414 415 416
	.copy_blit = &r100_copy_blit,
	.copy_dma = &r300_copy_dma,
	.copy = &r100_copy_blit,
417
	.get_engine_clock = &radeon_atom_get_engine_clock,
418
	.set_engine_clock = &radeon_atom_set_engine_clock,
419
	.get_memory_clock = &radeon_atom_get_memory_clock,
420 421 422
	.set_memory_clock = &radeon_atom_set_memory_clock,
	.set_pcie_lanes = &rv370_set_pcie_lanes,
	.set_clock_gating = &radeon_atom_set_clock_gating,
423 424
	.set_surface_reg = r100_set_surface_reg,
	.clear_surface_reg = r100_clear_surface_reg,
425
	.bandwidth_update = &rv515_bandwidth_update,
426 427 428 429
	.hpd_init = &rs600_hpd_init,
	.hpd_fini = &rs600_hpd_fini,
	.hpd_sense = &rs600_hpd_sense,
	.hpd_set_polarity = &rs600_hpd_set_polarity,
430
	.ioctl_wait_idle = NULL,
431 432 433 434 435 436
};


/*
 * r520,rv530,rv560,rv570,r580
 */
437
int r520_init(struct radeon_device *rdev);
438
int r520_resume(struct radeon_device *rdev);
439
static struct radeon_asic r520_asic = {
440
	.init = &r520_init,
441 442 443
	.fini = &rv515_fini,
	.suspend = &rv515_suspend,
	.resume = &r520_resume,
444
	.vga_set_state = &r100_vga_set_state,
445 446 447
	.gpu_reset = &rv515_gpu_reset,
	.gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
	.gart_set_page = &rv370_pcie_gart_set_page,
448
	.cp_commit = &r100_cp_commit,
449
	.ring_start = &rv515_ring_start,
450 451
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
452 453 454
	.irq_set = &rs600_irq_set,
	.irq_process = &rs600_irq_process,
	.get_vblank_counter = &rs600_get_vblank_counter,
455
	.fence_ring_emit = &r300_fence_ring_emit,
456
	.cs_parse = &r300_cs_parse,
457 458 459
	.copy_blit = &r100_copy_blit,
	.copy_dma = &r300_copy_dma,
	.copy = &r100_copy_blit,
460
	.get_engine_clock = &radeon_atom_get_engine_clock,
461
	.set_engine_clock = &radeon_atom_set_engine_clock,
462
	.get_memory_clock = &radeon_atom_get_memory_clock,
463 464 465
	.set_memory_clock = &radeon_atom_set_memory_clock,
	.set_pcie_lanes = &rv370_set_pcie_lanes,
	.set_clock_gating = &radeon_atom_set_clock_gating,
466 467
	.set_surface_reg = r100_set_surface_reg,
	.clear_surface_reg = r100_clear_surface_reg,
468
	.bandwidth_update = &rv515_bandwidth_update,
469 470 471 472
	.hpd_init = &rs600_hpd_init,
	.hpd_fini = &rs600_hpd_fini,
	.hpd_sense = &rs600_hpd_sense,
	.hpd_set_polarity = &rs600_hpd_set_polarity,
473
	.ioctl_wait_idle = NULL,
474 475 476
};

/*
477
 * r600,rv610,rv630,rv620,rv635,rv670,rs780,rs880
478
 */
479 480 481 482
int r600_init(struct radeon_device *rdev);
void r600_fini(struct radeon_device *rdev);
int r600_suspend(struct radeon_device *rdev);
int r600_resume(struct radeon_device *rdev);
483
void r600_vga_set_state(struct radeon_device *rdev, bool state);
484 485 486 487
int r600_wb_init(struct radeon_device *rdev);
void r600_wb_fini(struct radeon_device *rdev);
void r600_cp_commit(struct radeon_device *rdev);
void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
488 489
uint32_t r600_pciep_rreg(struct radeon_device *rdev, uint32_t reg);
void r600_pciep_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509
int r600_cs_parse(struct radeon_cs_parser *p);
void r600_fence_ring_emit(struct radeon_device *rdev,
			  struct radeon_fence *fence);
int r600_copy_dma(struct radeon_device *rdev,
		  uint64_t src_offset,
		  uint64_t dst_offset,
		  unsigned num_pages,
		  struct radeon_fence *fence);
int r600_irq_process(struct radeon_device *rdev);
int r600_irq_set(struct radeon_device *rdev);
int r600_gpu_reset(struct radeon_device *rdev);
int r600_set_surface_reg(struct radeon_device *rdev, int reg,
			 uint32_t tiling_flags, uint32_t pitch,
			 uint32_t offset, uint32_t obj_size);
int r600_clear_surface_reg(struct radeon_device *rdev, int reg);
void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
int r600_ring_test(struct radeon_device *rdev);
int r600_copy_blit(struct radeon_device *rdev,
		   uint64_t src_offset, uint64_t dst_offset,
		   unsigned num_pages, struct radeon_fence *fence);
510 511 512 513 514
void r600_hpd_init(struct radeon_device *rdev);
void r600_hpd_fini(struct radeon_device *rdev);
bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
void r600_hpd_set_polarity(struct radeon_device *rdev,
			   enum radeon_hpd_id hpd);
515
extern void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo);
516 517 518 519 520 521 522

static struct radeon_asic r600_asic = {
	.init = &r600_init,
	.fini = &r600_fini,
	.suspend = &r600_suspend,
	.resume = &r600_resume,
	.cp_commit = &r600_cp_commit,
523
	.vga_set_state = &r600_vga_set_state,
524 525 526 527 528 529 530
	.gpu_reset = &r600_gpu_reset,
	.gart_tlb_flush = &r600_pcie_gart_tlb_flush,
	.gart_set_page = &rs600_gart_set_page,
	.ring_test = &r600_ring_test,
	.ring_ib_execute = &r600_ring_ib_execute,
	.irq_set = &r600_irq_set,
	.irq_process = &r600_irq_process,
531
	.get_vblank_counter = &rs600_get_vblank_counter,
532 533 534 535
	.fence_ring_emit = &r600_fence_ring_emit,
	.cs_parse = &r600_cs_parse,
	.copy_blit = &r600_copy_blit,
	.copy_dma = &r600_copy_blit,
536
	.copy = &r600_copy_blit,
537
	.get_engine_clock = &radeon_atom_get_engine_clock,
538
	.set_engine_clock = &radeon_atom_set_engine_clock,
539
	.get_memory_clock = &radeon_atom_get_memory_clock,
540 541 542 543 544
	.set_memory_clock = &radeon_atom_set_memory_clock,
	.set_pcie_lanes = NULL,
	.set_clock_gating = &radeon_atom_set_clock_gating,
	.set_surface_reg = r600_set_surface_reg,
	.clear_surface_reg = r600_clear_surface_reg,
545
	.bandwidth_update = &rv515_bandwidth_update,
546 547 548 549
	.hpd_init = &r600_hpd_init,
	.hpd_fini = &r600_hpd_fini,
	.hpd_sense = &r600_hpd_sense,
	.hpd_set_polarity = &r600_hpd_set_polarity,
550
	.ioctl_wait_idle = r600_ioctl_wait_idle,
551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568
};

/*
 * rv770,rv730,rv710,rv740
 */
int rv770_init(struct radeon_device *rdev);
void rv770_fini(struct radeon_device *rdev);
int rv770_suspend(struct radeon_device *rdev);
int rv770_resume(struct radeon_device *rdev);
int rv770_gpu_reset(struct radeon_device *rdev);

static struct radeon_asic rv770_asic = {
	.init = &rv770_init,
	.fini = &rv770_fini,
	.suspend = &rv770_suspend,
	.resume = &rv770_resume,
	.cp_commit = &r600_cp_commit,
	.gpu_reset = &rv770_gpu_reset,
569
	.vga_set_state = &r600_vga_set_state,
570 571 572 573 574 575
	.gart_tlb_flush = &r600_pcie_gart_tlb_flush,
	.gart_set_page = &rs600_gart_set_page,
	.ring_test = &r600_ring_test,
	.ring_ib_execute = &r600_ring_ib_execute,
	.irq_set = &r600_irq_set,
	.irq_process = &r600_irq_process,
576
	.get_vblank_counter = &rs600_get_vblank_counter,
577 578 579 580
	.fence_ring_emit = &r600_fence_ring_emit,
	.cs_parse = &r600_cs_parse,
	.copy_blit = &r600_copy_blit,
	.copy_dma = &r600_copy_blit,
581
	.copy = &r600_copy_blit,
582
	.get_engine_clock = &radeon_atom_get_engine_clock,
583
	.set_engine_clock = &radeon_atom_set_engine_clock,
584
	.get_memory_clock = &radeon_atom_get_memory_clock,
585 586 587 588 589
	.set_memory_clock = &radeon_atom_set_memory_clock,
	.set_pcie_lanes = NULL,
	.set_clock_gating = &radeon_atom_set_clock_gating,
	.set_surface_reg = r600_set_surface_reg,
	.clear_surface_reg = r600_clear_surface_reg,
590
	.bandwidth_update = &rv515_bandwidth_update,
591 592 593 594
	.hpd_init = &r600_hpd_init,
	.hpd_fini = &r600_hpd_fini,
	.hpd_sense = &r600_hpd_sense,
	.hpd_set_polarity = &r600_hpd_set_polarity,
595
	.ioctl_wait_idle = r600_ioctl_wait_idle,
596
};
597 598

#endif