radeon_asic.h 21.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
#ifndef __RADEON_ASIC_H__
#define __RADEON_ASIC_H__

/*
 * common functions
 */
void radeon_legacy_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);

void radeon_atom_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
void radeon_atom_set_memory_clock(struct radeon_device *rdev, uint32_t mem_clock);
void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);

/*
 * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
 */
44 45 46 47
extern int r100_init(struct radeon_device *rdev);
extern void r100_fini(struct radeon_device *rdev);
extern int r100_suspend(struct radeon_device *rdev);
extern int r100_resume(struct radeon_device *rdev);
48 49 50
uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
int r100_gpu_reset(struct radeon_device *rdev);
51
u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc);
52 53
void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
54
void r100_cp_commit(struct radeon_device *rdev);
55 56 57 58 59 60 61 62 63 64 65 66 67
void r100_ring_start(struct radeon_device *rdev);
int r100_irq_set(struct radeon_device *rdev);
int r100_irq_process(struct radeon_device *rdev);
void r100_fence_ring_emit(struct radeon_device *rdev,
			  struct radeon_fence *fence);
int r100_cs_parse(struct radeon_cs_parser *p);
void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg);
int r100_copy_blit(struct radeon_device *rdev,
		   uint64_t src_offset,
		   uint64_t dst_offset,
		   unsigned num_pages,
		   struct radeon_fence *fence);
68 69 70 71
int r100_set_surface_reg(struct radeon_device *rdev, int reg,
			 uint32_t tiling_flags, uint32_t pitch,
			 uint32_t offset, uint32_t obj_size);
int r100_clear_surface_reg(struct radeon_device *rdev, int reg);
72
void r100_bandwidth_update(struct radeon_device *rdev);
73 74 75
void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
int r100_ib_test(struct radeon_device *rdev);
int r100_ring_test(struct radeon_device *rdev);
76 77

static struct radeon_asic r100_asic = {
78
	.init = &r100_init,
79 80 81 82 83
	.fini = &r100_fini,
	.suspend = &r100_suspend,
	.resume = &r100_resume,
	.errata = NULL,
	.vram_info = NULL,
84
	.gpu_reset = &r100_gpu_reset,
85 86 87 88 89 90 91 92
	.mc_init = NULL,
	.mc_fini = NULL,
	.wb_init = NULL,
	.wb_fini = NULL,
	.gart_init = NULL,
	.gart_fini = NULL,
	.gart_enable = NULL,
	.gart_disable = NULL,
93 94
	.gart_tlb_flush = &r100_pci_gart_tlb_flush,
	.gart_set_page = &r100_pci_gart_set_page,
95 96 97
	.cp_init = NULL,
	.cp_fini = NULL,
	.cp_disable = NULL,
98
	.cp_commit = &r100_cp_commit,
99
	.ring_start = &r100_ring_start,
100 101
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
102
	.ib_test = NULL,
103 104
	.irq_set = &r100_irq_set,
	.irq_process = &r100_irq_process,
105
	.get_vblank_counter = &r100_get_vblank_counter,
106 107 108 109 110 111 112 113 114
	.fence_ring_emit = &r100_fence_ring_emit,
	.cs_parse = &r100_cs_parse,
	.copy_blit = &r100_copy_blit,
	.copy_dma = NULL,
	.copy = &r100_copy_blit,
	.set_engine_clock = &radeon_legacy_set_engine_clock,
	.set_memory_clock = NULL,
	.set_pcie_lanes = NULL,
	.set_clock_gating = &radeon_legacy_set_clock_gating,
115 116
	.set_surface_reg = r100_set_surface_reg,
	.clear_surface_reg = r100_clear_surface_reg,
117
	.bandwidth_update = &r100_bandwidth_update,
118 119 120 121 122 123
};


/*
 * r300,r350,rv350,rv380
 */
124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142
extern int r300_init(struct radeon_device *rdev);
extern void r300_fini(struct radeon_device *rdev);
extern int r300_suspend(struct radeon_device *rdev);
extern int r300_resume(struct radeon_device *rdev);
extern int r300_gpu_reset(struct radeon_device *rdev);
extern void r300_ring_start(struct radeon_device *rdev);
extern void r300_fence_ring_emit(struct radeon_device *rdev,
				struct radeon_fence *fence);
extern int r300_cs_parse(struct radeon_cs_parser *p);
extern void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev);
extern int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
extern uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
extern void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
extern void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes);
extern int r300_copy_dma(struct radeon_device *rdev,
			uint64_t src_offset,
			uint64_t dst_offset,
			unsigned num_pages,
			struct radeon_fence *fence);
143
static struct radeon_asic r300_asic = {
144
	.init = &r300_init,
145 146 147 148 149
	.fini = &r300_fini,
	.suspend = &r300_suspend,
	.resume = &r300_resume,
	.errata = NULL,
	.vram_info = NULL,
150
	.gpu_reset = &r300_gpu_reset,
151 152 153 154 155 156 157 158
	.mc_init = NULL,
	.mc_fini = NULL,
	.wb_init = NULL,
	.wb_fini = NULL,
	.gart_init = NULL,
	.gart_fini = NULL,
	.gart_enable = NULL,
	.gart_disable = NULL,
159 160
	.gart_tlb_flush = &r100_pci_gart_tlb_flush,
	.gart_set_page = &r100_pci_gart_set_page,
161 162 163
	.cp_init = NULL,
	.cp_fini = NULL,
	.cp_disable = NULL,
164
	.cp_commit = &r100_cp_commit,
165
	.ring_start = &r300_ring_start,
166 167
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
168
	.ib_test = NULL,
169 170
	.irq_set = &r100_irq_set,
	.irq_process = &r100_irq_process,
171
	.get_vblank_counter = &r100_get_vblank_counter,
172 173 174 175 176 177 178 179 180
	.fence_ring_emit = &r300_fence_ring_emit,
	.cs_parse = &r300_cs_parse,
	.copy_blit = &r100_copy_blit,
	.copy_dma = &r300_copy_dma,
	.copy = &r100_copy_blit,
	.set_engine_clock = &radeon_legacy_set_engine_clock,
	.set_memory_clock = NULL,
	.set_pcie_lanes = &rv370_set_pcie_lanes,
	.set_clock_gating = &radeon_legacy_set_clock_gating,
181 182
	.set_surface_reg = r100_set_surface_reg,
	.clear_surface_reg = r100_clear_surface_reg,
183
	.bandwidth_update = &r100_bandwidth_update,
184 185 186 187 188
};

/*
 * r420,r423,rv410
 */
189 190 191 192
extern int r420_init(struct radeon_device *rdev);
extern void r420_fini(struct radeon_device *rdev);
extern int r420_suspend(struct radeon_device *rdev);
extern int r420_resume(struct radeon_device *rdev);
193
static struct radeon_asic r420_asic = {
194 195 196 197 198 199
	.init = &r420_init,
	.fini = &r420_fini,
	.suspend = &r420_suspend,
	.resume = &r420_resume,
	.errata = NULL,
	.vram_info = NULL,
200
	.gpu_reset = &r300_gpu_reset,
201 202 203 204
	.mc_init = NULL,
	.mc_fini = NULL,
	.wb_init = NULL,
	.wb_fini = NULL,
205 206
	.gart_enable = NULL,
	.gart_disable = NULL,
207 208
	.gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
	.gart_set_page = &rv370_pcie_gart_set_page,
209 210 211
	.cp_init = NULL,
	.cp_fini = NULL,
	.cp_disable = NULL,
212
	.cp_commit = &r100_cp_commit,
213
	.ring_start = &r300_ring_start,
214 215
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
216
	.ib_test = NULL,
217 218
	.irq_set = &r100_irq_set,
	.irq_process = &r100_irq_process,
219
	.get_vblank_counter = &r100_get_vblank_counter,
220 221 222 223 224 225 226 227 228
	.fence_ring_emit = &r300_fence_ring_emit,
	.cs_parse = &r300_cs_parse,
	.copy_blit = &r100_copy_blit,
	.copy_dma = &r300_copy_dma,
	.copy = &r100_copy_blit,
	.set_engine_clock = &radeon_atom_set_engine_clock,
	.set_memory_clock = &radeon_atom_set_memory_clock,
	.set_pcie_lanes = &rv370_set_pcie_lanes,
	.set_clock_gating = &radeon_atom_set_clock_gating,
229 230
	.set_surface_reg = r100_set_surface_reg,
	.clear_surface_reg = r100_clear_surface_reg,
231
	.bandwidth_update = &r100_bandwidth_update,
232 233 234 235 236 237
};


/*
 * rs400,rs480
 */
238 239 240 241
extern int rs400_init(struct radeon_device *rdev);
extern void rs400_fini(struct radeon_device *rdev);
extern int rs400_suspend(struct radeon_device *rdev);
extern int rs400_resume(struct radeon_device *rdev);
242 243 244 245 246
void rs400_gart_tlb_flush(struct radeon_device *rdev);
int rs400_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
uint32_t rs400_mc_rreg(struct radeon_device *rdev, uint32_t reg);
void rs400_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
static struct radeon_asic rs400_asic = {
247 248 249 250 251 252
	.init = &rs400_init,
	.fini = &rs400_fini,
	.suspend = &rs400_suspend,
	.resume = &rs400_resume,
	.errata = NULL,
	.vram_info = NULL,
253
	.gpu_reset = &r300_gpu_reset,
254 255 256 257 258 259 260 261
	.mc_init = NULL,
	.mc_fini = NULL,
	.wb_init = NULL,
	.wb_fini = NULL,
	.gart_init = NULL,
	.gart_fini = NULL,
	.gart_enable = NULL,
	.gart_disable = NULL,
262 263
	.gart_tlb_flush = &rs400_gart_tlb_flush,
	.gart_set_page = &rs400_gart_set_page,
264 265 266
	.cp_init = NULL,
	.cp_fini = NULL,
	.cp_disable = NULL,
267
	.cp_commit = &r100_cp_commit,
268
	.ring_start = &r300_ring_start,
269 270
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
271
	.ib_test = NULL,
272 273
	.irq_set = &r100_irq_set,
	.irq_process = &r100_irq_process,
274
	.get_vblank_counter = &r100_get_vblank_counter,
275 276 277 278 279 280 281 282 283
	.fence_ring_emit = &r300_fence_ring_emit,
	.cs_parse = &r300_cs_parse,
	.copy_blit = &r100_copy_blit,
	.copy_dma = &r300_copy_dma,
	.copy = &r100_copy_blit,
	.set_engine_clock = &radeon_legacy_set_engine_clock,
	.set_memory_clock = NULL,
	.set_pcie_lanes = NULL,
	.set_clock_gating = &radeon_legacy_set_clock_gating,
284 285
	.set_surface_reg = r100_set_surface_reg,
	.clear_surface_reg = r100_clear_surface_reg,
286
	.bandwidth_update = &r100_bandwidth_update,
287 288 289 290 291 292
};


/*
 * rs600.
 */
293
int rs600_init(struct radeon_device *rdev);
294 295 296 297 298
void rs600_errata(struct radeon_device *rdev);
void rs600_vram_info(struct radeon_device *rdev);
int rs600_mc_init(struct radeon_device *rdev);
void rs600_mc_fini(struct radeon_device *rdev);
int rs600_irq_set(struct radeon_device *rdev);
299 300
int rs600_irq_process(struct radeon_device *rdev);
u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc);
301 302
int rs600_gart_init(struct radeon_device *rdev);
void rs600_gart_fini(struct radeon_device *rdev);
303 304 305 306 307 308
int rs600_gart_enable(struct radeon_device *rdev);
void rs600_gart_disable(struct radeon_device *rdev);
void rs600_gart_tlb_flush(struct radeon_device *rdev);
int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg);
void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
309
void rs600_bandwidth_update(struct radeon_device *rdev);
310
static struct radeon_asic rs600_asic = {
311
	.init = &rs600_init,
312 313 314 315 316 317 318
	.errata = &rs600_errata,
	.vram_info = &rs600_vram_info,
	.gpu_reset = &r300_gpu_reset,
	.mc_init = &rs600_mc_init,
	.mc_fini = &rs600_mc_fini,
	.wb_init = &r100_wb_init,
	.wb_fini = &r100_wb_fini,
319 320
	.gart_init = &rs600_gart_init,
	.gart_fini = &rs600_gart_fini,
321 322 323 324 325 326 327
	.gart_enable = &rs600_gart_enable,
	.gart_disable = &rs600_gart_disable,
	.gart_tlb_flush = &rs600_gart_tlb_flush,
	.gart_set_page = &rs600_gart_set_page,
	.cp_init = &r100_cp_init,
	.cp_fini = &r100_cp_fini,
	.cp_disable = &r100_cp_disable,
328
	.cp_commit = &r100_cp_commit,
329
	.ring_start = &r300_ring_start,
330 331 332
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
	.ib_test = &r100_ib_test,
333
	.irq_set = &rs600_irq_set,
334 335
	.irq_process = &rs600_irq_process,
	.get_vblank_counter = &rs600_get_vblank_counter,
336 337 338 339 340 341 342 343 344
	.fence_ring_emit = &r300_fence_ring_emit,
	.cs_parse = &r300_cs_parse,
	.copy_blit = &r100_copy_blit,
	.copy_dma = &r300_copy_dma,
	.copy = &r100_copy_blit,
	.set_engine_clock = &radeon_atom_set_engine_clock,
	.set_memory_clock = &radeon_atom_set_memory_clock,
	.set_pcie_lanes = NULL,
	.set_clock_gating = &radeon_atom_set_clock_gating,
345
	.bandwidth_update = &rs600_bandwidth_update,
346 347 348 349 350 351 352 353 354 355 356 357
};


/*
 * rs690,rs740
 */
void rs690_errata(struct radeon_device *rdev);
void rs690_vram_info(struct radeon_device *rdev);
int rs690_mc_init(struct radeon_device *rdev);
void rs690_mc_fini(struct radeon_device *rdev);
uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg);
void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
358
void rs690_bandwidth_update(struct radeon_device *rdev);
359
static struct radeon_asic rs690_asic = {
360
	.init = &rs600_init,
361 362 363 364 365 366 367
	.errata = &rs690_errata,
	.vram_info = &rs690_vram_info,
	.gpu_reset = &r300_gpu_reset,
	.mc_init = &rs690_mc_init,
	.mc_fini = &rs690_mc_fini,
	.wb_init = &r100_wb_init,
	.wb_fini = &r100_wb_fini,
368 369
	.gart_init = &rs400_gart_init,
	.gart_fini = &rs400_gart_fini,
370 371 372 373 374 375 376
	.gart_enable = &rs400_gart_enable,
	.gart_disable = &rs400_gart_disable,
	.gart_tlb_flush = &rs400_gart_tlb_flush,
	.gart_set_page = &rs400_gart_set_page,
	.cp_init = &r100_cp_init,
	.cp_fini = &r100_cp_fini,
	.cp_disable = &r100_cp_disable,
377
	.cp_commit = &r100_cp_commit,
378
	.ring_start = &r300_ring_start,
379 380 381
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
	.ib_test = &r100_ib_test,
382
	.irq_set = &rs600_irq_set,
383 384
	.irq_process = &rs600_irq_process,
	.get_vblank_counter = &rs600_get_vblank_counter,
385 386 387 388 389 390 391 392 393
	.fence_ring_emit = &r300_fence_ring_emit,
	.cs_parse = &r300_cs_parse,
	.copy_blit = &r100_copy_blit,
	.copy_dma = &r300_copy_dma,
	.copy = &r300_copy_dma,
	.set_engine_clock = &radeon_atom_set_engine_clock,
	.set_memory_clock = &radeon_atom_set_memory_clock,
	.set_pcie_lanes = NULL,
	.set_clock_gating = &radeon_atom_set_clock_gating,
394 395
	.set_surface_reg = r100_set_surface_reg,
	.clear_surface_reg = r100_clear_surface_reg,
396
	.bandwidth_update = &rs690_bandwidth_update,
397 398 399 400 401 402
};


/*
 * rv515
 */
403
int rv515_init(struct radeon_device *rdev);
404
void rv515_fini(struct radeon_device *rdev);
405 406 407 408 409 410
int rv515_gpu_reset(struct radeon_device *rdev);
uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg);
void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
void rv515_ring_start(struct radeon_device *rdev);
uint32_t rv515_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
void rv515_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
411
void rv515_bandwidth_update(struct radeon_device *rdev);
412 413
int rv515_resume(struct radeon_device *rdev);
int rv515_suspend(struct radeon_device *rdev);
414
static struct radeon_asic rv515_asic = {
415
	.init = &rv515_init,
416 417 418 419 420
	.fini = &rv515_fini,
	.suspend = &rv515_suspend,
	.resume = &rv515_resume,
	.errata = NULL,
	.vram_info = NULL,
421
	.gpu_reset = &rv515_gpu_reset,
422 423 424 425
	.mc_init = NULL,
	.mc_fini = NULL,
	.wb_init = NULL,
	.wb_fini = NULL,
426 427
	.gart_init = &rv370_pcie_gart_init,
	.gart_fini = &rv370_pcie_gart_fini,
428 429
	.gart_enable = NULL,
	.gart_disable = NULL,
430 431
	.gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
	.gart_set_page = &rv370_pcie_gart_set_page,
432 433 434
	.cp_init = NULL,
	.cp_fini = NULL,
	.cp_disable = NULL,
435
	.cp_commit = &r100_cp_commit,
436
	.ring_start = &rv515_ring_start,
437 438
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
439
	.ib_test = NULL,
440 441 442
	.irq_set = &rs600_irq_set,
	.irq_process = &rs600_irq_process,
	.get_vblank_counter = &rs600_get_vblank_counter,
443
	.fence_ring_emit = &r300_fence_ring_emit,
444
	.cs_parse = &r300_cs_parse,
445 446 447 448 449 450 451
	.copy_blit = &r100_copy_blit,
	.copy_dma = &r300_copy_dma,
	.copy = &r100_copy_blit,
	.set_engine_clock = &radeon_atom_set_engine_clock,
	.set_memory_clock = &radeon_atom_set_memory_clock,
	.set_pcie_lanes = &rv370_set_pcie_lanes,
	.set_clock_gating = &radeon_atom_set_clock_gating,
452 453
	.set_surface_reg = r100_set_surface_reg,
	.clear_surface_reg = r100_clear_surface_reg,
454
	.bandwidth_update = &rv515_bandwidth_update,
455 456 457 458 459 460
};


/*
 * r520,rv530,rv560,rv570,r580
 */
461
int r520_init(struct radeon_device *rdev);
462
int r520_resume(struct radeon_device *rdev);
463
static struct radeon_asic r520_asic = {
464
	.init = &r520_init,
465 466 467 468 469
	.fini = &rv515_fini,
	.suspend = &rv515_suspend,
	.resume = &r520_resume,
	.errata = NULL,
	.vram_info = NULL,
470
	.gpu_reset = &rv515_gpu_reset,
471 472 473 474 475 476 477 478
	.mc_init = NULL,
	.mc_fini = NULL,
	.wb_init = NULL,
	.wb_fini = NULL,
	.gart_init = NULL,
	.gart_fini = NULL,
	.gart_enable = NULL,
	.gart_disable = NULL,
479 480
	.gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
	.gart_set_page = &rv370_pcie_gart_set_page,
481 482 483
	.cp_init = NULL,
	.cp_fini = NULL,
	.cp_disable = NULL,
484
	.cp_commit = &r100_cp_commit,
485
	.ring_start = &rv515_ring_start,
486 487
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
488
	.ib_test = NULL,
489 490 491
	.irq_set = &rs600_irq_set,
	.irq_process = &rs600_irq_process,
	.get_vblank_counter = &rs600_get_vblank_counter,
492
	.fence_ring_emit = &r300_fence_ring_emit,
493
	.cs_parse = &r300_cs_parse,
494 495 496 497 498 499 500
	.copy_blit = &r100_copy_blit,
	.copy_dma = &r300_copy_dma,
	.copy = &r100_copy_blit,
	.set_engine_clock = &radeon_atom_set_engine_clock,
	.set_memory_clock = &radeon_atom_set_memory_clock,
	.set_pcie_lanes = &rv370_set_pcie_lanes,
	.set_clock_gating = &radeon_atom_set_clock_gating,
501 502
	.set_surface_reg = r100_set_surface_reg,
	.clear_surface_reg = r100_clear_surface_reg,
503
	.bandwidth_update = &rv515_bandwidth_update,
504 505 506
};

/*
507
 * r600,rv610,rv630,rv620,rv635,rv670,rs780,rs880
508
 */
509 510 511 512 513 514 515 516
int r600_init(struct radeon_device *rdev);
void r600_fini(struct radeon_device *rdev);
int r600_suspend(struct radeon_device *rdev);
int r600_resume(struct radeon_device *rdev);
int r600_wb_init(struct radeon_device *rdev);
void r600_wb_fini(struct radeon_device *rdev);
void r600_cp_commit(struct radeon_device *rdev);
void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
517 518
uint32_t r600_pciep_rreg(struct radeon_device *rdev, uint32_t reg);
void r600_pciep_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570
int r600_cs_parse(struct radeon_cs_parser *p);
void r600_fence_ring_emit(struct radeon_device *rdev,
			  struct radeon_fence *fence);
int r600_copy_dma(struct radeon_device *rdev,
		  uint64_t src_offset,
		  uint64_t dst_offset,
		  unsigned num_pages,
		  struct radeon_fence *fence);
int r600_irq_process(struct radeon_device *rdev);
int r600_irq_set(struct radeon_device *rdev);
int r600_gpu_reset(struct radeon_device *rdev);
int r600_set_surface_reg(struct radeon_device *rdev, int reg,
			 uint32_t tiling_flags, uint32_t pitch,
			 uint32_t offset, uint32_t obj_size);
int r600_clear_surface_reg(struct radeon_device *rdev, int reg);
void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
int r600_ib_test(struct radeon_device *rdev);
int r600_ring_test(struct radeon_device *rdev);
int r600_copy_blit(struct radeon_device *rdev,
		   uint64_t src_offset, uint64_t dst_offset,
		   unsigned num_pages, struct radeon_fence *fence);

static struct radeon_asic r600_asic = {
	.errata = NULL,
	.init = &r600_init,
	.fini = &r600_fini,
	.suspend = &r600_suspend,
	.resume = &r600_resume,
	.cp_commit = &r600_cp_commit,
	.vram_info = NULL,
	.gpu_reset = &r600_gpu_reset,
	.mc_init = NULL,
	.mc_fini = NULL,
	.wb_init = &r600_wb_init,
	.wb_fini = &r600_wb_fini,
	.gart_enable = NULL,
	.gart_disable = NULL,
	.gart_tlb_flush = &r600_pcie_gart_tlb_flush,
	.gart_set_page = &rs600_gart_set_page,
	.cp_init = NULL,
	.cp_fini = NULL,
	.cp_disable = NULL,
	.ring_start = NULL,
	.ring_test = &r600_ring_test,
	.ring_ib_execute = &r600_ring_ib_execute,
	.ib_test = &r600_ib_test,
	.irq_set = &r600_irq_set,
	.irq_process = &r600_irq_process,
	.fence_ring_emit = &r600_fence_ring_emit,
	.cs_parse = &r600_cs_parse,
	.copy_blit = &r600_copy_blit,
	.copy_dma = &r600_copy_blit,
571
	.copy = &r600_copy_blit,
572 573 574 575 576 577
	.set_engine_clock = &radeon_atom_set_engine_clock,
	.set_memory_clock = &radeon_atom_set_memory_clock,
	.set_pcie_lanes = NULL,
	.set_clock_gating = &radeon_atom_set_clock_gating,
	.set_surface_reg = r600_set_surface_reg,
	.clear_surface_reg = r600_clear_surface_reg,
578
	.bandwidth_update = &rv515_bandwidth_update,
579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619
};

/*
 * rv770,rv730,rv710,rv740
 */
int rv770_init(struct radeon_device *rdev);
void rv770_fini(struct radeon_device *rdev);
int rv770_suspend(struct radeon_device *rdev);
int rv770_resume(struct radeon_device *rdev);
int rv770_gpu_reset(struct radeon_device *rdev);

static struct radeon_asic rv770_asic = {
	.errata = NULL,
	.init = &rv770_init,
	.fini = &rv770_fini,
	.suspend = &rv770_suspend,
	.resume = &rv770_resume,
	.cp_commit = &r600_cp_commit,
	.vram_info = NULL,
	.gpu_reset = &rv770_gpu_reset,
	.mc_init = NULL,
	.mc_fini = NULL,
	.wb_init = &r600_wb_init,
	.wb_fini = &r600_wb_fini,
	.gart_enable = NULL,
	.gart_disable = NULL,
	.gart_tlb_flush = &r600_pcie_gart_tlb_flush,
	.gart_set_page = &rs600_gart_set_page,
	.cp_init = NULL,
	.cp_fini = NULL,
	.cp_disable = NULL,
	.ring_start = NULL,
	.ring_test = &r600_ring_test,
	.ring_ib_execute = &r600_ring_ib_execute,
	.ib_test = &r600_ib_test,
	.irq_set = &r600_irq_set,
	.irq_process = &r600_irq_process,
	.fence_ring_emit = &r600_fence_ring_emit,
	.cs_parse = &r600_cs_parse,
	.copy_blit = &r600_copy_blit,
	.copy_dma = &r600_copy_blit,
620
	.copy = &r600_copy_blit,
621 622 623 624 625 626
	.set_engine_clock = &radeon_atom_set_engine_clock,
	.set_memory_clock = &radeon_atom_set_memory_clock,
	.set_pcie_lanes = NULL,
	.set_clock_gating = &radeon_atom_set_clock_gating,
	.set_surface_reg = r600_set_surface_reg,
	.clear_surface_reg = r600_clear_surface_reg,
627
	.bandwidth_update = &rv515_bandwidth_update,
628
};
629 630

#endif