mpc8313erdb.dts 5.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13
/*
 * MPC8313E RDB Device Tree Source
 *
 * Copyright 2005, 2006, 2007 Freescale Semiconductor Inc.
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 */

/ {
	model = "MPC8313ERDB";
14
	compatible = "MPC8313ERDB", "MPC831xRDB", "MPC83xxRDB";
15 16 17
	#address-cells = <1>;
	#size-cells = <1>;

18 19 20 21 22 23 24 25
	aliases {
		ethernet0 = &enet0;
		ethernet1 = &enet1;
		serial0 = &serial0;
		serial1 = &serial1;
		pci0 = &pci0;
	};

26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47
	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

		PowerPC,8313@0 {
			device_type = "cpu";
			reg = <0>;
			d-cache-line-size = <20>;	// 32 bytes
			i-cache-line-size = <20>;	// 32 bytes
			d-cache-size = <4000>;		// L1, 16K
			i-cache-size = <4000>;		// L1, 16K
			timebase-frequency = <0>;	// from bootloader
			bus-frequency = <0>;		// from bootloader
			clock-frequency = <0>;		// from bootloader
		};
	};

	memory {
		device_type = "memory";
		reg = <00000000 08000000>;	// 128MB at 0
	};

48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63
	localbus@e0005000 {
		#address-cells = <2>;
		#size-cells = <1>;
		compatible = "fsl,mpc8313-elbc", "fsl,elbc", "simple-bus";
		reg = <e0005000 1000>;
		interrupts = <d#77 8>;
		interrupt-parent = <&ipic>;

		// CS0 and CS1 are swapped when
		// booting from nand, but the
		// addresses are the same.
		ranges = <0 0 fe000000 00800000
		          1 0 e2800000 00008000
		          2 0 f0000000 00020000
		          3 0 fa000000 00008000>;

64 65 66 67 68 69 70 71 72
		flash@0,0 {
			#address-cells = <1>;
			#size-cells = <1>;
			compatible = "cfi-flash";
			reg = <0 0 800000>;
			bank-width = <2>;
			device-width = <1>;
		};

73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94
		nand@1,0 {
			#address-cells = <1>;
			#size-cells = <1>;
			compatible = "fsl,mpc8313-fcm-nand",
			             "fsl,elbc-fcm-nand";
			reg = <1 0 2000>;

			u-boot@0 {
				reg = <0 100000>;
				read-only;
			};

			kernel@100000 {
				reg = <100000 300000>;
			};

			fs@400000 {
				reg = <400000 1c00000>;
			};
		};
	};

95 96 97 98
	soc8313@e0000000 {
		#address-cells = <1>;
		#size-cells = <1>;
		device_type = "soc";
99
		compatible = "simple-bus";
100 101 102 103 104 105 106 107 108 109 110
		ranges = <0 e0000000 00100000>;
		reg = <e0000000 00000200>;
		bus-frequency = <0>;

		wdt@200 {
			device_type = "watchdog";
			compatible = "mpc83xx_wdt";
			reg = <200 100>;
		};

		i2c@3000 {
111 112 113
			#address-cells = <1>;
			#size-cells = <0>;
			cell-index = <0>;
114 115 116
			compatible = "fsl-i2c";
			reg = <3000 100>;
			interrupts = <e 8>;
117
			interrupt-parent = < &ipic >;
118 119 120 121
			dfsrr;
		};

		i2c@3100 {
122 123 124
			#address-cells = <1>;
			#size-cells = <0>;
			cell-index = <1>;
125 126 127
			compatible = "fsl-i2c";
			reg = <3100 100>;
			interrupts = <f 8>;
128
			interrupt-parent = < &ipic >;
129 130 131 132
			dfsrr;
		};

		spi@7000 {
133 134
			cell-index = <0>;
			compatible = "fsl,spi";
135 136
			reg = <7000 1000>;
			interrupts = <10 8>;
137
			interrupt-parent = < &ipic >;
138
			mode = "cpu";
139 140 141 142 143 144 145 146
		};

		/* phy type (ULPI, UTMI, UTMI_WIDE, SERIAL) */
		usb@23000 {
			compatible = "fsl-usb2-dr";
			reg = <23000 1000>;
			#address-cells = <1>;
			#size-cells = <0>;
147 148
			interrupt-parent = < &ipic >;
			interrupts = <26 8>;
149 150 151 152 153 154
			phy_type = "utmi_wide";
		};

		mdio@24520 {
			#address-cells = <1>;
			#size-cells = <0>;
155 156
			compatible = "fsl,gianfar-mdio";
			reg = <24520 20>;
157 158 159
			phy1: ethernet-phy@1 {
				interrupt-parent = < &ipic >;
				interrupts = <13 8>;
160 161 162
				reg = <1>;
				device_type = "ethernet-phy";
			};
163 164 165
			phy4: ethernet-phy@4 {
				interrupt-parent = < &ipic >;
				interrupts = <14 8>;
166 167 168 169 170
				reg = <4>;
				device_type = "ethernet-phy";
			};
		};

171 172
		enet0: ethernet@24000 {
			cell-index = <0>;
173 174 175 176 177 178
			device_type = "network";
			model = "eTSEC";
			compatible = "gianfar";
			reg = <24000 1000>;
			local-mac-address = [ 00 00 00 00 00 00 ];
			interrupts = <25 8 24 8 23 8>;
179 180
			interrupt-parent = < &ipic >;
			phy-handle = < &phy1 >;
181 182
		};

183 184
		enet1: ethernet@25000 {
			cell-index = <1>;
185 186 187 188 189 190
			device_type = "network";
			model = "eTSEC";
			compatible = "gianfar";
			reg = <25000 1000>;
			local-mac-address = [ 00 00 00 00 00 00 ];
			interrupts = <22 8 21 8 20 8>;
191 192
			interrupt-parent = < &ipic >;
			phy-handle = < &phy4 >;
193 194
		};

195 196
		serial0: serial@4500 {
			cell-index = <0>;
197 198 199 200 201
			device_type = "serial";
			compatible = "ns16550";
			reg = <4500 100>;
			clock-frequency = <0>;
			interrupts = <9 8>;
202
			interrupt-parent = < &ipic >;
203 204
		};

205 206
		serial1: serial@4600 {
			cell-index = <1>;
207 208 209 210 211
			device_type = "serial";
			compatible = "ns16550";
			reg = <4600 100>;
			clock-frequency = <0>;
			interrupts = <a 8>;
212
			interrupt-parent = < &ipic >;
213 214 215 216 217 218 219 220
		};

		crypto@30000 {
			device_type = "crypto";
			model = "SEC2";
			compatible = "talitos";
			reg = <30000 7000>;
			interrupts = <b 8>;
221
			interrupt-parent = < &ipic >;
222 223 224 225 226 227 228 229 230 231 232 233 234
			/* Rev. 2.2 */
			num-channels = <1>;
			channel-fifo-len = <18>;
			exec-units-mask = <0000004c>;
			descriptor-types-mask = <0122003f>;
		};

		/* IPIC
		 * interrupts cell = <intr #, sense>
		 * sense values match linux IORESOURCE_IRQ_* defines:
		 * sense == 8: Level, low assertion
		 * sense == 2: Edge, high-to-low change
		 */
235
		ipic: pic@700 {
236 237 238 239 240 241 242
			interrupt-controller;
			#address-cells = <0>;
			#interrupt-cells = <2>;
			reg = <700 100>;
			device_type = "ipic";
		};
	};
243

244 245
	pci0: pci@e0008500 {
		cell-index = <1>;
246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273
		interrupt-map-mask = <f800 0 0 7>;
		interrupt-map = <

				/* IDSEL 0x0E -mini PCI */
				 7000 0 0 1 &ipic 12 8
				 7000 0 0 2 &ipic 12 8
				 7000 0 0 3 &ipic 12 8
				 7000 0 0 4 &ipic 12 8

				/* IDSEL 0x0F - PCI slot */
				 7800 0 0 1 &ipic 11 8
				 7800 0 0 2 &ipic 12 8
				 7800 0 0 3 &ipic 11 8
				 7800 0 0 4 &ipic 12 8>;
		interrupt-parent = < &ipic >;
		interrupts = <42 8>;
		bus-range = <0 0>;
		ranges = <02000000 0 90000000 90000000 0 10000000
			  42000000 0 80000000 80000000 0 10000000
			  01000000 0 00000000 e2000000 0 00100000>;
		clock-frequency = <3f940aa>;
		#interrupt-cells = <1>;
		#size-cells = <2>;
		#address-cells = <3>;
		reg = <e0008500 100>;
		compatible = "fsl,mpc8349-pci";
		device_type = "pci";
	};
274
};