tlbex.c 64.3 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7
/*
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 *
 * Synthesize TLB refill handlers at runtime.
 *
R
Ralf Baechle 已提交
8 9
 * Copyright (C) 2004, 2005, 2006, 2008	 Thiemo Seufer
 * Copyright (C) 2005, 2007, 2008, 2009	 Maciej W. Rozycki
10
 * Copyright (C) 2006  Ralf Baechle (ralf@linux-mips.org)
D
David Daney 已提交
11
 * Copyright (C) 2008, 2009 Cavium Networks, Inc.
12
 * Copyright (C) 2011  MIPS Technologies, Inc.
13 14 15 16 17 18 19 20 21
 *
 * ... and the days got worse and worse and now you see
 * I've gone completly out of my mind.
 *
 * They're coming to take me a away haha
 * they're coming to take me a away hoho hihi haha
 * to the funny farm where code is beautiful all the time ...
 *
 * (Condolences to Napoleon XIV)
L
Linus Torvalds 已提交
22 23
 */

24
#include <linux/bug.h>
L
Linus Torvalds 已提交
25 26
#include <linux/kernel.h>
#include <linux/types.h>
27
#include <linux/smp.h>
L
Linus Torvalds 已提交
28
#include <linux/string.h>
29
#include <linux/cache.h>
L
Linus Torvalds 已提交
30

31
#include <asm/cacheflush.h>
32
#include <asm/cpu-type.h>
33
#include <asm/pgtable.h>
L
Linus Torvalds 已提交
34
#include <asm/war.h>
35
#include <asm/uasm.h>
36
#include <asm/setup.h>
37

38
static int mips_xpa_disabled;
S
Steven J. Hill 已提交
39 40 41 42 43 44 45 46 47 48

static int __init xpa_disable(char *s)
{
	mips_xpa_disabled = 1;

	return 1;
}

__setup("noxpa", xpa_disable);

49 50 51 52 53 54 55 56 57
/*
 * TLB load/store/modify handlers.
 *
 * Only the fastpath gets synthesized at runtime, the slowpath for
 * do_page_fault remains normal asm.
 */
extern void tlb_do_page_fault_0(void);
extern void tlb_do_page_fault_1(void);

58 59 60 61 62 63 64 65 66 67 68 69
struct work_registers {
	int r1;
	int r2;
	int r3;
};

struct tlb_reg_save {
	unsigned long a;
	unsigned long b;
} ____cacheline_aligned_in_smp;

static struct tlb_reg_save handler_reg_save[NR_CPUS];
70

71
static inline int r45k_bvahwbug(void)
L
Linus Torvalds 已提交
72 73 74 75 76
{
	/* XXX: We should probe for the presence of this bug, but we don't. */
	return 0;
}

77
static inline int r4k_250MHZhwbug(void)
L
Linus Torvalds 已提交
78 79 80 81 82
{
	/* XXX: We should probe for the presence of this bug, but we don't. */
	return 0;
}

83
static inline int __maybe_unused bcm1250_m3_war(void)
L
Linus Torvalds 已提交
84 85 86 87
{
	return BCM1250_M3_WAR;
}

88
static inline int __maybe_unused r10000_llsc_war(void)
L
Linus Torvalds 已提交
89 90 91 92
{
	return R10000_LLSC_WAR;
}

93 94 95 96 97 98
static int use_bbit_insns(void)
{
	switch (current_cpu_type()) {
	case CPU_CAVIUM_OCTEON:
	case CPU_CAVIUM_OCTEON_PLUS:
	case CPU_CAVIUM_OCTEON2:
99
	case CPU_CAVIUM_OCTEON3:
100 101 102 103 104 105
		return 1;
	default:
		return 0;
	}
}

106 107 108 109
static int use_lwx_insns(void)
{
	switch (current_cpu_type()) {
	case CPU_CAVIUM_OCTEON2:
110
	case CPU_CAVIUM_OCTEON3:
111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138
		return 1;
	default:
		return 0;
	}
}
#if defined(CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE) && \
    CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE > 0
static bool scratchpad_available(void)
{
	return true;
}
static int scratchpad_offset(int i)
{
	/*
	 * CVMSEG starts at address -32768 and extends for
	 * CAVIUM_OCTEON_CVMSEG_SIZE 128 byte cache lines.
	 */
	i += 1; /* Kernel use starts at the top and works down. */
	return CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE * 128 - (8 * i) - 32768;
}
#else
static bool scratchpad_available(void)
{
	return false;
}
static int scratchpad_offset(int i)
{
	BUG();
139 140
	/* Really unreachable, but evidently some GCC want this. */
	return 0;
141 142
}
#endif
143 144 145 146 147 148 149 150 151
/*
 * Found by experiment: At least some revisions of the 4kc throw under
 * some circumstances a machine check exception, triggered by invalid
 * values in the index register.  Delaying the tlbp instruction until
 * after the next branch,  plus adding an additional nop in front of
 * tlbwi/tlbwr avoids the invalid index register values. Nobody knows
 * why; it's not an issue caused by the core RTL.
 *
 */
152
static int m4kc_tlbp_war(void)
153 154 155 156 157
{
	return (current_cpu_data.processor_id & 0xffff00) ==
	       (PRID_COMP_MIPS | PRID_IMP_4KC);
}

158
/* Handle labels (which must be positive integers). */
L
Linus Torvalds 已提交
159
enum label_id {
160
	label_second_part = 1,
L
Linus Torvalds 已提交
161 162 163
	label_leave,
	label_vmalloc,
	label_vmalloc_done,
164 165
	label_tlbw_hazard_0,
	label_split = label_tlbw_hazard_0 + 8,
166 167
	label_tlbl_goaround1,
	label_tlbl_goaround2,
L
Linus Torvalds 已提交
168 169 170 171 172
	label_nopage_tlbl,
	label_nopage_tlbs,
	label_nopage_tlbm,
	label_smp_pgtable_change,
	label_r3000_write_probe_fail,
173
	label_large_segbits_fault,
174
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
175 176
	label_tlb_huge_update,
#endif
L
Linus Torvalds 已提交
177 178
};

179 180 181 182
UASM_L_LA(_second_part)
UASM_L_LA(_leave)
UASM_L_LA(_vmalloc)
UASM_L_LA(_vmalloc_done)
183
/* _tlbw_hazard_x is handled differently.  */
184
UASM_L_LA(_split)
185 186
UASM_L_LA(_tlbl_goaround1)
UASM_L_LA(_tlbl_goaround2)
187 188 189 190 191
UASM_L_LA(_nopage_tlbl)
UASM_L_LA(_nopage_tlbs)
UASM_L_LA(_nopage_tlbm)
UASM_L_LA(_smp_pgtable_change)
UASM_L_LA(_r3000_write_probe_fail)
192
UASM_L_LA(_large_segbits_fault)
193
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
194 195
UASM_L_LA(_tlb_huge_update)
#endif
196

197
static int hazard_instance;
198

199
static void uasm_bgezl_hazard(u32 **p, struct uasm_reloc **r, int instance)
200 201 202 203 204 205 206 207 208 209
{
	switch (instance) {
	case 0 ... 7:
		uasm_il_bgezl(p, r, 0, label_tlbw_hazard_0 + instance);
		return;
	default:
		BUG();
	}
}

210
static void uasm_bgezl_label(struct uasm_label **l, u32 **p, int instance)
211 212 213 214 215 216 217 218 219 220
{
	switch (instance) {
	case 0 ... 7:
		uasm_build_label(l, *p, label_tlbw_hazard_0 + instance);
		break;
	default:
		BUG();
	}
}

221
/*
R
Ralf Baechle 已提交
222 223
 * pgtable bits are assigned dynamically depending on processor feature
 * and statically based on kernel configuration.  This spits out the actual
R
Ralf Baechle 已提交
224
 * values the kernel is using.	Required to make sense from disassembled
R
Ralf Baechle 已提交
225
 * TLB exception handlers.
226
 */
R
Ralf Baechle 已提交
227 228 229 230 231 232 233 234 235 236 237 238 239 240
static void output_pgtable_bits_defines(void)
{
#define pr_define(fmt, ...)					\
	pr_debug("#define " fmt, ##__VA_ARGS__)

	pr_debug("#include <asm/asm.h>\n");
	pr_debug("#include <asm/regdef.h>\n");
	pr_debug("\n");

	pr_define("_PAGE_PRESENT_SHIFT %d\n", _PAGE_PRESENT_SHIFT);
	pr_define("_PAGE_READ_SHIFT %d\n", _PAGE_READ_SHIFT);
	pr_define("_PAGE_WRITE_SHIFT %d\n", _PAGE_WRITE_SHIFT);
	pr_define("_PAGE_ACCESSED_SHIFT %d\n", _PAGE_ACCESSED_SHIFT);
	pr_define("_PAGE_MODIFIED_SHIFT %d\n", _PAGE_MODIFIED_SHIFT);
241
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
R
Ralf Baechle 已提交
242
	pr_define("_PAGE_HUGE_SHIFT %d\n", _PAGE_HUGE_SHIFT);
243
	pr_define("_PAGE_SPLITTING_SHIFT %d\n", _PAGE_SPLITTING_SHIFT);
R
Ralf Baechle 已提交
244
#endif
245
#ifdef CONFIG_CPU_MIPSR2
R
Ralf Baechle 已提交
246 247 248 249 250 251
	if (cpu_has_rixi) {
#ifdef _PAGE_NO_EXEC_SHIFT
		pr_define("_PAGE_NO_EXEC_SHIFT %d\n", _PAGE_NO_EXEC_SHIFT);
		pr_define("_PAGE_NO_READ_SHIFT %d\n", _PAGE_NO_READ_SHIFT);
#endif
	}
252
#endif
R
Ralf Baechle 已提交
253 254 255 256 257 258 259 260
	pr_define("_PAGE_GLOBAL_SHIFT %d\n", _PAGE_GLOBAL_SHIFT);
	pr_define("_PAGE_VALID_SHIFT %d\n", _PAGE_VALID_SHIFT);
	pr_define("_PAGE_DIRTY_SHIFT %d\n", _PAGE_DIRTY_SHIFT);
	pr_define("_PFN_SHIFT %d\n", _PFN_SHIFT);
	pr_debug("\n");
}

static inline void dump_handler(const char *symbol, const u32 *handler, int count)
261 262 263
{
	int i;

R
Ralf Baechle 已提交
264 265
	pr_debug("LEAF(%s)\n", symbol);

266 267 268 269
	pr_debug("\t.set push\n");
	pr_debug("\t.set noreorder\n");

	for (i = 0; i < count; i++)
R
Ralf Baechle 已提交
270
		pr_debug("\t.word\t0x%08x\t\t# %p\n", handler[i], &handler[i]);
271

R
Ralf Baechle 已提交
272 273 274
	pr_debug("\t.set\tpop\n");

	pr_debug("\tEND(%s)\n", symbol);
275 276
}

L
Linus Torvalds 已提交
277 278 279 280 281
/* The only general purpose registers allowed in TLB handlers. */
#define K0		26
#define K1		27

/* Some CP0 registers */
282 283 284 285 286
#define C0_INDEX	0, 0
#define C0_ENTRYLO0	2, 0
#define C0_TCBIND	2, 2
#define C0_ENTRYLO1	3, 0
#define C0_CONTEXT	4, 0
D
David Daney 已提交
287
#define C0_PAGEMASK	5, 0
288 289 290 291
#define C0_BADVADDR	8, 0
#define C0_ENTRYHI	10, 0
#define C0_EPC		14, 0
#define C0_XCONTEXT	20, 0
L
Linus Torvalds 已提交
292

293
#ifdef CONFIG_64BIT
294
# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_XCONTEXT)
L
Linus Torvalds 已提交
295
#else
296
# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_CONTEXT)
L
Linus Torvalds 已提交
297 298 299 300 301 302 303 304 305 306
#endif

/* The worst case length of the handler is around 18 instructions for
 * R3000-style TLBs and up to 63 instructions for R4000-style TLBs.
 * Maximum space available is 32 instructions for R3000 and 64
 * instructions for R4000.
 *
 * We deliberately chose a buffer size of 128, so we won't scribble
 * over anything important on overflow before we panic.
 */
307
static u32 tlb_handler[128];
L
Linus Torvalds 已提交
308 309

/* simply assume worst case size for labels and relocs */
310 311
static struct uasm_label labels[128];
static struct uasm_reloc relocs[128];
L
Linus Torvalds 已提交
312

313
static int check_for_high_segbits;
314

315
static unsigned int kscratch_used_mask;
316

317 318 319 320 321 322 323 324 325 326 327
static inline int __maybe_unused c0_kscratch(void)
{
	switch (current_cpu_type()) {
	case CPU_XLP:
	case CPU_XLR:
		return 22;
	default:
		return 31;
	}
}

328
static int allocate_kscratch(void)
329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344
{
	int r;
	unsigned int a = cpu_data[0].kscratch_mask & ~kscratch_used_mask;

	r = ffs(a);

	if (r == 0)
		return -1;

	r--; /* make it zero based */

	kscratch_used_mask |= (1 << r);

	return r;
}

345 346
static int scratch_reg;
static int pgd_reg;
347 348
enum vmalloc64_mode {not_refill, refill_scratch, refill_noscratch};

349
static struct work_registers build_get_work_registers(u32 **p)
350 351 352
{
	struct work_registers r;

353
	if (scratch_reg >= 0) {
354
		/* Save in CPU local C0_KScratch? */
355
		UASM_i_MTC0(p, 1, c0_kscratch(), scratch_reg);
356 357 358 359 360 361 362 363
		r.r1 = K0;
		r.r2 = K1;
		r.r3 = 1;
		return r;
	}

	if (num_possible_cpus() > 1) {
		/* Get smp_processor_id */
364 365
		UASM_i_CPUID_MFC0(p, K0, SMP_CPUID_REG);
		UASM_i_SRL_SAFE(p, K0, K0, SMP_CPUID_REGSHIFT);
366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384

		/* handler_reg_save index in K0 */
		UASM_i_SLL(p, K0, K0, ilog2(sizeof(struct tlb_reg_save)));

		UASM_i_LA(p, K1, (long)&handler_reg_save);
		UASM_i_ADDU(p, K0, K0, K1);
	} else {
		UASM_i_LA(p, K0, (long)&handler_reg_save);
	}
	/* K0 now points to save area, save $1 and $2  */
	UASM_i_SW(p, 1, offsetof(struct tlb_reg_save, a), K0);
	UASM_i_SW(p, 2, offsetof(struct tlb_reg_save, b), K0);

	r.r1 = K1;
	r.r2 = 1;
	r.r3 = 2;
	return r;
}

385
static void build_restore_work_registers(u32 **p)
386
{
387
	if (scratch_reg >= 0) {
388
		UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
389 390 391 392 393 394 395
		return;
	}
	/* K0 already points to save area, restore $1 and $2  */
	UASM_i_LW(p, 1, offsetof(struct tlb_reg_save, a), K0);
	UASM_i_LW(p, 2, offsetof(struct tlb_reg_save, b), K0);
}

396
#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
397

398 399 400
/*
 * CONFIG_MIPS_PGD_C0_CONTEXT implies 64 bit and lack of pgd_current,
 * we cannot do r3000 under these circumstances.
401 402 403
 *
 * Declare pgd_current here instead of including mmu_context.h to avoid type
 * conflicts for tlbmiss_handler_setup_pgd
404
 */
405
extern unsigned long pgd_current[];
406

L
Linus Torvalds 已提交
407 408 409
/*
 * The R3000 TLB handler is simple.
 */
410
static void build_r3000_tlb_refill_handler(void)
L
Linus Torvalds 已提交
411 412 413 414 415 416 417
{
	long pgdc = (long)pgd_current;
	u32 *p;

	memset(tlb_handler, 0, sizeof(tlb_handler));
	p = tlb_handler;

418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434
	uasm_i_mfc0(&p, K0, C0_BADVADDR);
	uasm_i_lui(&p, K1, uasm_rel_hi(pgdc)); /* cp0 delay */
	uasm_i_lw(&p, K1, uasm_rel_lo(pgdc), K1);
	uasm_i_srl(&p, K0, K0, 22); /* load delay */
	uasm_i_sll(&p, K0, K0, 2);
	uasm_i_addu(&p, K1, K1, K0);
	uasm_i_mfc0(&p, K0, C0_CONTEXT);
	uasm_i_lw(&p, K1, 0, K1); /* cp0 delay */
	uasm_i_andi(&p, K0, K0, 0xffc); /* load delay */
	uasm_i_addu(&p, K1, K1, K0);
	uasm_i_lw(&p, K0, 0, K1);
	uasm_i_nop(&p); /* load delay */
	uasm_i_mtc0(&p, K0, C0_ENTRYLO0);
	uasm_i_mfc0(&p, K1, C0_EPC); /* cp0 delay */
	uasm_i_tlbwr(&p); /* cp0 delay */
	uasm_i_jr(&p, K1);
	uasm_i_rfe(&p); /* branch delay */
L
Linus Torvalds 已提交
435 436 437 438

	if (p > tlb_handler + 32)
		panic("TLB refill handler space exceeded");

439 440
	pr_debug("Wrote TLB refill handler (%u instructions).\n",
		 (unsigned int)(p - tlb_handler));
L
Linus Torvalds 已提交
441

442
	memcpy((void *)ebase, tlb_handler, 0x80);
443
	local_flush_icache_range(ebase, ebase + 0x80);
444

R
Ralf Baechle 已提交
445
	dump_handler("r3000_tlb_refill", (u32 *)ebase, 32);
L
Linus Torvalds 已提交
446
}
447
#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
L
Linus Torvalds 已提交
448 449 450 451 452 453 454 455

/*
 * The R4000 TLB handler is much more complicated. We have two
 * consecutive handler areas with 32 instructions space each.
 * Since they aren't used at the same time, we can overflow in the
 * other one.To keep things simple, we first assume linear space,
 * then we relocate it to the final handler layout as needed.
 */
456
static u32 final_handler[64];
L
Linus Torvalds 已提交
457 458 459 460 461 462 463

/*
 * Hazards
 *
 * From the IDT errata for the QED RM5230 (Nevada), processor revision 1.0:
 * 2. A timing hazard exists for the TLBP instruction.
 *
R
Ralf Baechle 已提交
464 465
 *	stalling_instruction
 *	TLBP
L
Linus Torvalds 已提交
466 467 468 469 470 471 472 473 474 475
 *
 * The JTLB is being read for the TLBP throughout the stall generated by the
 * previous instruction. This is not really correct as the stalling instruction
 * can modify the address used to access the JTLB.  The failure symptom is that
 * the TLBP instruction will use an address created for the stalling instruction
 * and not the address held in C0_ENHI and thus report the wrong results.
 *
 * The software work-around is to not allow the instruction preceding the TLBP
 * to stall - make it an NOP or some other instruction guaranteed not to stall.
 *
R
Ralf Baechle 已提交
476
 * Errata 2 will not be fixed.	This errata is also on the R5000.
L
Linus Torvalds 已提交
477 478 479
 *
 * As if we MIPS hackers wouldn't know how to nop pipelines happy ...
 */
480
static void __maybe_unused build_tlb_probe_entry(u32 **p)
L
Linus Torvalds 已提交
481
{
482
	switch (current_cpu_type()) {
483
	/* Found by experiment: R4600 v2.0/R4700 needs this, too.  */
484
	case CPU_R4600:
485
	case CPU_R4700:
L
Linus Torvalds 已提交
486 487
	case CPU_R5000:
	case CPU_NEVADA:
488 489
		uasm_i_nop(p);
		uasm_i_tlbp(p);
L
Linus Torvalds 已提交
490 491 492
		break;

	default:
493
		uasm_i_tlbp(p);
L
Linus Torvalds 已提交
494 495 496 497 498 499
		break;
	}
}

/*
 * Write random or indexed TLB entry, and care about the hazards from
L
Lucas De Marchi 已提交
500
 * the preceding mtc0 and for the following eret.
L
Linus Torvalds 已提交
501 502 503
 */
enum tlb_write_entry { tlb_random, tlb_indexed };

504 505 506
static void build_tlb_write_entry(u32 **p, struct uasm_label **l,
				  struct uasm_reloc **r,
				  enum tlb_write_entry wmode)
L
Linus Torvalds 已提交
507 508 509 510
{
	void(*tlbw)(u32 **) = NULL;

	switch (wmode) {
511 512
	case tlb_random: tlbw = uasm_i_tlbwr; break;
	case tlb_indexed: tlbw = uasm_i_tlbwi; break;
L
Linus Torvalds 已提交
513 514
	}

515 516
	if (cpu_has_mips_r2_r6) {
		if (cpu_has_mips_r2_exec_hazard)
517
			uasm_i_ehb(p);
518 519 520 521
		tlbw(p);
		return;
	}

522
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
523 524 525 526 527 528 529 530 531 532
	case CPU_R4000PC:
	case CPU_R4000SC:
	case CPU_R4000MC:
	case CPU_R4400PC:
	case CPU_R4400SC:
	case CPU_R4400MC:
		/*
		 * This branch uses up a mtc0 hazard nop slot and saves
		 * two nops after the tlbw instruction.
		 */
533
		uasm_bgezl_hazard(p, r, hazard_instance);
L
Linus Torvalds 已提交
534
		tlbw(p);
535 536
		uasm_bgezl_label(l, p, hazard_instance);
		hazard_instance++;
537
		uasm_i_nop(p);
L
Linus Torvalds 已提交
538 539 540 541
		break;

	case CPU_R4600:
	case CPU_R4700:
542
		uasm_i_nop(p);
543
		tlbw(p);
544
		uasm_i_nop(p);
545 546
		break;

547 548 549 550 551 552 553
	case CPU_R5000:
	case CPU_NEVADA:
		uasm_i_nop(p); /* QED specifies 2 nops hazard */
		uasm_i_nop(p); /* QED specifies 2 nops hazard */
		tlbw(p);
		break;

554
	case CPU_R4300:
L
Linus Torvalds 已提交
555 556
	case CPU_5KC:
	case CPU_TX49XX:
557
	case CPU_PR4450:
558
	case CPU_XLR:
559
		uasm_i_nop(p);
L
Linus Torvalds 已提交
560 561 562 563 564
		tlbw(p);
		break;

	case CPU_R10000:
	case CPU_R12000:
K
Kumba 已提交
565
	case CPU_R14000:
J
Joshua Kinard 已提交
566
	case CPU_R16000:
L
Linus Torvalds 已提交
567
	case CPU_4KC:
568
	case CPU_4KEC:
569
	case CPU_M14KC:
570
	case CPU_M14KEC:
L
Linus Torvalds 已提交
571
	case CPU_SB1:
A
Andrew Isaacson 已提交
572
	case CPU_SB1A:
L
Linus Torvalds 已提交
573 574 575
	case CPU_4KSC:
	case CPU_20KC:
	case CPU_25KF:
576 577 578 579 580
	case CPU_BMIPS32:
	case CPU_BMIPS3300:
	case CPU_BMIPS4350:
	case CPU_BMIPS4380:
	case CPU_BMIPS5000:
581
	case CPU_LOONGSON2:
582
	case CPU_LOONGSON3:
583
	case CPU_R5500:
584
		if (m4kc_tlbp_war())
585
			uasm_i_nop(p);
586
	case CPU_ALCHEMY:
L
Linus Torvalds 已提交
587 588 589 590
		tlbw(p);
		break;

	case CPU_RM7000:
591 592 593 594
		uasm_i_nop(p);
		uasm_i_nop(p);
		uasm_i_nop(p);
		uasm_i_nop(p);
L
Linus Torvalds 已提交
595 596 597 598 599 600 601 602
		tlbw(p);
		break;

	case CPU_VR4111:
	case CPU_VR4121:
	case CPU_VR4122:
	case CPU_VR4181:
	case CPU_VR4181A:
603 604
		uasm_i_nop(p);
		uasm_i_nop(p);
L
Linus Torvalds 已提交
605
		tlbw(p);
606 607
		uasm_i_nop(p);
		uasm_i_nop(p);
L
Linus Torvalds 已提交
608 609 610 611
		break;

	case CPU_VR4131:
	case CPU_VR4133:
612
	case CPU_R5432:
613 614
		uasm_i_nop(p);
		uasm_i_nop(p);
L
Linus Torvalds 已提交
615 616 617
		tlbw(p);
		break;

618 619 620 621 622
	case CPU_JZRISC:
		tlbw(p);
		uasm_i_nop(p);
		break;

L
Linus Torvalds 已提交
623 624
	default:
		panic("No TLB refill handler yet (CPU type: %d)",
625
		      current_cpu_type());
L
Linus Torvalds 已提交
626 627 628 629
		break;
	}
}

630 631
static __maybe_unused void build_convert_pte_to_entrylo(u32 **p,
							unsigned int reg)
D
David Daney 已提交
632
{
633
	if (cpu_has_rixi) {
634
		UASM_i_ROTR(p, reg, reg, ilog2(_PAGE_GLOBAL));
635
	} else {
636
#ifdef CONFIG_PHYS_ADDR_T_64BIT
637
		uasm_i_dsrl_safe(p, reg, reg, ilog2(_PAGE_GLOBAL));
638 639 640 641 642
#else
		UASM_i_SRL(p, reg, reg, ilog2(_PAGE_GLOBAL));
#endif
	}
}
D
David Daney 已提交
643

644
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
645

646 647 648
static void build_restore_pagemask(u32 **p, struct uasm_reloc **r,
				   unsigned int tmp, enum label_id lid,
				   int restore_scratch)
649
{
650 651 652 653 654 655 656 657 658 659 660 661 662 663 664
	if (restore_scratch) {
		/* Reset default page size */
		if (PM_DEFAULT_MASK >> 16) {
			uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
			uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
			uasm_i_mtc0(p, tmp, C0_PAGEMASK);
			uasm_il_b(p, r, lid);
		} else if (PM_DEFAULT_MASK) {
			uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
			uasm_i_mtc0(p, tmp, C0_PAGEMASK);
			uasm_il_b(p, r, lid);
		} else {
			uasm_i_mtc0(p, 0, C0_PAGEMASK);
			uasm_il_b(p, r, lid);
		}
665
		if (scratch_reg >= 0)
666
			UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
667 668
		else
			UASM_i_LW(p, 1, scratchpad_offset(0), 0);
D
David Daney 已提交
669
	} else {
670 671 672 673 674 675 676 677 678 679 680 681 682 683
		/* Reset default page size */
		if (PM_DEFAULT_MASK >> 16) {
			uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
			uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
			uasm_il_b(p, r, lid);
			uasm_i_mtc0(p, tmp, C0_PAGEMASK);
		} else if (PM_DEFAULT_MASK) {
			uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
			uasm_il_b(p, r, lid);
			uasm_i_mtc0(p, tmp, C0_PAGEMASK);
		} else {
			uasm_il_b(p, r, lid);
			uasm_i_mtc0(p, 0, C0_PAGEMASK);
		}
D
David Daney 已提交
684 685 686
	}
}

687 688 689 690 691
static void build_huge_tlb_write_entry(u32 **p, struct uasm_label **l,
				       struct uasm_reloc **r,
				       unsigned int tmp,
				       enum tlb_write_entry wmode,
				       int restore_scratch)
692 693 694 695 696 697 698 699
{
	/* Set huge page tlb entry size */
	uasm_i_lui(p, tmp, PM_HUGE_MASK >> 16);
	uasm_i_ori(p, tmp, tmp, PM_HUGE_MASK & 0xffff);
	uasm_i_mtc0(p, tmp, C0_PAGEMASK);

	build_tlb_write_entry(p, l, r, wmode);

700
	build_restore_pagemask(p, r, tmp, label_leave, restore_scratch);
701 702
}

D
David Daney 已提交
703 704 705
/*
 * Check if Huge PTE is present, if so then jump to LABEL.
 */
706
static void
D
David Daney 已提交
707
build_is_huge_pte(u32 **p, struct uasm_reloc **r, unsigned int tmp,
708
		  unsigned int pmd, int lid)
D
David Daney 已提交
709 710
{
	UASM_i_LW(p, tmp, 0, pmd);
711 712 713 714 715 716
	if (use_bbit_insns()) {
		uasm_il_bbit1(p, r, tmp, ilog2(_PAGE_HUGE), lid);
	} else {
		uasm_i_andi(p, tmp, tmp, _PAGE_HUGE);
		uasm_il_bnez(p, r, tmp, lid);
	}
D
David Daney 已提交
717 718
}

719 720
static void build_huge_update_entries(u32 **p, unsigned int pte,
				      unsigned int tmp)
D
David Daney 已提交
721 722 723 724 725 726 727 728 729 730 731 732 733 734
{
	int small_sequence;

	/*
	 * A huge PTE describes an area the size of the
	 * configured huge page size. This is twice the
	 * of the large TLB entry size we intend to use.
	 * A TLB entry half the size of the configured
	 * huge page size is configured into entrylo0
	 * and entrylo1 to cover the contiguous huge PTE
	 * address space.
	 */
	small_sequence = (HPAGE_SIZE >> 7) < 0x10000;

R
Ralf Baechle 已提交
735
	/* We can clobber tmp.	It isn't used after this.*/
D
David Daney 已提交
736 737 738
	if (!small_sequence)
		uasm_i_lui(p, tmp, HPAGE_SIZE >> (7 + 16));

739
	build_convert_pte_to_entrylo(p, pte);
740
	UASM_i_MTC0(p, pte, C0_ENTRYLO0); /* load it */
D
David Daney 已提交
741 742 743 744 745 746
	/* convert to entrylo1 */
	if (small_sequence)
		UASM_i_ADDIU(p, pte, pte, HPAGE_SIZE >> 7);
	else
		UASM_i_ADDU(p, pte, pte, tmp);

747
	UASM_i_MTC0(p, pte, C0_ENTRYLO1); /* load it */
D
David Daney 已提交
748 749
}

750 751 752 753
static void build_huge_handler_tail(u32 **p, struct uasm_reloc **r,
				    struct uasm_label **l,
				    unsigned int pte,
				    unsigned int ptr)
D
David Daney 已提交
754 755 756 757 758 759 760 761 762
{
#ifdef CONFIG_SMP
	UASM_i_SC(p, pte, 0, ptr);
	uasm_il_beqz(p, r, pte, label_tlb_huge_update);
	UASM_i_LW(p, pte, 0, ptr); /* Needed because SC killed our PTE */
#else
	UASM_i_SW(p, pte, 0, ptr);
#endif
	build_huge_update_entries(p, pte, ptr);
763
	build_huge_tlb_write_entry(p, l, r, pte, tlb_indexed, 0);
D
David Daney 已提交
764
}
765
#endif /* CONFIG_MIPS_HUGE_TLB_SUPPORT */
D
David Daney 已提交
766

767
#ifdef CONFIG_64BIT
L
Linus Torvalds 已提交
768 769 770 771
/*
 * TMP and PTR are scratch.
 * TMP will be clobbered, PTR will hold the pmd entry.
 */
772
static void
773
build_get_pmde64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
L
Linus Torvalds 已提交
774 775
		 unsigned int tmp, unsigned int ptr)
{
776
#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
L
Linus Torvalds 已提交
777
	long pgdc = (long)pgd_current;
778
#endif
L
Linus Torvalds 已提交
779 780 781
	/*
	 * The vmalloc handling is not in the hotpath.
	 */
782
	uasm_i_dmfc0(p, tmp, C0_BADVADDR);
783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800

	if (check_for_high_segbits) {
		/*
		 * The kernel currently implicitely assumes that the
		 * MIPS SEGBITS parameter for the processor is
		 * (PGDIR_SHIFT+PGDIR_BITS) or less, and will never
		 * allocate virtual addresses outside the maximum
		 * range for SEGBITS = (PGDIR_SHIFT+PGDIR_BITS). But
		 * that doesn't prevent user code from accessing the
		 * higher xuseg addresses.  Here, we make sure that
		 * everything but the lower xuseg addresses goes down
		 * the module_alloc/vmalloc path.
		 */
		uasm_i_dsrl_safe(p, ptr, tmp, PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
		uasm_il_bnez(p, r, ptr, label_vmalloc);
	} else {
		uasm_il_bltz(p, r, tmp, label_vmalloc);
	}
801
	/* No uasm_i_nop needed here, since the next insn doesn't touch TMP. */
L
Linus Torvalds 已提交
802

803 804
	if (pgd_reg != -1) {
		/* pgd is in pgd_reg */
805
		UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
806
	} else {
807
#if defined(CONFIG_MIPS_PGD_C0_CONTEXT)
808 809 810 811 812 813 814 815
		/*
		 * &pgd << 11 stored in CONTEXT [23..63].
		 */
		UASM_i_MFC0(p, ptr, C0_CONTEXT);

		/* Clear lower 23 bits of context. */
		uasm_i_dins(p, ptr, 0, 0, 23);

R
Ralf Baechle 已提交
816
		/* 1 0	1 0 1  << 6  xkphys cached */
817 818
		uasm_i_ori(p, ptr, ptr, 0x540);
		uasm_i_drotr(p, ptr, ptr, 11);
819
#elif defined(CONFIG_SMP)
820 821 822 823 824 825
		UASM_i_CPUID_MFC0(p, ptr, SMP_CPUID_REG);
		uasm_i_dsrl_safe(p, ptr, ptr, SMP_CPUID_PTRSHIFT);
		UASM_i_LA_mostly(p, tmp, pgdc);
		uasm_i_daddu(p, ptr, ptr, tmp);
		uasm_i_dmfc0(p, tmp, C0_BADVADDR);
		uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
L
Linus Torvalds 已提交
826
#else
827 828
		UASM_i_LA_mostly(p, ptr, pgdc);
		uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
L
Linus Torvalds 已提交
829
#endif
830
	}
L
Linus Torvalds 已提交
831

832
	uasm_l_vmalloc_done(l, *p);
R
Ralf Baechle 已提交
833

834 835
	/* get pgd offset in bytes */
	uasm_i_dsrl_safe(p, tmp, tmp, PGDIR_SHIFT - 3);
836 837 838

	uasm_i_andi(p, tmp, tmp, (PTRS_PER_PGD - 1)<<3);
	uasm_i_daddu(p, ptr, ptr, tmp); /* add in pgd offset */
839
#ifndef __PAGETABLE_PMD_FOLDED
840 841
	uasm_i_dmfc0(p, tmp, C0_BADVADDR); /* get faulting address */
	uasm_i_ld(p, ptr, 0, ptr); /* get pmd pointer */
842
	uasm_i_dsrl_safe(p, tmp, tmp, PMD_SHIFT-3); /* get pmd offset in bytes */
843 844
	uasm_i_andi(p, tmp, tmp, (PTRS_PER_PMD - 1)<<3);
	uasm_i_daddu(p, ptr, ptr, tmp); /* add in pmd offset */
845
#endif
L
Linus Torvalds 已提交
846 847 848 849 850 851
}

/*
 * BVADDR is the faulting address, PTR is scratch.
 * PTR will hold the pgd for vmalloc.
 */
852
static void
853
build_get_pgd_vmalloc64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
854 855
			unsigned int bvaddr, unsigned int ptr,
			enum vmalloc64_mode mode)
L
Linus Torvalds 已提交
856 857
{
	long swpd = (long)swapper_pg_dir;
858 859 860 861
	int single_insn_swpd;
	int did_vmalloc_branch = 0;

	single_insn_swpd = uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd);
L
Linus Torvalds 已提交
862

863
	uasm_l_vmalloc(l, *p);
L
Linus Torvalds 已提交
864

865
	if (mode != not_refill && check_for_high_segbits) {
866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887
		if (single_insn_swpd) {
			uasm_il_bltz(p, r, bvaddr, label_vmalloc_done);
			uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
			did_vmalloc_branch = 1;
			/* fall through */
		} else {
			uasm_il_bgez(p, r, bvaddr, label_large_segbits_fault);
		}
	}
	if (!did_vmalloc_branch) {
		if (uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd)) {
			uasm_il_b(p, r, label_vmalloc_done);
			uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
		} else {
			UASM_i_LA_mostly(p, ptr, swpd);
			uasm_il_b(p, r, label_vmalloc_done);
			if (uasm_in_compat_space_p(swpd))
				uasm_i_addiu(p, ptr, ptr, uasm_rel_lo(swpd));
			else
				uasm_i_daddiu(p, ptr, ptr, uasm_rel_lo(swpd));
		}
	}
888
	if (mode != not_refill && check_for_high_segbits) {
889 890 891 892 893 894 895 896 897 898 899 900 901 902 903
		uasm_l_large_segbits_fault(l, *p);
		/*
		 * We get here if we are an xsseg address, or if we are
		 * an xuseg address above (PGDIR_SHIFT+PGDIR_BITS) boundary.
		 *
		 * Ignoring xsseg (assume disabled so would generate
		 * (address errors?), the only remaining possibility
		 * is the upper xuseg addresses.  On processors with
		 * TLB_SEGBITS <= PGDIR_SHIFT+PGDIR_BITS, these
		 * addresses would have taken an address error. We try
		 * to mimic that here by taking a load/istream page
		 * fault.
		 */
		UASM_i_LA(p, ptr, (unsigned long)tlb_do_page_fault_0);
		uasm_i_jr(p, ptr);
904 905

		if (mode == refill_scratch) {
906
			if (scratch_reg >= 0)
907
				UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
908 909 910 911 912
			else
				UASM_i_LW(p, 1, scratchpad_offset(0), 0);
		} else {
			uasm_i_nop(p);
		}
L
Linus Torvalds 已提交
913 914 915
	}
}

916
#else /* !CONFIG_64BIT */
L
Linus Torvalds 已提交
917 918 919 920 921

/*
 * TMP and PTR are scratch.
 * TMP will be clobbered, PTR will hold the pgd entry.
 */
922
static void __maybe_unused
L
Linus Torvalds 已提交
923 924
build_get_pgde32(u32 **p, unsigned int tmp, unsigned int ptr)
{
925 926 927 928 929 930
	if (pgd_reg != -1) {
		/* pgd is in pgd_reg */
		uasm_i_mfc0(p, ptr, c0_kscratch(), pgd_reg);
		uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
	} else {
		long pgdc = (long)pgd_current;
L
Linus Torvalds 已提交
931

932
		/* 32 bit SMP has smp_processor_id() stored in CONTEXT. */
L
Linus Torvalds 已提交
933
#ifdef CONFIG_SMP
934 935 936 937
		uasm_i_mfc0(p, ptr, SMP_CPUID_REG);
		UASM_i_LA_mostly(p, tmp, pgdc);
		uasm_i_srl(p, ptr, ptr, SMP_CPUID_PTRSHIFT);
		uasm_i_addu(p, ptr, tmp, ptr);
L
Linus Torvalds 已提交
938
#else
939
		UASM_i_LA_mostly(p, ptr, pgdc);
L
Linus Torvalds 已提交
940
#endif
941 942 943
		uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
		uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
	}
944 945 946
	uasm_i_srl(p, tmp, tmp, PGDIR_SHIFT); /* get pgd only bits */
	uasm_i_sll(p, tmp, tmp, PGD_T_LOG2);
	uasm_i_addu(p, ptr, ptr, tmp); /* add in pgd offset */
L
Linus Torvalds 已提交
947 948
}

949
#endif /* !CONFIG_64BIT */
L
Linus Torvalds 已提交
950

951
static void build_adjust_context(u32 **p, unsigned int ctx)
L
Linus Torvalds 已提交
952
{
R
Ralf Baechle 已提交
953
	unsigned int shift = 4 - (PTE_T_LOG2 + 1) + PAGE_SHIFT - 12;
L
Linus Torvalds 已提交
954 955
	unsigned int mask = (PTRS_PER_PTE / 2 - 1) << (PTE_T_LOG2 + 1);

956
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972
	case CPU_VR41XX:
	case CPU_VR4111:
	case CPU_VR4121:
	case CPU_VR4122:
	case CPU_VR4131:
	case CPU_VR4181:
	case CPU_VR4181A:
	case CPU_VR4133:
		shift += 2;
		break;

	default:
		break;
	}

	if (shift)
973 974
		UASM_i_SRL(p, ctx, ctx, shift);
	uasm_i_andi(p, ctx, ctx, mask);
L
Linus Torvalds 已提交
975 976
}

977
static void build_get_ptep(u32 **p, unsigned int tmp, unsigned int ptr)
L
Linus Torvalds 已提交
978 979 980 981 982 983 984 985
{
	/*
	 * Bug workaround for the Nevada. It seems as if under certain
	 * circumstances the move from cp0_context might produce a
	 * bogus result when the mfc0 instruction and its consumer are
	 * in a different cacheline or a load instruction, probably any
	 * memory reference, is between them.
	 */
986
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
987
	case CPU_NEVADA:
988
		UASM_i_LW(p, ptr, 0, ptr);
L
Linus Torvalds 已提交
989 990 991 992 993
		GET_CONTEXT(p, tmp); /* get context reg */
		break;

	default:
		GET_CONTEXT(p, tmp); /* get context reg */
994
		UASM_i_LW(p, ptr, 0, ptr);
L
Linus Torvalds 已提交
995 996 997 998
		break;
	}

	build_adjust_context(p, tmp);
999
	UASM_i_ADDU(p, ptr, ptr, tmp); /* add in offset */
L
Linus Torvalds 已提交
1000 1001
}

1002
static void build_update_entries(u32 **p, unsigned int tmp, unsigned int ptep)
L
Linus Torvalds 已提交
1003 1004 1005 1006 1007
{
	/*
	 * 64bit address support (36bit on a 32bit CPU) in a 32bit
	 * Kernel is a special case. Only a few CPUs use it.
	 */
1008
#ifdef CONFIG_PHYS_ADDR_T_64BIT
L
Linus Torvalds 已提交
1009
	if (cpu_has_64bits) {
1010 1011
		uasm_i_ld(p, tmp, 0, ptep); /* get even pte */
		uasm_i_ld(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
1012 1013 1014
		build_convert_pte_to_entrylo(p, tmp);
		UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
		build_convert_pte_to_entrylo(p, ptep);
1015
		UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
L
Linus Torvalds 已提交
1016 1017 1018
	} else {
		int pte_off_even = sizeof(pte_t) / 2;
		int pte_off_odd = pte_off_even + sizeof(pte_t);
S
Steven J. Hill 已提交
1019 1020
#ifdef CONFIG_XPA
		const int scratch = 1; /* Our extra working register */
L
Linus Torvalds 已提交
1021

S
Steven J. Hill 已提交
1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039
		uasm_i_addu(p, scratch, 0, ptep);
#endif
		uasm_i_lw(p, tmp, pte_off_even, ptep); /* even pte */
		uasm_i_lw(p, ptep, pte_off_odd, ptep); /* odd pte */
		UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL));
		UASM_i_ROTR(p, ptep, ptep, ilog2(_PAGE_GLOBAL));
		UASM_i_MTC0(p, tmp, C0_ENTRYLO0);
		UASM_i_MTC0(p, ptep, C0_ENTRYLO1);
#ifdef CONFIG_XPA
		uasm_i_lw(p, tmp, 0, scratch);
		uasm_i_lw(p, ptep, sizeof(pte_t), scratch);
		uasm_i_lui(p, scratch, 0xff);
		uasm_i_ori(p, scratch, scratch, 0xffff);
		uasm_i_and(p, tmp, scratch, tmp);
		uasm_i_and(p, ptep, scratch, ptep);
		uasm_i_mthc0(p, tmp, C0_ENTRYLO0);
		uasm_i_mthc0(p, ptep, C0_ENTRYLO1);
#endif
L
Linus Torvalds 已提交
1040 1041
	}
#else
1042 1043
	UASM_i_LW(p, tmp, 0, ptep); /* get even pte */
	UASM_i_LW(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
L
Linus Torvalds 已提交
1044 1045
	if (r45k_bvahwbug())
		build_tlb_probe_entry(p);
1046 1047 1048 1049 1050 1051 1052
	build_convert_pte_to_entrylo(p, tmp);
	if (r4k_250MHZhwbug())
		UASM_i_MTC0(p, 0, C0_ENTRYLO0);
	UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
	build_convert_pte_to_entrylo(p, ptep);
	if (r45k_bvahwbug())
		uasm_i_mfc0(p, tmp, C0_INDEX);
L
Linus Torvalds 已提交
1053
	if (r4k_250MHZhwbug())
1054 1055
		UASM_i_MTC0(p, 0, C0_ENTRYLO1);
	UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
L
Linus Torvalds 已提交
1056 1057 1058
#endif
}

1059 1060 1061
struct mips_huge_tlb_info {
	int huge_pte;
	int restore_scratch;
1062
	bool need_reload_pte;
1063 1064
};

1065
static struct mips_huge_tlb_info
1066 1067
build_fast_tlb_refill_handler (u32 **p, struct uasm_label **l,
			       struct uasm_reloc **r, unsigned int tmp,
1068
			       unsigned int ptr, int c0_scratch_reg)
1069 1070 1071 1072 1073 1074 1075 1076
{
	struct mips_huge_tlb_info rv;
	unsigned int even, odd;
	int vmalloc_branch_delay_filled = 0;
	const int scratch = 1; /* Our extra working register */

	rv.huge_pte = scratch;
	rv.restore_scratch = 0;
1077
	rv.need_reload_pte = false;
1078 1079 1080 1081 1082

	if (check_for_high_segbits) {
		UASM_i_MFC0(p, tmp, C0_BADVADDR);

		if (pgd_reg != -1)
1083
			UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
1084 1085 1086
		else
			UASM_i_MFC0(p, ptr, C0_CONTEXT);

1087 1088
		if (c0_scratch_reg >= 0)
			UASM_i_MTC0(p, scratch, c0_kscratch(), c0_scratch_reg);
1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102
		else
			UASM_i_SW(p, scratch, scratchpad_offset(0), 0);

		uasm_i_dsrl_safe(p, scratch, tmp,
				 PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
		uasm_il_bnez(p, r, scratch, label_vmalloc);

		if (pgd_reg == -1) {
			vmalloc_branch_delay_filled = 1;
			/* Clear lower 23 bits of context. */
			uasm_i_dins(p, ptr, 0, 0, 23);
		}
	} else {
		if (pgd_reg != -1)
1103
			UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
1104 1105 1106 1107 1108
		else
			UASM_i_MFC0(p, ptr, C0_CONTEXT);

		UASM_i_MFC0(p, tmp, C0_BADVADDR);

1109 1110
		if (c0_scratch_reg >= 0)
			UASM_i_MTC0(p, scratch, c0_kscratch(), c0_scratch_reg);
1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122
		else
			UASM_i_SW(p, scratch, scratchpad_offset(0), 0);

		if (pgd_reg == -1)
			/* Clear lower 23 bits of context. */
			uasm_i_dins(p, ptr, 0, 0, 23);

		uasm_il_bltz(p, r, tmp, label_vmalloc);
	}

	if (pgd_reg == -1) {
		vmalloc_branch_delay_filled = 1;
R
Ralf Baechle 已提交
1123
		/* 1 0	1 0 1  << 6  xkphys cached */
1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140
		uasm_i_ori(p, ptr, ptr, 0x540);
		uasm_i_drotr(p, ptr, ptr, 11);
	}

#ifdef __PAGETABLE_PMD_FOLDED
#define LOC_PTEP scratch
#else
#define LOC_PTEP ptr
#endif

	if (!vmalloc_branch_delay_filled)
		/* get pgd offset in bytes */
		uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);

	uasm_l_vmalloc_done(l, *p);

	/*
R
Ralf Baechle 已提交
1141 1142 1143
	 *			   tmp		ptr
	 * fall-through case =	 badvaddr  *pgd_current
	 * vmalloc case	     =	 badvaddr  swapper_pg_dir
1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177
	 */

	if (vmalloc_branch_delay_filled)
		/* get pgd offset in bytes */
		uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);

#ifdef __PAGETABLE_PMD_FOLDED
	GET_CONTEXT(p, tmp); /* get context reg */
#endif
	uasm_i_andi(p, scratch, scratch, (PTRS_PER_PGD - 1) << 3);

	if (use_lwx_insns()) {
		UASM_i_LWX(p, LOC_PTEP, scratch, ptr);
	} else {
		uasm_i_daddu(p, ptr, ptr, scratch); /* add in pgd offset */
		uasm_i_ld(p, LOC_PTEP, 0, ptr); /* get pmd pointer */
	}

#ifndef __PAGETABLE_PMD_FOLDED
	/* get pmd offset in bytes */
	uasm_i_dsrl_safe(p, scratch, tmp, PMD_SHIFT - 3);
	uasm_i_andi(p, scratch, scratch, (PTRS_PER_PMD - 1) << 3);
	GET_CONTEXT(p, tmp); /* get context reg */

	if (use_lwx_insns()) {
		UASM_i_LWX(p, scratch, scratch, ptr);
	} else {
		uasm_i_daddu(p, ptr, ptr, scratch); /* add in pmd offset */
		UASM_i_LW(p, scratch, 0, ptr);
	}
#endif
	/* Adjust the context during the load latency. */
	build_adjust_context(p, tmp);

1178
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
1179 1180 1181
	uasm_il_bbit1(p, r, scratch, ilog2(_PAGE_HUGE), label_tlb_huge_update);
	/*
	 * The in the LWX case we don't want to do the load in the
R
Ralf Baechle 已提交
1182
	 * delay slot.	It cannot issue in the same cycle and may be
1183 1184 1185 1186
	 * speculative and unneeded.
	 */
	if (use_lwx_insns())
		uasm_i_nop(p);
1187
#endif /* CONFIG_MIPS_HUGE_TLB_SUPPORT */
1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203


	/* build_update_entries */
	if (use_lwx_insns()) {
		even = ptr;
		odd = tmp;
		UASM_i_LWX(p, even, scratch, tmp);
		UASM_i_ADDIU(p, tmp, tmp, sizeof(pte_t));
		UASM_i_LWX(p, odd, scratch, tmp);
	} else {
		UASM_i_ADDU(p, ptr, scratch, tmp); /* add in offset */
		even = tmp;
		odd = ptr;
		UASM_i_LW(p, even, 0, ptr); /* get even pte */
		UASM_i_LW(p, odd, sizeof(pte_t), ptr); /* get odd pte */
	}
1204
	if (cpu_has_rixi) {
1205
		uasm_i_drotr(p, even, even, ilog2(_PAGE_GLOBAL));
1206
		UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */
1207
		uasm_i_drotr(p, odd, odd, ilog2(_PAGE_GLOBAL));
1208 1209 1210 1211 1212 1213 1214
	} else {
		uasm_i_dsrl_safe(p, even, even, ilog2(_PAGE_GLOBAL));
		UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */
		uasm_i_dsrl_safe(p, odd, odd, ilog2(_PAGE_GLOBAL));
	}
	UASM_i_MTC0(p, odd, C0_ENTRYLO1); /* load it */

1215 1216
	if (c0_scratch_reg >= 0) {
		UASM_i_MFC0(p, scratch, c0_kscratch(), c0_scratch_reg);
1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235
		build_tlb_write_entry(p, l, r, tlb_random);
		uasm_l_leave(l, *p);
		rv.restore_scratch = 1;
	} else if (PAGE_SHIFT == 14 || PAGE_SHIFT == 13)  {
		build_tlb_write_entry(p, l, r, tlb_random);
		uasm_l_leave(l, *p);
		UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
	} else {
		UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
		build_tlb_write_entry(p, l, r, tlb_random);
		uasm_l_leave(l, *p);
		rv.restore_scratch = 1;
	}

	uasm_i_eret(p); /* return from trap */

	return rv;
}

1236 1237 1238 1239 1240 1241 1242 1243
/*
 * For a 64-bit kernel, we are using the 64-bit XTLB refill exception
 * because EXL == 0.  If we wrap, we can also use the 32 instruction
 * slots before the XTLB refill exception handler which belong to the
 * unused TLB refill exception.
 */
#define MIPS64_REFILL_INSNS 32

1244
static void build_r4000_tlb_refill_handler(void)
L
Linus Torvalds 已提交
1245 1246
{
	u32 *p = tlb_handler;
1247 1248
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
L
Linus Torvalds 已提交
1249 1250
	u32 *f;
	unsigned int final_len;
1251 1252
	struct mips_huge_tlb_info htlb_info __maybe_unused;
	enum vmalloc64_mode vmalloc_mode __maybe_unused;
1253

L
Linus Torvalds 已提交
1254 1255 1256 1257 1258
	memset(tlb_handler, 0, sizeof(tlb_handler));
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));
	memset(final_handler, 0, sizeof(final_handler));

1259
	if (IS_ENABLED(CONFIG_64BIT) && (scratch_reg >= 0 || scratchpad_available()) && use_bbit_insns()) {
1260 1261 1262 1263 1264 1265
		htlb_info = build_fast_tlb_refill_handler(&p, &l, &r, K0, K1,
							  scratch_reg);
		vmalloc_mode = refill_scratch;
	} else {
		htlb_info.huge_pte = K0;
		htlb_info.restore_scratch = 0;
1266
		htlb_info.need_reload_pte = true;
1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283
		vmalloc_mode = refill_noscratch;
		/*
		 * create the plain linear handler
		 */
		if (bcm1250_m3_war()) {
			unsigned int segbits = 44;

			uasm_i_dmfc0(&p, K0, C0_BADVADDR);
			uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
			uasm_i_xor(&p, K0, K0, K1);
			uasm_i_dsrl_safe(&p, K1, K0, 62);
			uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
			uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
			uasm_i_or(&p, K0, K0, K1);
			uasm_il_bnez(&p, &r, K0, label_leave);
			/* No need for uasm_i_nop */
		}
L
Linus Torvalds 已提交
1284

1285
#ifdef CONFIG_64BIT
1286
		build_get_pmde64(&p, &l, &r, K0, K1); /* get pmd in K1 */
L
Linus Torvalds 已提交
1287
#else
1288
		build_get_pgde32(&p, K0, K1); /* get pgd in K1 */
L
Linus Torvalds 已提交
1289 1290
#endif

1291
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
1292
		build_is_huge_pte(&p, &r, K0, K1, label_tlb_huge_update);
D
David Daney 已提交
1293 1294
#endif

1295 1296 1297 1298 1299 1300
		build_get_ptep(&p, K0, K1);
		build_update_entries(&p, K0, K1);
		build_tlb_write_entry(&p, &l, &r, tlb_random);
		uasm_l_leave(&l, p);
		uasm_i_eret(&p); /* return from trap */
	}
1301
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
1302
	uasm_l_tlb_huge_update(&l, p);
1303 1304
	if (htlb_info.need_reload_pte)
		UASM_i_LW(&p, htlb_info.huge_pte, 0, K1);
1305 1306 1307
	build_huge_update_entries(&p, htlb_info.huge_pte, K1);
	build_huge_tlb_write_entry(&p, &l, &r, K0, tlb_random,
				   htlb_info.restore_scratch);
D
David Daney 已提交
1308 1309
#endif

1310
#ifdef CONFIG_64BIT
1311
	build_get_pgd_vmalloc64(&p, &l, &r, K0, K1, vmalloc_mode);
L
Linus Torvalds 已提交
1312 1313 1314 1315 1316 1317
#endif

	/*
	 * Overflow check: For the 64bit handler, we need at least one
	 * free instruction slot for the wrap-around branch. In worst
	 * case, if the intended insertion point is a delay slot, we
M
Matt LaPlante 已提交
1318
	 * need three, with the second nop'ed and the third being
L
Linus Torvalds 已提交
1319 1320
	 * unused.
	 */
1321 1322 1323 1324 1325 1326 1327
	switch (boot_cpu_type()) {
	default:
		if (sizeof(long) == 4) {
	case CPU_LOONGSON2:
		/* Loongson2 ebase is different than r4k, we have more space */
			if ((p - tlb_handler) > 64)
				panic("TLB refill handler space exceeded");
1328
			/*
1329
			 * Now fold the handler in the TLB refill handler space.
1330
			 */
1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341
			f = final_handler;
			/* Simplest case, just copy the handler. */
			uasm_copy_handler(relocs, labels, tlb_handler, p, f);
			final_len = p - tlb_handler;
			break;
		} else {
			if (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 1)
			    || (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 3)
				&& uasm_insn_has_bdelay(relocs,
							tlb_handler + MIPS64_REFILL_INSNS - 3)))
				panic("TLB refill handler space exceeded");
1342
			/*
1343
			 * Now fold the handler in the TLB refill handler space.
1344
			 */
1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410
			f = final_handler + MIPS64_REFILL_INSNS;
			if ((p - tlb_handler) <= MIPS64_REFILL_INSNS) {
				/* Just copy the handler. */
				uasm_copy_handler(relocs, labels, tlb_handler, p, f);
				final_len = p - tlb_handler;
			} else {
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
				const enum label_id ls = label_tlb_huge_update;
#else
				const enum label_id ls = label_vmalloc;
#endif
				u32 *split;
				int ov = 0;
				int i;

				for (i = 0; i < ARRAY_SIZE(labels) && labels[i].lab != ls; i++)
					;
				BUG_ON(i == ARRAY_SIZE(labels));
				split = labels[i].addr;

				/*
				 * See if we have overflown one way or the other.
				 */
				if (split > tlb_handler + MIPS64_REFILL_INSNS ||
				    split < p - MIPS64_REFILL_INSNS)
					ov = 1;

				if (ov) {
					/*
					 * Split two instructions before the end.  One
					 * for the branch and one for the instruction
					 * in the delay slot.
					 */
					split = tlb_handler + MIPS64_REFILL_INSNS - 2;

					/*
					 * If the branch would fall in a delay slot,
					 * we must back up an additional instruction
					 * so that it is no longer in a delay slot.
					 */
					if (uasm_insn_has_bdelay(relocs, split - 1))
						split--;
				}
				/* Copy first part of the handler. */
				uasm_copy_handler(relocs, labels, tlb_handler, split, f);
				f += split - tlb_handler;

				if (ov) {
					/* Insert branch. */
					uasm_l_split(&l, final_handler);
					uasm_il_b(&f, &r, label_split);
					if (uasm_insn_has_bdelay(relocs, split))
						uasm_i_nop(&f);
					else {
						uasm_copy_handler(relocs, labels,
								  split, split + 1, f);
						uasm_move_labels(labels, f, f + 1, -1);
						f++;
						split++;
					}
				}

				/* Copy the rest of the handler. */
				uasm_copy_handler(relocs, labels, split, p, final_handler);
				final_len = (f - (final_handler + MIPS64_REFILL_INSNS)) +
					    (p - split);
1411
			}
L
Linus Torvalds 已提交
1412
		}
1413
		break;
L
Linus Torvalds 已提交
1414 1415
	}

1416 1417 1418
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB refill handler (%u instructions).\n",
		 final_len);
L
Linus Torvalds 已提交
1419

1420
	memcpy((void *)ebase, final_handler, 0x100);
1421
	local_flush_icache_range(ebase, ebase + 0x100);
1422

R
Ralf Baechle 已提交
1423
	dump_handler("r4000_tlb_refill", (u32 *)ebase, 64);
L
Linus Torvalds 已提交
1424 1425
}

1426 1427 1428
extern u32 handle_tlbl[], handle_tlbl_end[];
extern u32 handle_tlbs[], handle_tlbs_end[];
extern u32 handle_tlbm[], handle_tlbm_end[];
1429 1430
extern u32 tlbmiss_handler_setup_pgd_start[], tlbmiss_handler_setup_pgd[];
extern u32 tlbmiss_handler_setup_pgd_end[];
1431

1432
static void build_setup_pgd(void)
1433 1434
{
	const int a0 = 4;
1435 1436
	const int __maybe_unused a1 = 5;
	const int __maybe_unused a2 = 6;
1437
	u32 *p = tlbmiss_handler_setup_pgd_start;
1438
	const int tlbmiss_handler_setup_pgd_size =
1439
		tlbmiss_handler_setup_pgd_end - tlbmiss_handler_setup_pgd_start;
1440 1441 1442
#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
	long pgdc = (long)pgd_current;
#endif
1443

1444 1445
	memset(tlbmiss_handler_setup_pgd, 0, tlbmiss_handler_setup_pgd_size *
					sizeof(tlbmiss_handler_setup_pgd[0]));
1446 1447 1448
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));
	pgd_reg = allocate_kscratch();
1449
#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
1450
	if (pgd_reg == -1) {
1451 1452 1453
		struct uasm_label *l = labels;
		struct uasm_reloc *r = relocs;

1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472
		/* PGD << 11 in c0_Context */
		/*
		 * If it is a ckseg0 address, convert to a physical
		 * address.  Shifting right by 29 and adding 4 will
		 * result in zero for these addresses.
		 *
		 */
		UASM_i_SRA(&p, a1, a0, 29);
		UASM_i_ADDIU(&p, a1, a1, 4);
		uasm_il_bnez(&p, &r, a1, label_tlbl_goaround1);
		uasm_i_nop(&p);
		uasm_i_dinsm(&p, a0, 0, 29, 64 - 29);
		uasm_l_tlbl_goaround1(&l, p);
		UASM_i_SLL(&p, a0, a0, 11);
		uasm_i_jr(&p, 31);
		UASM_i_MTC0(&p, a0, C0_CONTEXT);
	} else {
		/* PGD in c0_KScratch */
		uasm_i_jr(&p, 31);
1473
		UASM_i_MTC0(&p, a0, c0_kscratch(), pgd_reg);
1474
	}
1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494
#else
#ifdef CONFIG_SMP
	/* Save PGD to pgd_current[smp_processor_id()] */
	UASM_i_CPUID_MFC0(&p, a1, SMP_CPUID_REG);
	UASM_i_SRL_SAFE(&p, a1, a1, SMP_CPUID_PTRSHIFT);
	UASM_i_LA_mostly(&p, a2, pgdc);
	UASM_i_ADDU(&p, a2, a2, a1);
	UASM_i_SW(&p, a0, uasm_rel_lo(pgdc), a2);
#else
	UASM_i_LA_mostly(&p, a2, pgdc);
	UASM_i_SW(&p, a0, uasm_rel_lo(pgdc), a2);
#endif /* SMP */
	uasm_i_jr(&p, 31);

	/* if pgd_reg is allocated, save PGD also to scratch register */
	if (pgd_reg != -1)
		UASM_i_MTC0(&p, a0, c0_kscratch(), pgd_reg);
	else
		uasm_i_nop(&p);
#endif
1495 1496 1497
	if (p >= tlbmiss_handler_setup_pgd_end)
		panic("tlbmiss_handler_setup_pgd space exceeded");

1498
	uasm_resolve_relocs(relocs, labels);
1499 1500
	pr_debug("Wrote tlbmiss_handler_setup_pgd (%u instructions).\n",
		 (unsigned int)(p - tlbmiss_handler_setup_pgd));
1501

1502 1503
	dump_handler("tlbmiss_handler", tlbmiss_handler_setup_pgd,
					tlbmiss_handler_setup_pgd_size);
1504
}
L
Linus Torvalds 已提交
1505

1506
static void
1507
iPTE_LW(u32 **p, unsigned int pte, unsigned int ptr)
L
Linus Torvalds 已提交
1508 1509
{
#ifdef CONFIG_SMP
1510
# ifdef CONFIG_PHYS_ADDR_T_64BIT
L
Linus Torvalds 已提交
1511
	if (cpu_has_64bits)
1512
		uasm_i_lld(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1513 1514
	else
# endif
1515
		UASM_i_LL(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1516
#else
1517
# ifdef CONFIG_PHYS_ADDR_T_64BIT
L
Linus Torvalds 已提交
1518
	if (cpu_has_64bits)
1519
		uasm_i_ld(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1520 1521
	else
# endif
1522
		UASM_i_LW(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1523 1524 1525
#endif
}

1526
static void
1527
iPTE_SW(u32 **p, struct uasm_reloc **r, unsigned int pte, unsigned int ptr,
1528
	unsigned int mode)
L
Linus Torvalds 已提交
1529
{
1530
#ifdef CONFIG_PHYS_ADDR_T_64BIT
1531 1532
	unsigned int hwmode = mode & (_PAGE_VALID | _PAGE_DIRTY);

S
Steven J. Hill 已提交
1533 1534 1535 1536 1537 1538 1539
	if (!cpu_has_64bits) {
		const int scratch = 1; /* Our extra working register */

		uasm_i_lui(p, scratch, (mode >> 16));
		uasm_i_or(p, pte, pte, scratch);
	} else
#endif
1540
	uasm_i_ori(p, pte, pte, mode);
L
Linus Torvalds 已提交
1541
#ifdef CONFIG_SMP
1542
# ifdef CONFIG_PHYS_ADDR_T_64BIT
L
Linus Torvalds 已提交
1543
	if (cpu_has_64bits)
1544
		uasm_i_scd(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1545 1546
	else
# endif
1547
		UASM_i_SC(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1548 1549

	if (r10000_llsc_war())
1550
		uasm_il_beqzl(p, r, pte, label_smp_pgtable_change);
L
Linus Torvalds 已提交
1551
	else
1552
		uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
L
Linus Torvalds 已提交
1553

1554
# ifdef CONFIG_PHYS_ADDR_T_64BIT
L
Linus Torvalds 已提交
1555
	if (!cpu_has_64bits) {
1556 1557 1558 1559 1560 1561 1562
		/* no uasm_i_nop needed */
		uasm_i_ll(p, pte, sizeof(pte_t) / 2, ptr);
		uasm_i_ori(p, pte, pte, hwmode);
		uasm_i_sc(p, pte, sizeof(pte_t) / 2, ptr);
		uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
		/* no uasm_i_nop needed */
		uasm_i_lw(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1563
	} else
1564
		uasm_i_nop(p);
L
Linus Torvalds 已提交
1565
# else
1566
	uasm_i_nop(p);
L
Linus Torvalds 已提交
1567 1568
# endif
#else
1569
# ifdef CONFIG_PHYS_ADDR_T_64BIT
L
Linus Torvalds 已提交
1570
	if (cpu_has_64bits)
1571
		uasm_i_sd(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1572 1573
	else
# endif
1574
		UASM_i_SW(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1575

1576
# ifdef CONFIG_PHYS_ADDR_T_64BIT
L
Linus Torvalds 已提交
1577
	if (!cpu_has_64bits) {
1578 1579 1580 1581
		uasm_i_lw(p, pte, sizeof(pte_t) / 2, ptr);
		uasm_i_ori(p, pte, pte, hwmode);
		uasm_i_sw(p, pte, sizeof(pte_t) / 2, ptr);
		uasm_i_lw(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1582 1583 1584 1585 1586 1587 1588 1589 1590 1591
	}
# endif
#endif
}

/*
 * Check if PTE is present, if not then jump to LABEL. PTR points to
 * the page table where this PTE is located, PTE will be re-loaded
 * with it's original value.
 */
1592
static void
1593
build_pte_present(u32 **p, struct uasm_reloc **r,
1594
		  int pte, int ptr, int scratch, enum label_id lid)
L
Linus Torvalds 已提交
1595
{
1596
	int t = scratch >= 0 ? scratch : pte;
1597
	int cur = pte;
1598

1599
	if (cpu_has_rixi) {
1600 1601 1602 1603
		if (use_bbit_insns()) {
			uasm_il_bbit0(p, r, pte, ilog2(_PAGE_PRESENT), lid);
			uasm_i_nop(p);
		} else {
1604 1605 1606 1607 1608
			if (_PAGE_PRESENT_SHIFT) {
				uasm_i_srl(p, t, cur, _PAGE_PRESENT_SHIFT);
				cur = t;
			}
			uasm_i_andi(p, t, cur, 1);
1609 1610 1611 1612
			uasm_il_beqz(p, r, t, lid);
			if (pte == t)
				/* You lose the SMP race :-(*/
				iPTE_LW(p, pte, ptr);
1613
		}
1614
	} else {
1615 1616 1617 1618 1619
		if (_PAGE_PRESENT_SHIFT) {
			uasm_i_srl(p, t, cur, _PAGE_PRESENT_SHIFT);
			cur = t;
		}
		uasm_i_andi(p, t, cur,
1620 1621 1622
			(_PAGE_PRESENT | _PAGE_READ) >> _PAGE_PRESENT_SHIFT);
		uasm_i_xori(p, t, t,
			(_PAGE_PRESENT | _PAGE_READ) >> _PAGE_PRESENT_SHIFT);
1623 1624 1625 1626
		uasm_il_bnez(p, r, t, lid);
		if (pte == t)
			/* You lose the SMP race :-(*/
			iPTE_LW(p, pte, ptr);
1627
	}
L
Linus Torvalds 已提交
1628 1629 1630
}

/* Make PTE valid, store result in PTR. */
1631
static void
1632
build_make_valid(u32 **p, struct uasm_reloc **r, unsigned int pte,
L
Linus Torvalds 已提交
1633 1634
		 unsigned int ptr)
{
1635 1636 1637
	unsigned int mode = _PAGE_VALID | _PAGE_ACCESSED;

	iPTE_SW(p, r, pte, ptr, mode);
L
Linus Torvalds 已提交
1638 1639 1640 1641 1642 1643
}

/*
 * Check if PTE can be written to, if not branch to LABEL. Regardless
 * restore PTE with value from PTR when done.
 */
1644
static void
1645
build_pte_writable(u32 **p, struct uasm_reloc **r,
1646 1647
		   unsigned int pte, unsigned int ptr, int scratch,
		   enum label_id lid)
L
Linus Torvalds 已提交
1648
{
1649
	int t = scratch >= 0 ? scratch : pte;
1650
	int cur = pte;
1651

1652 1653 1654 1655 1656
	if (_PAGE_PRESENT_SHIFT) {
		uasm_i_srl(p, t, cur, _PAGE_PRESENT_SHIFT);
		cur = t;
	}
	uasm_i_andi(p, t, cur,
1657 1658 1659
		    (_PAGE_PRESENT | _PAGE_WRITE) >> _PAGE_PRESENT_SHIFT);
	uasm_i_xori(p, t, t,
		    (_PAGE_PRESENT | _PAGE_WRITE) >> _PAGE_PRESENT_SHIFT);
1660 1661 1662
	uasm_il_bnez(p, r, t, lid);
	if (pte == t)
		/* You lose the SMP race :-(*/
1663
		iPTE_LW(p, pte, ptr);
1664 1665
	else
		uasm_i_nop(p);
L
Linus Torvalds 已提交
1666 1667 1668 1669 1670
}

/* Make PTE writable, update software status bits as well, then store
 * at PTR.
 */
1671
static void
1672
build_make_write(u32 **p, struct uasm_reloc **r, unsigned int pte,
L
Linus Torvalds 已提交
1673 1674
		 unsigned int ptr)
{
1675 1676 1677 1678
	unsigned int mode = (_PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID
			     | _PAGE_DIRTY);

	iPTE_SW(p, r, pte, ptr, mode);
L
Linus Torvalds 已提交
1679 1680 1681 1682 1683 1684
}

/*
 * Check if PTE can be modified, if not branch to LABEL. Regardless
 * restore PTE with value from PTR when done.
 */
1685
static void
1686
build_pte_modifiable(u32 **p, struct uasm_reloc **r,
1687 1688
		     unsigned int pte, unsigned int ptr, int scratch,
		     enum label_id lid)
L
Linus Torvalds 已提交
1689
{
1690 1691 1692 1693
	if (use_bbit_insns()) {
		uasm_il_bbit0(p, r, pte, ilog2(_PAGE_WRITE), lid);
		uasm_i_nop(p);
	} else {
1694
		int t = scratch >= 0 ? scratch : pte;
S
Steven J. Hill 已提交
1695 1696
		uasm_i_srl(p, t, pte, _PAGE_WRITE_SHIFT);
		uasm_i_andi(p, t, t, 1);
1697 1698 1699 1700
		uasm_il_beqz(p, r, t, lid);
		if (pte == t)
			/* You lose the SMP race :-(*/
			iPTE_LW(p, pte, ptr);
1701
	}
L
Linus Torvalds 已提交
1702 1703
}

1704
#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
1705 1706


L
Linus Torvalds 已提交
1707 1708 1709 1710
/*
 * R3000 style TLB load/store/modify handlers.
 */

1711 1712 1713 1714
/*
 * This places the pte into ENTRYLO0 and writes it with tlbwi.
 * Then it returns.
 */
1715
static void
1716
build_r3000_pte_reload_tlbwi(u32 **p, unsigned int pte, unsigned int tmp)
L
Linus Torvalds 已提交
1717
{
1718 1719 1720 1721 1722
	uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
	uasm_i_mfc0(p, tmp, C0_EPC); /* cp0 delay */
	uasm_i_tlbwi(p);
	uasm_i_jr(p, tmp);
	uasm_i_rfe(p); /* branch delay */
L
Linus Torvalds 已提交
1723 1724 1725
}

/*
1726 1727 1728 1729
 * This places the pte into ENTRYLO0 and writes it with tlbwi
 * or tlbwr as appropriate.  This is because the index register
 * may have the probe fail bit set as a result of a trap on a
 * kseg2 access, i.e. without refill.  Then it returns.
L
Linus Torvalds 已提交
1730
 */
1731
static void
1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746
build_r3000_tlb_reload_write(u32 **p, struct uasm_label **l,
			     struct uasm_reloc **r, unsigned int pte,
			     unsigned int tmp)
{
	uasm_i_mfc0(p, tmp, C0_INDEX);
	uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
	uasm_il_bltz(p, r, tmp, label_r3000_write_probe_fail); /* cp0 delay */
	uasm_i_mfc0(p, tmp, C0_EPC); /* branch delay */
	uasm_i_tlbwi(p); /* cp0 delay */
	uasm_i_jr(p, tmp);
	uasm_i_rfe(p); /* branch delay */
	uasm_l_r3000_write_probe_fail(l, *p);
	uasm_i_tlbwr(p); /* cp0 delay */
	uasm_i_jr(p, tmp);
	uasm_i_rfe(p); /* branch delay */
L
Linus Torvalds 已提交
1747 1748
}

1749
static void
L
Linus Torvalds 已提交
1750 1751 1752 1753 1754
build_r3000_tlbchange_handler_head(u32 **p, unsigned int pte,
				   unsigned int ptr)
{
	long pgdc = (long)pgd_current;

1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766
	uasm_i_mfc0(p, pte, C0_BADVADDR);
	uasm_i_lui(p, ptr, uasm_rel_hi(pgdc)); /* cp0 delay */
	uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
	uasm_i_srl(p, pte, pte, 22); /* load delay */
	uasm_i_sll(p, pte, pte, 2);
	uasm_i_addu(p, ptr, ptr, pte);
	uasm_i_mfc0(p, pte, C0_CONTEXT);
	uasm_i_lw(p, ptr, 0, ptr); /* cp0 delay */
	uasm_i_andi(p, pte, pte, 0xffc); /* load delay */
	uasm_i_addu(p, ptr, ptr, pte);
	uasm_i_lw(p, pte, 0, ptr);
	uasm_i_tlbp(p); /* load delay */
L
Linus Torvalds 已提交
1767 1768
}

1769
static void build_r3000_tlb_load_handler(void)
L
Linus Torvalds 已提交
1770 1771
{
	u32 *p = handle_tlbl;
1772
	const int handle_tlbl_size = handle_tlbl_end - handle_tlbl;
1773 1774
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
L
Linus Torvalds 已提交
1775

1776
	memset(handle_tlbl, 0, handle_tlbl_size * sizeof(handle_tlbl[0]));
L
Linus Torvalds 已提交
1777 1778 1779 1780
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	build_r3000_tlbchange_handler_head(&p, K0, K1);
1781
	build_pte_present(&p, &r, K0, K1, -1, label_nopage_tlbl);
1782
	uasm_i_nop(&p); /* load delay */
L
Linus Torvalds 已提交
1783
	build_make_valid(&p, &r, K0, K1);
1784
	build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
L
Linus Torvalds 已提交
1785

1786 1787 1788
	uasm_l_nopage_tlbl(&l, p);
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
1789

1790
	if (p >= handle_tlbl_end)
L
Linus Torvalds 已提交
1791 1792
		panic("TLB load handler fastpath space exceeded");

1793 1794 1795
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbl));
L
Linus Torvalds 已提交
1796

1797
	dump_handler("r3000_tlb_load", handle_tlbl, handle_tlbl_size);
L
Linus Torvalds 已提交
1798 1799
}

1800
static void build_r3000_tlb_store_handler(void)
L
Linus Torvalds 已提交
1801 1802
{
	u32 *p = handle_tlbs;
1803
	const int handle_tlbs_size = handle_tlbs_end - handle_tlbs;
1804 1805
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
L
Linus Torvalds 已提交
1806

1807
	memset(handle_tlbs, 0, handle_tlbs_size * sizeof(handle_tlbs[0]));
L
Linus Torvalds 已提交
1808 1809 1810 1811
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	build_r3000_tlbchange_handler_head(&p, K0, K1);
1812
	build_pte_writable(&p, &r, K0, K1, -1, label_nopage_tlbs);
1813
	uasm_i_nop(&p); /* load delay */
L
Linus Torvalds 已提交
1814
	build_make_write(&p, &r, K0, K1);
1815
	build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
L
Linus Torvalds 已提交
1816

1817 1818 1819
	uasm_l_nopage_tlbs(&l, p);
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
1820

1821
	if (p >= handle_tlbs_end)
L
Linus Torvalds 已提交
1822 1823
		panic("TLB store handler fastpath space exceeded");

1824 1825 1826
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbs));
L
Linus Torvalds 已提交
1827

1828
	dump_handler("r3000_tlb_store", handle_tlbs, handle_tlbs_size);
L
Linus Torvalds 已提交
1829 1830
}

1831
static void build_r3000_tlb_modify_handler(void)
L
Linus Torvalds 已提交
1832 1833
{
	u32 *p = handle_tlbm;
1834
	const int handle_tlbm_size = handle_tlbm_end - handle_tlbm;
1835 1836
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
L
Linus Torvalds 已提交
1837

1838
	memset(handle_tlbm, 0, handle_tlbm_size * sizeof(handle_tlbm[0]));
L
Linus Torvalds 已提交
1839 1840 1841 1842
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	build_r3000_tlbchange_handler_head(&p, K0, K1);
1843
	build_pte_modifiable(&p, &r, K0, K1,  -1, label_nopage_tlbm);
1844
	uasm_i_nop(&p); /* load delay */
L
Linus Torvalds 已提交
1845
	build_make_write(&p, &r, K0, K1);
1846
	build_r3000_pte_reload_tlbwi(&p, K0, K1);
L
Linus Torvalds 已提交
1847

1848 1849 1850
	uasm_l_nopage_tlbm(&l, p);
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
1851

1852
	if (p >= handle_tlbm_end)
L
Linus Torvalds 已提交
1853 1854
		panic("TLB modify handler fastpath space exceeded");

1855 1856 1857
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbm));
L
Linus Torvalds 已提交
1858

1859
	dump_handler("r3000_tlb_modify", handle_tlbm, handle_tlbm_size);
L
Linus Torvalds 已提交
1860
}
1861
#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
L
Linus Torvalds 已提交
1862 1863 1864 1865

/*
 * R4000 style TLB load/store/modify handlers.
 */
1866
static struct work_registers
1867
build_r4000_tlbchange_handler_head(u32 **p, struct uasm_label **l,
1868
				   struct uasm_reloc **r)
L
Linus Torvalds 已提交
1869
{
1870 1871
	struct work_registers wr = build_get_work_registers(p);

1872
#ifdef CONFIG_64BIT
1873
	build_get_pmde64(p, l, r, wr.r1, wr.r2); /* get pmd in ptr */
L
Linus Torvalds 已提交
1874
#else
1875
	build_get_pgde32(p, wr.r1, wr.r2); /* get pgd in ptr */
L
Linus Torvalds 已提交
1876 1877
#endif

1878
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
1879 1880 1881 1882 1883
	/*
	 * For huge tlb entries, pmd doesn't contain an address but
	 * instead contains the tlb pte. Check the PAGE_HUGE bit and
	 * see if we need to jump to huge tlb processing.
	 */
1884
	build_is_huge_pte(p, r, wr.r1, wr.r2, label_tlb_huge_update);
D
David Daney 已提交
1885 1886
#endif

1887 1888 1889 1890 1891
	UASM_i_MFC0(p, wr.r1, C0_BADVADDR);
	UASM_i_LW(p, wr.r2, 0, wr.r2);
	UASM_i_SRL(p, wr.r1, wr.r1, PAGE_SHIFT + PTE_ORDER - PTE_T_LOG2);
	uasm_i_andi(p, wr.r1, wr.r1, (PTRS_PER_PTE - 1) << PTE_T_LOG2);
	UASM_i_ADDU(p, wr.r2, wr.r2, wr.r1);
L
Linus Torvalds 已提交
1892 1893

#ifdef CONFIG_SMP
1894 1895
	uasm_l_smp_pgtable_change(l, *p);
#endif
1896
	iPTE_LW(p, wr.r1, wr.r2); /* get even pte */
1897
	if (!m4kc_tlbp_war()) {
1898
		build_tlb_probe_entry(p);
1899 1900 1901 1902 1903 1904 1905 1906
		if (cpu_has_htw) {
			/* race condition happens, leaving */
			uasm_i_ehb(p);
			uasm_i_mfc0(p, wr.r3, C0_INDEX);
			uasm_il_bltz(p, r, wr.r3, label_leave);
			uasm_i_nop(p);
		}
	}
1907
	return wr;
L
Linus Torvalds 已提交
1908 1909
}

1910
static void
1911 1912
build_r4000_tlbchange_handler_tail(u32 **p, struct uasm_label **l,
				   struct uasm_reloc **r, unsigned int tmp,
L
Linus Torvalds 已提交
1913 1914
				   unsigned int ptr)
{
1915 1916
	uasm_i_ori(p, ptr, ptr, sizeof(pte_t));
	uasm_i_xori(p, ptr, ptr, sizeof(pte_t));
L
Linus Torvalds 已提交
1917 1918
	build_update_entries(p, tmp, ptr);
	build_tlb_write_entry(p, l, r, tlb_indexed);
1919
	uasm_l_leave(l, *p);
1920
	build_restore_work_registers(p);
1921
	uasm_i_eret(p); /* return from trap */
L
Linus Torvalds 已提交
1922

1923
#ifdef CONFIG_64BIT
1924
	build_get_pgd_vmalloc64(p, l, r, tmp, ptr, not_refill);
L
Linus Torvalds 已提交
1925 1926 1927
#endif
}

1928
static void build_r4000_tlb_load_handler(void)
L
Linus Torvalds 已提交
1929 1930
{
	u32 *p = handle_tlbl;
1931
	const int handle_tlbl_size = handle_tlbl_end - handle_tlbl;
1932 1933
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
1934
	struct work_registers wr;
L
Linus Torvalds 已提交
1935

1936
	memset(handle_tlbl, 0, handle_tlbl_size * sizeof(handle_tlbl[0]));
L
Linus Torvalds 已提交
1937 1938 1939 1940
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	if (bcm1250_m3_war()) {
1941 1942 1943 1944
		unsigned int segbits = 44;

		uasm_i_dmfc0(&p, K0, C0_BADVADDR);
		uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
1945
		uasm_i_xor(&p, K0, K0, K1);
1946 1947 1948
		uasm_i_dsrl_safe(&p, K1, K0, 62);
		uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
		uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
1949
		uasm_i_or(&p, K0, K0, K1);
1950 1951
		uasm_il_bnez(&p, &r, K0, label_leave);
		/* No need for uasm_i_nop */
L
Linus Torvalds 已提交
1952 1953
	}

1954 1955
	wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
	build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl);
1956 1957
	if (m4kc_tlbp_war())
		build_tlb_probe_entry(&p);
1958

1959
	if (cpu_has_rixi && !cpu_has_rixiex) {
1960 1961 1962 1963
		/*
		 * If the page is not _PAGE_VALID, RI or XI could not
		 * have triggered it.  Skip the expensive test..
		 */
1964
		if (use_bbit_insns()) {
1965
			uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID),
1966 1967
				      label_tlbl_goaround1);
		} else {
1968 1969
			uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID);
			uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround1);
1970
		}
1971 1972 1973
		uasm_i_nop(&p);

		uasm_i_tlbr(&p);
1974 1975 1976

		switch (current_cpu_type()) {
		default:
1977
			if (cpu_has_mips_r2_exec_hazard) {
1978 1979 1980 1981 1982 1983 1984 1985 1986
				uasm_i_ehb(&p);

		case CPU_CAVIUM_OCTEON:
		case CPU_CAVIUM_OCTEON_PLUS:
		case CPU_CAVIUM_OCTEON2:
				break;
			}
		}

1987
		/* Examine  entrylo 0 or 1 based on ptr. */
1988
		if (use_bbit_insns()) {
1989
			uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8);
1990
		} else {
1991 1992
			uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t));
			uasm_i_beqz(&p, wr.r3, 8);
1993
		}
1994 1995 1996 1997
		/* load it in the delay slot*/
		UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0);
		/* load it if ptr is odd */
		UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1);
1998
		/*
1999
		 * If the entryLo (now in wr.r3) is valid (bit 1), RI or
2000 2001
		 * XI must have triggered it.
		 */
2002
		if (use_bbit_insns()) {
2003 2004
			uasm_il_bbit1(&p, &r, wr.r3, 1, label_nopage_tlbl);
			uasm_i_nop(&p);
2005 2006
			uasm_l_tlbl_goaround1(&l, p);
		} else {
2007 2008 2009
			uasm_i_andi(&p, wr.r3, wr.r3, 2);
			uasm_il_bnez(&p, &r, wr.r3, label_nopage_tlbl);
			uasm_i_nop(&p);
2010
		}
2011
		uasm_l_tlbl_goaround1(&l, p);
2012
	}
2013 2014
	build_make_valid(&p, &r, wr.r1, wr.r2);
	build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
L
Linus Torvalds 已提交
2015

2016
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
2017 2018 2019 2020 2021
	/*
	 * This is the entry point when build_r4000_tlbchange_handler_head
	 * spots a huge page.
	 */
	uasm_l_tlb_huge_update(&l, p);
2022 2023
	iPTE_LW(&p, wr.r1, wr.r2);
	build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl);
D
David Daney 已提交
2024
	build_tlb_probe_entry(&p);
2025

2026
	if (cpu_has_rixi && !cpu_has_rixiex) {
2027 2028 2029 2030
		/*
		 * If the page is not _PAGE_VALID, RI or XI could not
		 * have triggered it.  Skip the expensive test..
		 */
2031
		if (use_bbit_insns()) {
2032
			uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID),
2033 2034
				      label_tlbl_goaround2);
		} else {
2035 2036
			uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID);
			uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2);
2037
		}
2038 2039 2040
		uasm_i_nop(&p);

		uasm_i_tlbr(&p);
2041 2042 2043

		switch (current_cpu_type()) {
		default:
2044
			if (cpu_has_mips_r2_exec_hazard) {
2045 2046 2047 2048 2049 2050 2051 2052 2053
				uasm_i_ehb(&p);

		case CPU_CAVIUM_OCTEON:
		case CPU_CAVIUM_OCTEON_PLUS:
		case CPU_CAVIUM_OCTEON2:
				break;
			}
		}

2054
		/* Examine  entrylo 0 or 1 based on ptr. */
2055
		if (use_bbit_insns()) {
2056
			uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8);
2057
		} else {
2058 2059
			uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t));
			uasm_i_beqz(&p, wr.r3, 8);
2060
		}
2061 2062 2063 2064
		/* load it in the delay slot*/
		UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0);
		/* load it if ptr is odd */
		UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1);
2065
		/*
2066
		 * If the entryLo (now in wr.r3) is valid (bit 1), RI or
2067 2068
		 * XI must have triggered it.
		 */
2069
		if (use_bbit_insns()) {
2070
			uasm_il_bbit0(&p, &r, wr.r3, 1, label_tlbl_goaround2);
2071
		} else {
2072 2073
			uasm_i_andi(&p, wr.r3, wr.r3, 2);
			uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2);
2074
		}
2075 2076
		if (PM_DEFAULT_MASK == 0)
			uasm_i_nop(&p);
2077 2078 2079 2080
		/*
		 * We clobbered C0_PAGEMASK, restore it.  On the other branch
		 * it is restored in build_huge_tlb_write_entry.
		 */
2081
		build_restore_pagemask(&p, &r, wr.r3, label_nopage_tlbl, 0);
2082 2083 2084

		uasm_l_tlbl_goaround2(&l, p);
	}
2085 2086
	uasm_i_ori(&p, wr.r1, wr.r1, (_PAGE_ACCESSED | _PAGE_VALID));
	build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
D
David Daney 已提交
2087 2088
#endif

2089
	uasm_l_nopage_tlbl(&l, p);
2090
	build_restore_work_registers(&p);
2091 2092 2093 2094 2095 2096 2097
#ifdef CONFIG_CPU_MICROMIPS
	if ((unsigned long)tlb_do_page_fault_0 & 1) {
		uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_0));
		uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_0));
		uasm_i_jr(&p, K0);
	} else
#endif
2098 2099
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
2100

2101
	if (p >= handle_tlbl_end)
L
Linus Torvalds 已提交
2102 2103
		panic("TLB load handler fastpath space exceeded");

2104 2105 2106
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbl));
L
Linus Torvalds 已提交
2107

2108
	dump_handler("r4000_tlb_load", handle_tlbl, handle_tlbl_size);
L
Linus Torvalds 已提交
2109 2110
}

2111
static void build_r4000_tlb_store_handler(void)
L
Linus Torvalds 已提交
2112 2113
{
	u32 *p = handle_tlbs;
2114
	const int handle_tlbs_size = handle_tlbs_end - handle_tlbs;
2115 2116
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
2117
	struct work_registers wr;
L
Linus Torvalds 已提交
2118

2119
	memset(handle_tlbs, 0, handle_tlbs_size * sizeof(handle_tlbs[0]));
L
Linus Torvalds 已提交
2120 2121 2122
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

2123 2124
	wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
	build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs);
2125 2126
	if (m4kc_tlbp_war())
		build_tlb_probe_entry(&p);
2127 2128
	build_make_write(&p, &r, wr.r1, wr.r2);
	build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
L
Linus Torvalds 已提交
2129

2130
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
2131 2132 2133 2134 2135
	/*
	 * This is the entry point when
	 * build_r4000_tlbchange_handler_head spots a huge page.
	 */
	uasm_l_tlb_huge_update(&l, p);
2136 2137
	iPTE_LW(&p, wr.r1, wr.r2);
	build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs);
D
David Daney 已提交
2138
	build_tlb_probe_entry(&p);
2139
	uasm_i_ori(&p, wr.r1, wr.r1,
D
David Daney 已提交
2140
		   _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
2141
	build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
D
David Daney 已提交
2142 2143
#endif

2144
	uasm_l_nopage_tlbs(&l, p);
2145
	build_restore_work_registers(&p);
2146 2147 2148 2149 2150 2151 2152
#ifdef CONFIG_CPU_MICROMIPS
	if ((unsigned long)tlb_do_page_fault_1 & 1) {
		uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_1));
		uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_1));
		uasm_i_jr(&p, K0);
	} else
#endif
2153 2154
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
2155

2156
	if (p >= handle_tlbs_end)
L
Linus Torvalds 已提交
2157 2158
		panic("TLB store handler fastpath space exceeded");

2159 2160 2161
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbs));
L
Linus Torvalds 已提交
2162

2163
	dump_handler("r4000_tlb_store", handle_tlbs, handle_tlbs_size);
L
Linus Torvalds 已提交
2164 2165
}

2166
static void build_r4000_tlb_modify_handler(void)
L
Linus Torvalds 已提交
2167 2168
{
	u32 *p = handle_tlbm;
2169
	const int handle_tlbm_size = handle_tlbm_end - handle_tlbm;
2170 2171
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
2172
	struct work_registers wr;
L
Linus Torvalds 已提交
2173

2174
	memset(handle_tlbm, 0, handle_tlbm_size * sizeof(handle_tlbm[0]));
L
Linus Torvalds 已提交
2175 2176 2177
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

2178 2179
	wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
	build_pte_modifiable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbm);
2180 2181
	if (m4kc_tlbp_war())
		build_tlb_probe_entry(&p);
L
Linus Torvalds 已提交
2182
	/* Present and writable bits set, set accessed and dirty bits. */
2183 2184
	build_make_write(&p, &r, wr.r1, wr.r2);
	build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
L
Linus Torvalds 已提交
2185

2186
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
2187 2188 2189 2190 2191
	/*
	 * This is the entry point when
	 * build_r4000_tlbchange_handler_head spots a huge page.
	 */
	uasm_l_tlb_huge_update(&l, p);
2192 2193
	iPTE_LW(&p, wr.r1, wr.r2);
	build_pte_modifiable(&p, &r, wr.r1, wr.r2,  wr.r3, label_nopage_tlbm);
D
David Daney 已提交
2194
	build_tlb_probe_entry(&p);
2195
	uasm_i_ori(&p, wr.r1, wr.r1,
D
David Daney 已提交
2196
		   _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
2197
	build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
D
David Daney 已提交
2198 2199
#endif

2200
	uasm_l_nopage_tlbm(&l, p);
2201
	build_restore_work_registers(&p);
2202 2203 2204 2205 2206 2207 2208
#ifdef CONFIG_CPU_MICROMIPS
	if ((unsigned long)tlb_do_page_fault_1 & 1) {
		uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_1));
		uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_1));
		uasm_i_jr(&p, K0);
	} else
#endif
2209 2210
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
2211

2212
	if (p >= handle_tlbm_end)
L
Linus Torvalds 已提交
2213 2214
		panic("TLB modify handler fastpath space exceeded");

2215 2216 2217
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbm));
2218

2219
	dump_handler("r4000_tlb_modify", handle_tlbm, handle_tlbm_size);
L
Linus Torvalds 已提交
2220 2221
}

2222
static void flush_tlb_handlers(void)
2223 2224
{
	local_flush_icache_range((unsigned long)handle_tlbl,
2225
			   (unsigned long)handle_tlbl_end);
2226
	local_flush_icache_range((unsigned long)handle_tlbs,
2227
			   (unsigned long)handle_tlbs_end);
2228
	local_flush_icache_range((unsigned long)handle_tlbm,
2229 2230 2231
			   (unsigned long)handle_tlbm_end);
	local_flush_icache_range((unsigned long)tlbmiss_handler_setup_pgd,
			   (unsigned long)tlbmiss_handler_setup_pgd_end);
2232 2233
}

2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308
static void print_htw_config(void)
{
	unsigned long config;
	unsigned int pwctl;
	const int field = 2 * sizeof(unsigned long);

	config = read_c0_pwfield();
	pr_debug("PWField (0x%0*lx): GDI: 0x%02lx  UDI: 0x%02lx  MDI: 0x%02lx  PTI: 0x%02lx  PTEI: 0x%02lx\n",
		field, config,
		(config & MIPS_PWFIELD_GDI_MASK) >> MIPS_PWFIELD_GDI_SHIFT,
		(config & MIPS_PWFIELD_UDI_MASK) >> MIPS_PWFIELD_UDI_SHIFT,
		(config & MIPS_PWFIELD_MDI_MASK) >> MIPS_PWFIELD_MDI_SHIFT,
		(config & MIPS_PWFIELD_PTI_MASK) >> MIPS_PWFIELD_PTI_SHIFT,
		(config & MIPS_PWFIELD_PTEI_MASK) >> MIPS_PWFIELD_PTEI_SHIFT);

	config = read_c0_pwsize();
	pr_debug("PWSize  (0x%0*lx): GDW: 0x%02lx  UDW: 0x%02lx  MDW: 0x%02lx  PTW: 0x%02lx  PTEW: 0x%02lx\n",
		field, config,
		(config & MIPS_PWSIZE_GDW_MASK) >> MIPS_PWSIZE_GDW_SHIFT,
		(config & MIPS_PWSIZE_UDW_MASK) >> MIPS_PWSIZE_UDW_SHIFT,
		(config & MIPS_PWSIZE_MDW_MASK) >> MIPS_PWSIZE_MDW_SHIFT,
		(config & MIPS_PWSIZE_PTW_MASK) >> MIPS_PWSIZE_PTW_SHIFT,
		(config & MIPS_PWSIZE_PTEW_MASK) >> MIPS_PWSIZE_PTEW_SHIFT);

	pwctl = read_c0_pwctl();
	pr_debug("PWCtl   (0x%x): PWEn: 0x%x  DPH: 0x%x  HugePg: 0x%x  Psn: 0x%x\n",
		pwctl,
		(pwctl & MIPS_PWCTL_PWEN_MASK) >> MIPS_PWCTL_PWEN_SHIFT,
		(pwctl & MIPS_PWCTL_DPH_MASK) >> MIPS_PWCTL_DPH_SHIFT,
		(pwctl & MIPS_PWCTL_HUGEPG_MASK) >> MIPS_PWCTL_HUGEPG_SHIFT,
		(pwctl & MIPS_PWCTL_PSN_MASK) >> MIPS_PWCTL_PSN_SHIFT);
}

static void config_htw_params(void)
{
	unsigned long pwfield, pwsize, ptei;
	unsigned int config;

	/*
	 * We are using 2-level page tables, so we only need to
	 * setup GDW and PTW appropriately. UDW and MDW will remain 0.
	 * The default value of GDI/UDI/MDI/PTI is 0xc. It is illegal to
	 * write values less than 0xc in these fields because the entire
	 * write will be dropped. As a result of which, we must preserve
	 * the original reset values and overwrite only what we really want.
	 */

	pwfield = read_c0_pwfield();
	/* re-initialize the GDI field */
	pwfield &= ~MIPS_PWFIELD_GDI_MASK;
	pwfield |= PGDIR_SHIFT << MIPS_PWFIELD_GDI_SHIFT;
	/* re-initialize the PTI field including the even/odd bit */
	pwfield &= ~MIPS_PWFIELD_PTI_MASK;
	pwfield |= PAGE_SHIFT << MIPS_PWFIELD_PTI_SHIFT;
	/* Set the PTEI right shift */
	ptei = _PAGE_GLOBAL_SHIFT << MIPS_PWFIELD_PTEI_SHIFT;
	pwfield |= ptei;
	write_c0_pwfield(pwfield);
	/* Check whether the PTEI value is supported */
	back_to_back_c0_hazard();
	pwfield = read_c0_pwfield();
	if (((pwfield & MIPS_PWFIELD_PTEI_MASK) << MIPS_PWFIELD_PTEI_SHIFT)
		!= ptei) {
		pr_warn("Unsupported PTEI field value: 0x%lx. HTW will not be enabled",
			ptei);
		/*
		 * Drop option to avoid HTW being enabled via another path
		 * (eg htw_reset())
		 */
		current_cpu_data.options &= ~MIPS_CPU_HTW;
		return;
	}

	pwsize = ilog2(PTRS_PER_PGD) << MIPS_PWSIZE_GDW_SHIFT;
	pwsize |= ilog2(PTRS_PER_PTE) << MIPS_PWSIZE_PTW_SHIFT;
S
Steven J. Hill 已提交
2309 2310 2311 2312 2313

	/* If XPA has been enabled, PTEs are 64-bit in size. */
	if (read_c0_pagegrain() & PG_ELPA)
		pwsize |= 1;

2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326
	write_c0_pwsize(pwsize);

	/* Make sure everything is set before we enable the HTW */
	back_to_back_c0_hazard();

	/* Enable HTW and disable the rest of the pwctl fields */
	config = 1 << MIPS_PWCTL_PWEN_SHIFT;
	write_c0_pwctl(config);
	pr_info("Hardware Page Table Walker enabled\n");

	print_htw_config();
}

S
Steven J. Hill 已提交
2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348
static void config_xpa_params(void)
{
#ifdef CONFIG_XPA
	unsigned int pagegrain;

	if (mips_xpa_disabled) {
		pr_info("Extended Physical Addressing (XPA) disabled\n");
		return;
	}

	pagegrain = read_c0_pagegrain();
	write_c0_pagegrain(pagegrain | PG_ELPA);
	back_to_back_c0_hazard();
	pagegrain = read_c0_pagegrain();

	if (pagegrain & PG_ELPA)
		pr_info("Extended Physical Addressing (XPA) enabled\n");
	else
		panic("Extended Physical Addressing (XPA) disabled");
#endif
}

2349
void build_tlb_refill_handler(void)
L
Linus Torvalds 已提交
2350 2351 2352 2353 2354 2355 2356 2357
{
	/*
	 * The refill handler is generated per-CPU, multi-node systems
	 * may have local storage for it. The other handlers are only
	 * needed once.
	 */
	static int run_once = 0;

R
Ralf Baechle 已提交
2358 2359
	output_pgtable_bits_defines();

2360 2361 2362 2363
#ifdef CONFIG_64BIT
	check_for_high_segbits = current_cpu_data.vmbits > (PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
#endif

2364
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
2365 2366 2367 2368 2369 2370 2371
	case CPU_R2000:
	case CPU_R3000:
	case CPU_R3000A:
	case CPU_R3081E:
	case CPU_TX3912:
	case CPU_TX3922:
	case CPU_TX3927:
2372
#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
2373 2374
		if (cpu_has_local_ebase)
			build_r3000_tlb_refill_handler();
L
Linus Torvalds 已提交
2375
		if (!run_once) {
2376 2377
			if (!cpu_has_local_ebase)
				build_r3000_tlb_refill_handler();
2378
			build_setup_pgd();
L
Linus Torvalds 已提交
2379 2380 2381
			build_r3000_tlb_load_handler();
			build_r3000_tlb_store_handler();
			build_r3000_tlb_modify_handler();
2382
			flush_tlb_handlers();
L
Linus Torvalds 已提交
2383 2384
			run_once++;
		}
2385 2386 2387
#else
		panic("No R3000 TLB refill handler");
#endif
L
Linus Torvalds 已提交
2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400
		break;

	case CPU_R6000:
	case CPU_R6000A:
		panic("No R6000 TLB refill handler yet");
		break;

	case CPU_R8000:
		panic("No R8000 TLB refill handler yet");
		break;

	default:
		if (!run_once) {
2401
			scratch_reg = allocate_kscratch();
2402
			build_setup_pgd();
L
Linus Torvalds 已提交
2403 2404 2405
			build_r4000_tlb_load_handler();
			build_r4000_tlb_store_handler();
			build_r4000_tlb_modify_handler();
2406 2407
			if (!cpu_has_local_ebase)
				build_r4000_tlb_refill_handler();
2408
			flush_tlb_handlers();
L
Linus Torvalds 已提交
2409 2410
			run_once++;
		}
2411 2412
		if (cpu_has_local_ebase)
			build_r4000_tlb_refill_handler();
S
Steven J. Hill 已提交
2413 2414
		if (cpu_has_xpa)
			config_xpa_params();
2415 2416
		if (cpu_has_htw)
			config_htw_params();
L
Linus Torvalds 已提交
2417 2418
	}
}