tlbex.c 38.2 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7
/*
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 *
 * Synthesize TLB refill handlers at runtime.
 *
8
 * Copyright (C) 2004, 2005, 2006, 2008  Thiemo Seufer
9
 * Copyright (C) 2005, 2007, 2008, 2009  Maciej W. Rozycki
10
 * Copyright (C) 2006  Ralf Baechle (ralf@linux-mips.org)
D
David Daney 已提交
11
 * Copyright (C) 2008, 2009 Cavium Networks, Inc.
12 13 14 15 16 17 18 19 20
 *
 * ... and the days got worse and worse and now you see
 * I've gone completly out of my mind.
 *
 * They're coming to take me a away haha
 * they're coming to take me a away hoho hihi haha
 * to the funny farm where code is beautiful all the time ...
 *
 * (Condolences to Napoleon XIV)
L
Linus Torvalds 已提交
21 22
 */

23
#include <linux/bug.h>
L
Linus Torvalds 已提交
24 25
#include <linux/kernel.h>
#include <linux/types.h>
26
#include <linux/smp.h>
L
Linus Torvalds 已提交
27 28 29 30 31
#include <linux/string.h>
#include <linux/init.h>

#include <asm/mmu_context.h>
#include <asm/war.h>
32
#include <asm/uasm.h>
33

34
static inline int r45k_bvahwbug(void)
L
Linus Torvalds 已提交
35 36 37 38 39
{
	/* XXX: We should probe for the presence of this bug, but we don't. */
	return 0;
}

40
static inline int r4k_250MHZhwbug(void)
L
Linus Torvalds 已提交
41 42 43 44 45
{
	/* XXX: We should probe for the presence of this bug, but we don't. */
	return 0;
}

46
static inline int __maybe_unused bcm1250_m3_war(void)
L
Linus Torvalds 已提交
47 48 49 50
{
	return BCM1250_M3_WAR;
}

51
static inline int __maybe_unused r10000_llsc_war(void)
L
Linus Torvalds 已提交
52 53 54 55
{
	return R10000_LLSC_WAR;
}

56 57 58 59 60 61 62 63 64
/*
 * Found by experiment: At least some revisions of the 4kc throw under
 * some circumstances a machine check exception, triggered by invalid
 * values in the index register.  Delaying the tlbp instruction until
 * after the next branch,  plus adding an additional nop in front of
 * tlbwi/tlbwr avoids the invalid index register values. Nobody knows
 * why; it's not an issue caused by the core RTL.
 *
 */
65
static int __cpuinit m4kc_tlbp_war(void)
66 67 68 69 70
{
	return (current_cpu_data.processor_id & 0xffff00) ==
	       (PRID_COMP_MIPS | PRID_IMP_4KC);
}

71
/* Handle labels (which must be positive integers). */
L
Linus Torvalds 已提交
72
enum label_id {
73
	label_second_part = 1,
L
Linus Torvalds 已提交
74 75 76 77 78 79 80 81 82 83
	label_leave,
	label_vmalloc,
	label_vmalloc_done,
	label_tlbw_hazard,
	label_split,
	label_nopage_tlbl,
	label_nopage_tlbs,
	label_nopage_tlbm,
	label_smp_pgtable_change,
	label_r3000_write_probe_fail,
D
David Daney 已提交
84 85 86
#ifdef CONFIG_HUGETLB_PAGE
	label_tlb_huge_update,
#endif
L
Linus Torvalds 已提交
87 88
};

89 90 91 92 93 94 95 96 97 98 99
UASM_L_LA(_second_part)
UASM_L_LA(_leave)
UASM_L_LA(_vmalloc)
UASM_L_LA(_vmalloc_done)
UASM_L_LA(_tlbw_hazard)
UASM_L_LA(_split)
UASM_L_LA(_nopage_tlbl)
UASM_L_LA(_nopage_tlbs)
UASM_L_LA(_nopage_tlbm)
UASM_L_LA(_smp_pgtable_change)
UASM_L_LA(_r3000_write_probe_fail)
D
David Daney 已提交
100 101 102
#ifdef CONFIG_HUGETLB_PAGE
UASM_L_LA(_tlb_huge_update)
#endif
103

104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119
/*
 * For debug purposes.
 */
static inline void dump_handler(const u32 *handler, int count)
{
	int i;

	pr_debug("\t.set push\n");
	pr_debug("\t.set noreorder\n");

	for (i = 0; i < count; i++)
		pr_debug("\t%p\t.word 0x%08x\n", &handler[i], handler[i]);

	pr_debug("\t.set pop\n");
}

L
Linus Torvalds 已提交
120 121 122 123 124
/* The only general purpose registers allowed in TLB handlers. */
#define K0		26
#define K1		27

/* Some CP0 registers */
125 126 127 128 129
#define C0_INDEX	0, 0
#define C0_ENTRYLO0	2, 0
#define C0_TCBIND	2, 2
#define C0_ENTRYLO1	3, 0
#define C0_CONTEXT	4, 0
D
David Daney 已提交
130
#define C0_PAGEMASK	5, 0
131 132 133 134
#define C0_BADVADDR	8, 0
#define C0_ENTRYHI	10, 0
#define C0_EPC		14, 0
#define C0_XCONTEXT	20, 0
L
Linus Torvalds 已提交
135

136
#ifdef CONFIG_64BIT
137
# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_XCONTEXT)
L
Linus Torvalds 已提交
138
#else
139
# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_CONTEXT)
L
Linus Torvalds 已提交
140 141 142 143 144 145 146 147 148 149
#endif

/* The worst case length of the handler is around 18 instructions for
 * R3000-style TLBs and up to 63 instructions for R4000-style TLBs.
 * Maximum space available is 32 instructions for R3000 and 64
 * instructions for R4000.
 *
 * We deliberately chose a buffer size of 128, so we won't scribble
 * over anything important on overflow before we panic.
 */
150
static u32 tlb_handler[128] __cpuinitdata;
L
Linus Torvalds 已提交
151 152

/* simply assume worst case size for labels and relocs */
153 154
static struct uasm_label labels[128] __cpuinitdata;
static struct uasm_reloc relocs[128] __cpuinitdata;
L
Linus Torvalds 已提交
155

156 157 158 159 160 161
#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
/*
 * CONFIG_MIPS_PGD_C0_CONTEXT implies 64 bit and lack of pgd_current,
 * we cannot do r3000 under these circumstances.
 */

L
Linus Torvalds 已提交
162 163 164
/*
 * The R3000 TLB handler is simple.
 */
165
static void __cpuinit build_r3000_tlb_refill_handler(void)
L
Linus Torvalds 已提交
166 167 168 169 170 171 172
{
	long pgdc = (long)pgd_current;
	u32 *p;

	memset(tlb_handler, 0, sizeof(tlb_handler));
	p = tlb_handler;

173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189
	uasm_i_mfc0(&p, K0, C0_BADVADDR);
	uasm_i_lui(&p, K1, uasm_rel_hi(pgdc)); /* cp0 delay */
	uasm_i_lw(&p, K1, uasm_rel_lo(pgdc), K1);
	uasm_i_srl(&p, K0, K0, 22); /* load delay */
	uasm_i_sll(&p, K0, K0, 2);
	uasm_i_addu(&p, K1, K1, K0);
	uasm_i_mfc0(&p, K0, C0_CONTEXT);
	uasm_i_lw(&p, K1, 0, K1); /* cp0 delay */
	uasm_i_andi(&p, K0, K0, 0xffc); /* load delay */
	uasm_i_addu(&p, K1, K1, K0);
	uasm_i_lw(&p, K0, 0, K1);
	uasm_i_nop(&p); /* load delay */
	uasm_i_mtc0(&p, K0, C0_ENTRYLO0);
	uasm_i_mfc0(&p, K1, C0_EPC); /* cp0 delay */
	uasm_i_tlbwr(&p); /* cp0 delay */
	uasm_i_jr(&p, K1);
	uasm_i_rfe(&p); /* branch delay */
L
Linus Torvalds 已提交
190 191 192 193

	if (p > tlb_handler + 32)
		panic("TLB refill handler space exceeded");

194 195
	pr_debug("Wrote TLB refill handler (%u instructions).\n",
		 (unsigned int)(p - tlb_handler));
L
Linus Torvalds 已提交
196

197
	memcpy((void *)ebase, tlb_handler, 0x80);
198 199

	dump_handler((u32 *)ebase, 32);
L
Linus Torvalds 已提交
200
}
201
#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
L
Linus Torvalds 已提交
202 203 204 205 206 207 208 209

/*
 * The R4000 TLB handler is much more complicated. We have two
 * consecutive handler areas with 32 instructions space each.
 * Since they aren't used at the same time, we can overflow in the
 * other one.To keep things simple, we first assume linear space,
 * then we relocate it to the final handler layout as needed.
 */
210
static u32 final_handler[64] __cpuinitdata;
L
Linus Torvalds 已提交
211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233

/*
 * Hazards
 *
 * From the IDT errata for the QED RM5230 (Nevada), processor revision 1.0:
 * 2. A timing hazard exists for the TLBP instruction.
 *
 *      stalling_instruction
 *      TLBP
 *
 * The JTLB is being read for the TLBP throughout the stall generated by the
 * previous instruction. This is not really correct as the stalling instruction
 * can modify the address used to access the JTLB.  The failure symptom is that
 * the TLBP instruction will use an address created for the stalling instruction
 * and not the address held in C0_ENHI and thus report the wrong results.
 *
 * The software work-around is to not allow the instruction preceding the TLBP
 * to stall - make it an NOP or some other instruction guaranteed not to stall.
 *
 * Errata 2 will not be fixed.  This errata is also on the R5000.
 *
 * As if we MIPS hackers wouldn't know how to nop pipelines happy ...
 */
234
static void __cpuinit __maybe_unused build_tlb_probe_entry(u32 **p)
L
Linus Torvalds 已提交
235
{
236
	switch (current_cpu_type()) {
237
	/* Found by experiment: R4600 v2.0/R4700 needs this, too.  */
238
	case CPU_R4600:
239
	case CPU_R4700:
L
Linus Torvalds 已提交
240 241 242
	case CPU_R5000:
	case CPU_R5000A:
	case CPU_NEVADA:
243 244
		uasm_i_nop(p);
		uasm_i_tlbp(p);
L
Linus Torvalds 已提交
245 246 247
		break;

	default:
248
		uasm_i_tlbp(p);
L
Linus Torvalds 已提交
249 250 251 252 253 254 255 256 257 258
		break;
	}
}

/*
 * Write random or indexed TLB entry, and care about the hazards from
 * the preceeding mtc0 and for the following eret.
 */
enum tlb_write_entry { tlb_random, tlb_indexed };

259
static void __cpuinit build_tlb_write_entry(u32 **p, struct uasm_label **l,
260
					 struct uasm_reloc **r,
L
Linus Torvalds 已提交
261 262 263 264 265
					 enum tlb_write_entry wmode)
{
	void(*tlbw)(u32 **) = NULL;

	switch (wmode) {
266 267
	case tlb_random: tlbw = uasm_i_tlbwr; break;
	case tlb_indexed: tlbw = uasm_i_tlbwi; break;
L
Linus Torvalds 已提交
268 269
	}

270
	if (cpu_has_mips_r2) {
271 272
		if (cpu_has_mips_r2_exec_hazard)
			uasm_i_ehb(p);
273 274 275 276
		tlbw(p);
		return;
	}

277
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
278 279 280 281 282 283 284 285 286 287
	case CPU_R4000PC:
	case CPU_R4000SC:
	case CPU_R4000MC:
	case CPU_R4400PC:
	case CPU_R4400SC:
	case CPU_R4400MC:
		/*
		 * This branch uses up a mtc0 hazard nop slot and saves
		 * two nops after the tlbw instruction.
		 */
288
		uasm_il_bgezl(p, r, 0, label_tlbw_hazard);
L
Linus Torvalds 已提交
289
		tlbw(p);
290 291
		uasm_l_tlbw_hazard(l, *p);
		uasm_i_nop(p);
L
Linus Torvalds 已提交
292 293 294 295 296 297
		break;

	case CPU_R4600:
	case CPU_R4700:
	case CPU_R5000:
	case CPU_R5000A:
298
		uasm_i_nop(p);
299
		tlbw(p);
300
		uasm_i_nop(p);
301 302 303
		break;

	case CPU_R4300:
L
Linus Torvalds 已提交
304 305
	case CPU_5KC:
	case CPU_TX49XX:
306
	case CPU_PR4450:
307
		uasm_i_nop(p);
L
Linus Torvalds 已提交
308 309 310 311 312
		tlbw(p);
		break;

	case CPU_R10000:
	case CPU_R12000:
K
Kumba 已提交
313
	case CPU_R14000:
L
Linus Torvalds 已提交
314
	case CPU_4KC:
315
	case CPU_4KEC:
L
Linus Torvalds 已提交
316
	case CPU_SB1:
A
Andrew Isaacson 已提交
317
	case CPU_SB1A:
L
Linus Torvalds 已提交
318 319 320
	case CPU_4KSC:
	case CPU_20KC:
	case CPU_25KF:
321 322
	case CPU_BCM3302:
	case CPU_BCM4710:
323
	case CPU_LOONGSON2:
324 325 326 327
	case CPU_BCM6338:
	case CPU_BCM6345:
	case CPU_BCM6348:
	case CPU_BCM6358:
328
	case CPU_R5500:
329
		if (m4kc_tlbp_war())
330
			uasm_i_nop(p);
331
	case CPU_ALCHEMY:
L
Linus Torvalds 已提交
332 333 334 335
		tlbw(p);
		break;

	case CPU_NEVADA:
336
		uasm_i_nop(p); /* QED specifies 2 nops hazard */
L
Linus Torvalds 已提交
337 338 339 340
		/*
		 * This branch uses up a mtc0 hazard nop slot and saves
		 * a nop after the tlbw instruction.
		 */
341
		uasm_il_bgezl(p, r, 0, label_tlbw_hazard);
L
Linus Torvalds 已提交
342
		tlbw(p);
343
		uasm_l_tlbw_hazard(l, *p);
L
Linus Torvalds 已提交
344 345 346
		break;

	case CPU_RM7000:
347 348 349 350
		uasm_i_nop(p);
		uasm_i_nop(p);
		uasm_i_nop(p);
		uasm_i_nop(p);
L
Linus Torvalds 已提交
351 352 353 354 355 356 357 358 359 360
		tlbw(p);
		break;

	case CPU_RM9000:
		/*
		 * When the JTLB is updated by tlbwi or tlbwr, a subsequent
		 * use of the JTLB for instructions should not occur for 4
		 * cpu cycles and use for data translations should not occur
		 * for 3 cpu cycles.
		 */
361 362 363 364
		uasm_i_ssnop(p);
		uasm_i_ssnop(p);
		uasm_i_ssnop(p);
		uasm_i_ssnop(p);
L
Linus Torvalds 已提交
365
		tlbw(p);
366 367 368 369
		uasm_i_ssnop(p);
		uasm_i_ssnop(p);
		uasm_i_ssnop(p);
		uasm_i_ssnop(p);
L
Linus Torvalds 已提交
370 371 372 373 374 375 376
		break;

	case CPU_VR4111:
	case CPU_VR4121:
	case CPU_VR4122:
	case CPU_VR4181:
	case CPU_VR4181A:
377 378
		uasm_i_nop(p);
		uasm_i_nop(p);
L
Linus Torvalds 已提交
379
		tlbw(p);
380 381
		uasm_i_nop(p);
		uasm_i_nop(p);
L
Linus Torvalds 已提交
382 383 384 385
		break;

	case CPU_VR4131:
	case CPU_VR4133:
386
	case CPU_R5432:
387 388
		uasm_i_nop(p);
		uasm_i_nop(p);
L
Linus Torvalds 已提交
389 390 391 392 393 394 395 396 397 398
		tlbw(p);
		break;

	default:
		panic("No TLB refill handler yet (CPU type: %d)",
		      current_cpu_data.cputype);
		break;
	}
}

D
David Daney 已提交
399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462
#ifdef CONFIG_HUGETLB_PAGE
static __cpuinit void build_huge_tlb_write_entry(u32 **p,
						 struct uasm_label **l,
						 struct uasm_reloc **r,
						 unsigned int tmp,
						 enum tlb_write_entry wmode)
{
	/* Set huge page tlb entry size */
	uasm_i_lui(p, tmp, PM_HUGE_MASK >> 16);
	uasm_i_ori(p, tmp, tmp, PM_HUGE_MASK & 0xffff);
	uasm_i_mtc0(p, tmp, C0_PAGEMASK);

	build_tlb_write_entry(p, l, r, wmode);

	/* Reset default page size */
	if (PM_DEFAULT_MASK >> 16) {
		uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
		uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
		uasm_il_b(p, r, label_leave);
		uasm_i_mtc0(p, tmp, C0_PAGEMASK);
	} else if (PM_DEFAULT_MASK) {
		uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
		uasm_il_b(p, r, label_leave);
		uasm_i_mtc0(p, tmp, C0_PAGEMASK);
	} else {
		uasm_il_b(p, r, label_leave);
		uasm_i_mtc0(p, 0, C0_PAGEMASK);
	}
}

/*
 * Check if Huge PTE is present, if so then jump to LABEL.
 */
static void __cpuinit
build_is_huge_pte(u32 **p, struct uasm_reloc **r, unsigned int tmp,
		unsigned int pmd, int lid)
{
	UASM_i_LW(p, tmp, 0, pmd);
	uasm_i_andi(p, tmp, tmp, _PAGE_HUGE);
	uasm_il_bnez(p, r, tmp, lid);
}

static __cpuinit void build_huge_update_entries(u32 **p,
						unsigned int pte,
						unsigned int tmp)
{
	int small_sequence;

	/*
	 * A huge PTE describes an area the size of the
	 * configured huge page size. This is twice the
	 * of the large TLB entry size we intend to use.
	 * A TLB entry half the size of the configured
	 * huge page size is configured into entrylo0
	 * and entrylo1 to cover the contiguous huge PTE
	 * address space.
	 */
	small_sequence = (HPAGE_SIZE >> 7) < 0x10000;

	/* We can clobber tmp.  It isn't used after this.*/
	if (!small_sequence)
		uasm_i_lui(p, tmp, HPAGE_SIZE >> (7 + 16));

	UASM_i_SRL(p, pte, pte, 6); /* convert to entrylo */
463
	UASM_i_MTC0(p, pte, C0_ENTRYLO0); /* load it */
D
David Daney 已提交
464 465 466 467 468 469
	/* convert to entrylo1 */
	if (small_sequence)
		UASM_i_ADDIU(p, pte, pte, HPAGE_SIZE >> 7);
	else
		UASM_i_ADDU(p, pte, pte, tmp);

470
	UASM_i_MTC0(p, pte, C0_ENTRYLO1); /* load it */
D
David Daney 已提交
471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490
}

static __cpuinit void build_huge_handler_tail(u32 **p,
					      struct uasm_reloc **r,
					      struct uasm_label **l,
					      unsigned int pte,
					      unsigned int ptr)
{
#ifdef CONFIG_SMP
	UASM_i_SC(p, pte, 0, ptr);
	uasm_il_beqz(p, r, pte, label_tlb_huge_update);
	UASM_i_LW(p, pte, 0, ptr); /* Needed because SC killed our PTE */
#else
	UASM_i_SW(p, pte, 0, ptr);
#endif
	build_huge_update_entries(p, pte, ptr);
	build_huge_tlb_write_entry(p, l, r, pte, tlb_indexed);
}
#endif /* CONFIG_HUGETLB_PAGE */

491
#ifdef CONFIG_64BIT
L
Linus Torvalds 已提交
492 493 494 495
/*
 * TMP and PTR are scratch.
 * TMP will be clobbered, PTR will hold the pmd entry.
 */
496
static void __cpuinit
497
build_get_pmde64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
L
Linus Torvalds 已提交
498 499
		 unsigned int tmp, unsigned int ptr)
{
500
#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
L
Linus Torvalds 已提交
501
	long pgdc = (long)pgd_current;
502
#endif
L
Linus Torvalds 已提交
503 504 505
	/*
	 * The vmalloc handling is not in the hotpath.
	 */
506 507 508
	uasm_i_dmfc0(p, tmp, C0_BADVADDR);
	uasm_il_bltz(p, r, tmp, label_vmalloc);
	/* No uasm_i_nop needed here, since the next insn doesn't touch TMP. */
L
Linus Torvalds 已提交
509

510 511 512 513 514 515 516 517 518
#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
	/*
	 * &pgd << 11 stored in CONTEXT [23..63].
	 */
	UASM_i_MFC0(p, ptr, C0_CONTEXT);
	uasm_i_dins(p, ptr, 0, 0, 23); /* Clear lower 23 bits of context. */
	uasm_i_ori(p, ptr, ptr, 0x540); /* 1 0  1 0 1  << 6  xkphys cached */
	uasm_i_drotr(p, ptr, ptr, 11);
#elif defined(CONFIG_SMP)
519 520 521 522
# ifdef  CONFIG_MIPS_MT_SMTC
	/*
	 * SMTC uses TCBind value as "CPU" index
	 */
523 524
	uasm_i_mfc0(p, ptr, C0_TCBIND);
	uasm_i_dsrl(p, ptr, ptr, 19);
525
# else
L
Linus Torvalds 已提交
526
	/*
527
	 * 64 bit SMP running in XKPHYS has smp_processor_id() << 3
L
Linus Torvalds 已提交
528 529
	 * stored in CONTEXT.
	 */
530 531
	uasm_i_dmfc0(p, ptr, C0_CONTEXT);
	uasm_i_dsrl(p, ptr, ptr, 23);
532
# endif
533 534 535 536
	UASM_i_LA_mostly(p, tmp, pgdc);
	uasm_i_daddu(p, ptr, ptr, tmp);
	uasm_i_dmfc0(p, tmp, C0_BADVADDR);
	uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
L
Linus Torvalds 已提交
537
#else
538 539
	UASM_i_LA_mostly(p, ptr, pgdc);
	uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
L
Linus Torvalds 已提交
540 541
#endif

542
	uasm_l_vmalloc_done(l, *p);
R
Ralf Baechle 已提交
543 544

	if (PGDIR_SHIFT - 3 < 32)		/* get pgd offset in bytes */
545
		uasm_i_dsrl(p, tmp, tmp, PGDIR_SHIFT-3);
R
Ralf Baechle 已提交
546
	else
547 548 549 550
		uasm_i_dsrl32(p, tmp, tmp, PGDIR_SHIFT - 3 - 32);

	uasm_i_andi(p, tmp, tmp, (PTRS_PER_PGD - 1)<<3);
	uasm_i_daddu(p, ptr, ptr, tmp); /* add in pgd offset */
551
#ifndef __PAGETABLE_PMD_FOLDED
552 553 554 555 556
	uasm_i_dmfc0(p, tmp, C0_BADVADDR); /* get faulting address */
	uasm_i_ld(p, ptr, 0, ptr); /* get pmd pointer */
	uasm_i_dsrl(p, tmp, tmp, PMD_SHIFT-3); /* get pmd offset in bytes */
	uasm_i_andi(p, tmp, tmp, (PTRS_PER_PMD - 1)<<3);
	uasm_i_daddu(p, ptr, ptr, tmp); /* add in pmd offset */
557
#endif
L
Linus Torvalds 已提交
558 559 560 561 562 563
}

/*
 * BVADDR is the faulting address, PTR is scratch.
 * PTR will hold the pgd for vmalloc.
 */
564
static void __cpuinit
565
build_get_pgd_vmalloc64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
L
Linus Torvalds 已提交
566 567 568 569
			unsigned int bvaddr, unsigned int ptr)
{
	long swpd = (long)swapper_pg_dir;

570
	uasm_l_vmalloc(l, *p);
L
Linus Torvalds 已提交
571

572 573 574
	if (uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd)) {
		uasm_il_b(p, r, label_vmalloc_done);
		uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
L
Linus Torvalds 已提交
575
	} else {
576 577 578 579
		UASM_i_LA_mostly(p, ptr, swpd);
		uasm_il_b(p, r, label_vmalloc_done);
		if (uasm_in_compat_space_p(swpd))
			uasm_i_addiu(p, ptr, ptr, uasm_rel_lo(swpd));
580
		else
581
			uasm_i_daddiu(p, ptr, ptr, uasm_rel_lo(swpd));
L
Linus Torvalds 已提交
582 583 584
	}
}

585
#else /* !CONFIG_64BIT */
L
Linus Torvalds 已提交
586 587 588 589 590

/*
 * TMP and PTR are scratch.
 * TMP will be clobbered, PTR will hold the pgd entry.
 */
591
static void __cpuinit __maybe_unused
L
Linus Torvalds 已提交
592 593 594 595 596 597
build_get_pgde32(u32 **p, unsigned int tmp, unsigned int ptr)
{
	long pgdc = (long)pgd_current;

	/* 32 bit SMP has smp_processor_id() stored in CONTEXT. */
#ifdef CONFIG_SMP
598 599 600 601
#ifdef  CONFIG_MIPS_MT_SMTC
	/*
	 * SMTC uses TCBind value as "CPU" index
	 */
602 603 604
	uasm_i_mfc0(p, ptr, C0_TCBIND);
	UASM_i_LA_mostly(p, tmp, pgdc);
	uasm_i_srl(p, ptr, ptr, 19);
605 606 607 608
#else
	/*
	 * smp_processor_id() << 3 is stored in CONTEXT.
         */
609 610 611
	uasm_i_mfc0(p, ptr, C0_CONTEXT);
	UASM_i_LA_mostly(p, tmp, pgdc);
	uasm_i_srl(p, ptr, ptr, 23);
612
#endif
613
	uasm_i_addu(p, ptr, tmp, ptr);
L
Linus Torvalds 已提交
614
#else
615
	UASM_i_LA_mostly(p, ptr, pgdc);
L
Linus Torvalds 已提交
616
#endif
617 618 619 620 621
	uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
	uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
	uasm_i_srl(p, tmp, tmp, PGDIR_SHIFT); /* get pgd only bits */
	uasm_i_sll(p, tmp, tmp, PGD_T_LOG2);
	uasm_i_addu(p, ptr, ptr, tmp); /* add in pgd offset */
L
Linus Torvalds 已提交
622 623
}

624
#endif /* !CONFIG_64BIT */
L
Linus Torvalds 已提交
625

626
static void __cpuinit build_adjust_context(u32 **p, unsigned int ctx)
L
Linus Torvalds 已提交
627
{
R
Ralf Baechle 已提交
628
	unsigned int shift = 4 - (PTE_T_LOG2 + 1) + PAGE_SHIFT - 12;
L
Linus Torvalds 已提交
629 630
	unsigned int mask = (PTRS_PER_PTE / 2 - 1) << (PTE_T_LOG2 + 1);

631
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647
	case CPU_VR41XX:
	case CPU_VR4111:
	case CPU_VR4121:
	case CPU_VR4122:
	case CPU_VR4131:
	case CPU_VR4181:
	case CPU_VR4181A:
	case CPU_VR4133:
		shift += 2;
		break;

	default:
		break;
	}

	if (shift)
648 649
		UASM_i_SRL(p, ctx, ctx, shift);
	uasm_i_andi(p, ctx, ctx, mask);
L
Linus Torvalds 已提交
650 651
}

652
static void __cpuinit build_get_ptep(u32 **p, unsigned int tmp, unsigned int ptr)
L
Linus Torvalds 已提交
653 654 655 656 657 658 659 660
{
	/*
	 * Bug workaround for the Nevada. It seems as if under certain
	 * circumstances the move from cp0_context might produce a
	 * bogus result when the mfc0 instruction and its consumer are
	 * in a different cacheline or a load instruction, probably any
	 * memory reference, is between them.
	 */
661
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
662
	case CPU_NEVADA:
663
		UASM_i_LW(p, ptr, 0, ptr);
L
Linus Torvalds 已提交
664 665 666 667 668
		GET_CONTEXT(p, tmp); /* get context reg */
		break;

	default:
		GET_CONTEXT(p, tmp); /* get context reg */
669
		UASM_i_LW(p, ptr, 0, ptr);
L
Linus Torvalds 已提交
670 671 672 673
		break;
	}

	build_adjust_context(p, tmp);
674
	UASM_i_ADDU(p, ptr, ptr, tmp); /* add in offset */
L
Linus Torvalds 已提交
675 676
}

677
static void __cpuinit build_update_entries(u32 **p, unsigned int tmp,
L
Linus Torvalds 已提交
678 679 680 681 682 683 684 685
					unsigned int ptep)
{
	/*
	 * 64bit address support (36bit on a 32bit CPU) in a 32bit
	 * Kernel is a special case. Only a few CPUs use it.
	 */
#ifdef CONFIG_64BIT_PHYS_ADDR
	if (cpu_has_64bits) {
686 687 688
		uasm_i_ld(p, tmp, 0, ptep); /* get even pte */
		uasm_i_ld(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
		uasm_i_dsrl(p, tmp, tmp, 6); /* convert to entrylo0 */
689
		UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
690
		uasm_i_dsrl(p, ptep, ptep, 6); /* convert to entrylo1 */
691
		UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
L
Linus Torvalds 已提交
692 693 694 695 696
	} else {
		int pte_off_even = sizeof(pte_t) / 2;
		int pte_off_odd = pte_off_even + sizeof(pte_t);

		/* The pte entries are pre-shifted */
697
		uasm_i_lw(p, tmp, pte_off_even, ptep); /* get even pte */
698
		UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
699
		uasm_i_lw(p, ptep, pte_off_odd, ptep); /* get odd pte */
700
		UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
L
Linus Torvalds 已提交
701 702
	}
#else
703 704
	UASM_i_LW(p, tmp, 0, ptep); /* get even pte */
	UASM_i_LW(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
L
Linus Torvalds 已提交
705 706
	if (r45k_bvahwbug())
		build_tlb_probe_entry(p);
707
	UASM_i_SRL(p, tmp, tmp, 6); /* convert to entrylo0 */
L
Linus Torvalds 已提交
708
	if (r4k_250MHZhwbug())
709 710
		UASM_i_MTC0(p, 0, C0_ENTRYLO0);
	UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
711
	UASM_i_SRL(p, ptep, ptep, 6); /* convert to entrylo1 */
L
Linus Torvalds 已提交
712
	if (r45k_bvahwbug())
713
		uasm_i_mfc0(p, tmp, C0_INDEX);
L
Linus Torvalds 已提交
714
	if (r4k_250MHZhwbug())
715 716
		UASM_i_MTC0(p, 0, C0_ENTRYLO1);
	UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
L
Linus Torvalds 已提交
717 718 719
#endif
}

720 721 722 723 724 725 726 727
/*
 * For a 64-bit kernel, we are using the 64-bit XTLB refill exception
 * because EXL == 0.  If we wrap, we can also use the 32 instruction
 * slots before the XTLB refill exception handler which belong to the
 * unused TLB refill exception.
 */
#define MIPS64_REFILL_INSNS 32

728
static void __cpuinit build_r4000_tlb_refill_handler(void)
L
Linus Torvalds 已提交
729 730
{
	u32 *p = tlb_handler;
731 732
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
L
Linus Torvalds 已提交
733 734 735 736 737 738 739 740 741 742 743 744
	u32 *f;
	unsigned int final_len;

	memset(tlb_handler, 0, sizeof(tlb_handler));
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));
	memset(final_handler, 0, sizeof(final_handler));

	/*
	 * create the plain linear handler
	 */
	if (bcm1250_m3_war()) {
745 746 747 748 749 750
		UASM_i_MFC0(&p, K0, C0_BADVADDR);
		UASM_i_MFC0(&p, K1, C0_ENTRYHI);
		uasm_i_xor(&p, K0, K0, K1);
		UASM_i_SRL(&p, K0, K0, PAGE_SHIFT + 1);
		uasm_il_bnez(&p, &r, K0, label_leave);
		/* No need for uasm_i_nop */
L
Linus Torvalds 已提交
751 752
	}

753
#ifdef CONFIG_64BIT
L
Linus Torvalds 已提交
754 755 756 757 758
	build_get_pmde64(&p, &l, &r, K0, K1); /* get pmd in K1 */
#else
	build_get_pgde32(&p, K0, K1); /* get pgd in K1 */
#endif

D
David Daney 已提交
759 760 761 762
#ifdef CONFIG_HUGETLB_PAGE
	build_is_huge_pte(&p, &r, K0, K1, label_tlb_huge_update);
#endif

L
Linus Torvalds 已提交
763 764 765
	build_get_ptep(&p, K0, K1);
	build_update_entries(&p, K0, K1);
	build_tlb_write_entry(&p, &l, &r, tlb_random);
766 767
	uasm_l_leave(&l, p);
	uasm_i_eret(&p); /* return from trap */
L
Linus Torvalds 已提交
768

D
David Daney 已提交
769 770 771 772 773 774 775
#ifdef CONFIG_HUGETLB_PAGE
	uasm_l_tlb_huge_update(&l, p);
	UASM_i_LW(&p, K0, 0, K1);
	build_huge_update_entries(&p, K0, K1);
	build_huge_tlb_write_entry(&p, &l, &r, K0, tlb_random);
#endif

776
#ifdef CONFIG_64BIT
L
Linus Torvalds 已提交
777 778 779 780 781 782 783
	build_get_pgd_vmalloc64(&p, &l, &r, K0, K1);
#endif

	/*
	 * Overflow check: For the 64bit handler, we need at least one
	 * free instruction slot for the wrap-around branch. In worst
	 * case, if the intended insertion point is a delay slot, we
M
Matt LaPlante 已提交
784
	 * need three, with the second nop'ed and the third being
L
Linus Torvalds 已提交
785 786
	 * unused.
	 */
787 788
	/* Loongson2 ebase is different than r4k, we have more space */
#if defined(CONFIG_32BIT) || defined(CONFIG_CPU_LOONGSON2)
L
Linus Torvalds 已提交
789 790 791
	if ((p - tlb_handler) > 64)
		panic("TLB refill handler space exceeded");
#else
792 793 794 795
	if (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 1)
	    || (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 3)
		&& uasm_insn_has_bdelay(relocs,
					tlb_handler + MIPS64_REFILL_INSNS - 3)))
L
Linus Torvalds 已提交
796 797 798 799 800 801
		panic("TLB refill handler space exceeded");
#endif

	/*
	 * Now fold the handler in the TLB refill handler space.
	 */
802
#if defined(CONFIG_32BIT) || defined(CONFIG_CPU_LOONGSON2)
L
Linus Torvalds 已提交
803 804
	f = final_handler;
	/* Simplest case, just copy the handler. */
805
	uasm_copy_handler(relocs, labels, tlb_handler, p, f);
L
Linus Torvalds 已提交
806
	final_len = p - tlb_handler;
807
#else /* CONFIG_64BIT */
808 809
	f = final_handler + MIPS64_REFILL_INSNS;
	if ((p - tlb_handler) <= MIPS64_REFILL_INSNS) {
L
Linus Torvalds 已提交
810
		/* Just copy the handler. */
811
		uasm_copy_handler(relocs, labels, tlb_handler, p, f);
L
Linus Torvalds 已提交
812 813
		final_len = p - tlb_handler;
	} else {
D
David Daney 已提交
814 815
#if defined(CONFIG_HUGETLB_PAGE)
		const enum label_id ls = label_tlb_huge_update;
816 817 818 819 820 821 822 823 824 825 826
#else
		const enum label_id ls = label_vmalloc;
#endif
		u32 *split;
		int ov = 0;
		int i;

		for (i = 0; i < ARRAY_SIZE(labels) && labels[i].lab != ls; i++)
			;
		BUG_ON(i == ARRAY_SIZE(labels));
		split = labels[i].addr;
L
Linus Torvalds 已提交
827 828

		/*
829
		 * See if we have overflown one way or the other.
L
Linus Torvalds 已提交
830
		 */
831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850
		if (split > tlb_handler + MIPS64_REFILL_INSNS ||
		    split < p - MIPS64_REFILL_INSNS)
			ov = 1;

		if (ov) {
			/*
			 * Split two instructions before the end.  One
			 * for the branch and one for the instruction
			 * in the delay slot.
			 */
			split = tlb_handler + MIPS64_REFILL_INSNS - 2;

			/*
			 * If the branch would fall in a delay slot,
			 * we must back up an additional instruction
			 * so that it is no longer in a delay slot.
			 */
			if (uasm_insn_has_bdelay(relocs, split - 1))
				split--;
		}
L
Linus Torvalds 已提交
851
		/* Copy first part of the handler. */
852
		uasm_copy_handler(relocs, labels, tlb_handler, split, f);
L
Linus Torvalds 已提交
853 854
		f += split - tlb_handler;

855 856 857 858 859 860 861 862 863 864 865 866 867
		if (ov) {
			/* Insert branch. */
			uasm_l_split(&l, final_handler);
			uasm_il_b(&f, &r, label_split);
			if (uasm_insn_has_bdelay(relocs, split))
				uasm_i_nop(&f);
			else {
				uasm_copy_handler(relocs, labels,
						  split, split + 1, f);
				uasm_move_labels(labels, f, f + 1, -1);
				f++;
				split++;
			}
L
Linus Torvalds 已提交
868 869 870
		}

		/* Copy the rest of the handler. */
871
		uasm_copy_handler(relocs, labels, split, p, final_handler);
872 873
		final_len = (f - (final_handler + MIPS64_REFILL_INSNS)) +
			    (p - split);
L
Linus Torvalds 已提交
874
	}
875
#endif /* CONFIG_64BIT */
L
Linus Torvalds 已提交
876

877 878 879
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB refill handler (%u instructions).\n",
		 final_len);
L
Linus Torvalds 已提交
880

881
	memcpy((void *)ebase, final_handler, 0x100);
882 883

	dump_handler((u32 *)ebase, 64);
L
Linus Torvalds 已提交
884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900
}

/*
 * TLB load/store/modify handlers.
 *
 * Only the fastpath gets synthesized at runtime, the slowpath for
 * do_page_fault remains normal asm.
 */
extern void tlb_do_page_fault_0(void);
extern void tlb_do_page_fault_1(void);

/*
 * 128 instructions for the fastpath handler is generous and should
 * never be exceeded.
 */
#define FASTPATH_SIZE 128

901 902 903
u32 handle_tlbl[FASTPATH_SIZE] __cacheline_aligned;
u32 handle_tlbs[FASTPATH_SIZE] __cacheline_aligned;
u32 handle_tlbm[FASTPATH_SIZE] __cacheline_aligned;
L
Linus Torvalds 已提交
904

905
static void __cpuinit
906
iPTE_LW(u32 **p, unsigned int pte, unsigned int ptr)
L
Linus Torvalds 已提交
907 908 909 910
{
#ifdef CONFIG_SMP
# ifdef CONFIG_64BIT_PHYS_ADDR
	if (cpu_has_64bits)
911
		uasm_i_lld(p, pte, 0, ptr);
L
Linus Torvalds 已提交
912 913
	else
# endif
914
		UASM_i_LL(p, pte, 0, ptr);
L
Linus Torvalds 已提交
915 916 917
#else
# ifdef CONFIG_64BIT_PHYS_ADDR
	if (cpu_has_64bits)
918
		uasm_i_ld(p, pte, 0, ptr);
L
Linus Torvalds 已提交
919 920
	else
# endif
921
		UASM_i_LW(p, pte, 0, ptr);
L
Linus Torvalds 已提交
922 923 924
#endif
}

925
static void __cpuinit
926
iPTE_SW(u32 **p, struct uasm_reloc **r, unsigned int pte, unsigned int ptr,
927
	unsigned int mode)
L
Linus Torvalds 已提交
928
{
929 930 931 932
#ifdef CONFIG_64BIT_PHYS_ADDR
	unsigned int hwmode = mode & (_PAGE_VALID | _PAGE_DIRTY);
#endif

933
	uasm_i_ori(p, pte, pte, mode);
L
Linus Torvalds 已提交
934 935 936
#ifdef CONFIG_SMP
# ifdef CONFIG_64BIT_PHYS_ADDR
	if (cpu_has_64bits)
937
		uasm_i_scd(p, pte, 0, ptr);
L
Linus Torvalds 已提交
938 939
	else
# endif
940
		UASM_i_SC(p, pte, 0, ptr);
L
Linus Torvalds 已提交
941 942

	if (r10000_llsc_war())
943
		uasm_il_beqzl(p, r, pte, label_smp_pgtable_change);
L
Linus Torvalds 已提交
944
	else
945
		uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
L
Linus Torvalds 已提交
946 947 948

# ifdef CONFIG_64BIT_PHYS_ADDR
	if (!cpu_has_64bits) {
949 950 951 952 953 954 955
		/* no uasm_i_nop needed */
		uasm_i_ll(p, pte, sizeof(pte_t) / 2, ptr);
		uasm_i_ori(p, pte, pte, hwmode);
		uasm_i_sc(p, pte, sizeof(pte_t) / 2, ptr);
		uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
		/* no uasm_i_nop needed */
		uasm_i_lw(p, pte, 0, ptr);
L
Linus Torvalds 已提交
956
	} else
957
		uasm_i_nop(p);
L
Linus Torvalds 已提交
958
# else
959
	uasm_i_nop(p);
L
Linus Torvalds 已提交
960 961 962 963
# endif
#else
# ifdef CONFIG_64BIT_PHYS_ADDR
	if (cpu_has_64bits)
964
		uasm_i_sd(p, pte, 0, ptr);
L
Linus Torvalds 已提交
965 966
	else
# endif
967
		UASM_i_SW(p, pte, 0, ptr);
L
Linus Torvalds 已提交
968 969 970

# ifdef CONFIG_64BIT_PHYS_ADDR
	if (!cpu_has_64bits) {
971 972 973 974
		uasm_i_lw(p, pte, sizeof(pte_t) / 2, ptr);
		uasm_i_ori(p, pte, pte, hwmode);
		uasm_i_sw(p, pte, sizeof(pte_t) / 2, ptr);
		uasm_i_lw(p, pte, 0, ptr);
L
Linus Torvalds 已提交
975 976 977 978 979 980 981 982 983 984
	}
# endif
#endif
}

/*
 * Check if PTE is present, if not then jump to LABEL. PTR points to
 * the page table where this PTE is located, PTE will be re-loaded
 * with it's original value.
 */
985
static void __cpuinit
986
build_pte_present(u32 **p, struct uasm_reloc **r,
L
Linus Torvalds 已提交
987 988
		  unsigned int pte, unsigned int ptr, enum label_id lid)
{
989 990 991
	uasm_i_andi(p, pte, pte, _PAGE_PRESENT | _PAGE_READ);
	uasm_i_xori(p, pte, pte, _PAGE_PRESENT | _PAGE_READ);
	uasm_il_bnez(p, r, pte, lid);
992
	iPTE_LW(p, pte, ptr);
L
Linus Torvalds 已提交
993 994 995
}

/* Make PTE valid, store result in PTR. */
996
static void __cpuinit
997
build_make_valid(u32 **p, struct uasm_reloc **r, unsigned int pte,
L
Linus Torvalds 已提交
998 999
		 unsigned int ptr)
{
1000 1001 1002
	unsigned int mode = _PAGE_VALID | _PAGE_ACCESSED;

	iPTE_SW(p, r, pte, ptr, mode);
L
Linus Torvalds 已提交
1003 1004 1005 1006 1007 1008
}

/*
 * Check if PTE can be written to, if not branch to LABEL. Regardless
 * restore PTE with value from PTR when done.
 */
1009
static void __cpuinit
1010
build_pte_writable(u32 **p, struct uasm_reloc **r,
L
Linus Torvalds 已提交
1011 1012
		   unsigned int pte, unsigned int ptr, enum label_id lid)
{
1013 1014 1015
	uasm_i_andi(p, pte, pte, _PAGE_PRESENT | _PAGE_WRITE);
	uasm_i_xori(p, pte, pte, _PAGE_PRESENT | _PAGE_WRITE);
	uasm_il_bnez(p, r, pte, lid);
1016
	iPTE_LW(p, pte, ptr);
L
Linus Torvalds 已提交
1017 1018 1019 1020 1021
}

/* Make PTE writable, update software status bits as well, then store
 * at PTR.
 */
1022
static void __cpuinit
1023
build_make_write(u32 **p, struct uasm_reloc **r, unsigned int pte,
L
Linus Torvalds 已提交
1024 1025
		 unsigned int ptr)
{
1026 1027 1028 1029
	unsigned int mode = (_PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID
			     | _PAGE_DIRTY);

	iPTE_SW(p, r, pte, ptr, mode);
L
Linus Torvalds 已提交
1030 1031 1032 1033 1034 1035
}

/*
 * Check if PTE can be modified, if not branch to LABEL. Regardless
 * restore PTE with value from PTR when done.
 */
1036
static void __cpuinit
1037
build_pte_modifiable(u32 **p, struct uasm_reloc **r,
L
Linus Torvalds 已提交
1038 1039
		     unsigned int pte, unsigned int ptr, enum label_id lid)
{
1040 1041
	uasm_i_andi(p, pte, pte, _PAGE_WRITE);
	uasm_il_beqz(p, r, pte, lid);
1042
	iPTE_LW(p, pte, ptr);
L
Linus Torvalds 已提交
1043 1044
}

1045
#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
L
Linus Torvalds 已提交
1046 1047 1048 1049
/*
 * R3000 style TLB load/store/modify handlers.
 */

1050 1051 1052 1053
/*
 * This places the pte into ENTRYLO0 and writes it with tlbwi.
 * Then it returns.
 */
1054
static void __cpuinit
1055
build_r3000_pte_reload_tlbwi(u32 **p, unsigned int pte, unsigned int tmp)
L
Linus Torvalds 已提交
1056
{
1057 1058 1059 1060 1061
	uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
	uasm_i_mfc0(p, tmp, C0_EPC); /* cp0 delay */
	uasm_i_tlbwi(p);
	uasm_i_jr(p, tmp);
	uasm_i_rfe(p); /* branch delay */
L
Linus Torvalds 已提交
1062 1063 1064
}

/*
1065 1066 1067 1068
 * This places the pte into ENTRYLO0 and writes it with tlbwi
 * or tlbwr as appropriate.  This is because the index register
 * may have the probe fail bit set as a result of a trap on a
 * kseg2 access, i.e. without refill.  Then it returns.
L
Linus Torvalds 已提交
1069
 */
1070
static void __cpuinit
1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085
build_r3000_tlb_reload_write(u32 **p, struct uasm_label **l,
			     struct uasm_reloc **r, unsigned int pte,
			     unsigned int tmp)
{
	uasm_i_mfc0(p, tmp, C0_INDEX);
	uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
	uasm_il_bltz(p, r, tmp, label_r3000_write_probe_fail); /* cp0 delay */
	uasm_i_mfc0(p, tmp, C0_EPC); /* branch delay */
	uasm_i_tlbwi(p); /* cp0 delay */
	uasm_i_jr(p, tmp);
	uasm_i_rfe(p); /* branch delay */
	uasm_l_r3000_write_probe_fail(l, *p);
	uasm_i_tlbwr(p); /* cp0 delay */
	uasm_i_jr(p, tmp);
	uasm_i_rfe(p); /* branch delay */
L
Linus Torvalds 已提交
1086 1087
}

1088
static void __cpuinit
L
Linus Torvalds 已提交
1089 1090 1091 1092 1093
build_r3000_tlbchange_handler_head(u32 **p, unsigned int pte,
				   unsigned int ptr)
{
	long pgdc = (long)pgd_current;

1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105
	uasm_i_mfc0(p, pte, C0_BADVADDR);
	uasm_i_lui(p, ptr, uasm_rel_hi(pgdc)); /* cp0 delay */
	uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
	uasm_i_srl(p, pte, pte, 22); /* load delay */
	uasm_i_sll(p, pte, pte, 2);
	uasm_i_addu(p, ptr, ptr, pte);
	uasm_i_mfc0(p, pte, C0_CONTEXT);
	uasm_i_lw(p, ptr, 0, ptr); /* cp0 delay */
	uasm_i_andi(p, pte, pte, 0xffc); /* load delay */
	uasm_i_addu(p, ptr, ptr, pte);
	uasm_i_lw(p, pte, 0, ptr);
	uasm_i_tlbp(p); /* load delay */
L
Linus Torvalds 已提交
1106 1107
}

1108
static void __cpuinit build_r3000_tlb_load_handler(void)
L
Linus Torvalds 已提交
1109 1110
{
	u32 *p = handle_tlbl;
1111 1112
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
L
Linus Torvalds 已提交
1113 1114 1115 1116 1117 1118

	memset(handle_tlbl, 0, sizeof(handle_tlbl));
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	build_r3000_tlbchange_handler_head(&p, K0, K1);
1119
	build_pte_present(&p, &r, K0, K1, label_nopage_tlbl);
1120
	uasm_i_nop(&p); /* load delay */
L
Linus Torvalds 已提交
1121
	build_make_valid(&p, &r, K0, K1);
1122
	build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
L
Linus Torvalds 已提交
1123

1124 1125 1126
	uasm_l_nopage_tlbl(&l, p);
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
1127 1128 1129 1130

	if ((p - handle_tlbl) > FASTPATH_SIZE)
		panic("TLB load handler fastpath space exceeded");

1131 1132 1133
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbl));
L
Linus Torvalds 已提交
1134

1135
	dump_handler(handle_tlbl, ARRAY_SIZE(handle_tlbl));
L
Linus Torvalds 已提交
1136 1137
}

1138
static void __cpuinit build_r3000_tlb_store_handler(void)
L
Linus Torvalds 已提交
1139 1140
{
	u32 *p = handle_tlbs;
1141 1142
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
L
Linus Torvalds 已提交
1143 1144 1145 1146 1147 1148

	memset(handle_tlbs, 0, sizeof(handle_tlbs));
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	build_r3000_tlbchange_handler_head(&p, K0, K1);
1149
	build_pte_writable(&p, &r, K0, K1, label_nopage_tlbs);
1150
	uasm_i_nop(&p); /* load delay */
L
Linus Torvalds 已提交
1151
	build_make_write(&p, &r, K0, K1);
1152
	build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
L
Linus Torvalds 已提交
1153

1154 1155 1156
	uasm_l_nopage_tlbs(&l, p);
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
1157 1158 1159 1160

	if ((p - handle_tlbs) > FASTPATH_SIZE)
		panic("TLB store handler fastpath space exceeded");

1161 1162 1163
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbs));
L
Linus Torvalds 已提交
1164

1165
	dump_handler(handle_tlbs, ARRAY_SIZE(handle_tlbs));
L
Linus Torvalds 已提交
1166 1167
}

1168
static void __cpuinit build_r3000_tlb_modify_handler(void)
L
Linus Torvalds 已提交
1169 1170
{
	u32 *p = handle_tlbm;
1171 1172
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
L
Linus Torvalds 已提交
1173 1174 1175 1176 1177 1178

	memset(handle_tlbm, 0, sizeof(handle_tlbm));
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	build_r3000_tlbchange_handler_head(&p, K0, K1);
1179
	build_pte_modifiable(&p, &r, K0, K1, label_nopage_tlbm);
1180
	uasm_i_nop(&p); /* load delay */
L
Linus Torvalds 已提交
1181
	build_make_write(&p, &r, K0, K1);
1182
	build_r3000_pte_reload_tlbwi(&p, K0, K1);
L
Linus Torvalds 已提交
1183

1184 1185 1186
	uasm_l_nopage_tlbm(&l, p);
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
1187 1188 1189 1190

	if ((p - handle_tlbm) > FASTPATH_SIZE)
		panic("TLB modify handler fastpath space exceeded");

1191 1192 1193
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbm));
L
Linus Torvalds 已提交
1194

1195
	dump_handler(handle_tlbm, ARRAY_SIZE(handle_tlbm));
L
Linus Torvalds 已提交
1196
}
1197
#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
L
Linus Torvalds 已提交
1198 1199 1200 1201

/*
 * R4000 style TLB load/store/modify handlers.
 */
1202
static void __cpuinit
1203 1204
build_r4000_tlbchange_handler_head(u32 **p, struct uasm_label **l,
				   struct uasm_reloc **r, unsigned int pte,
L
Linus Torvalds 已提交
1205 1206
				   unsigned int ptr)
{
1207
#ifdef CONFIG_64BIT
L
Linus Torvalds 已提交
1208 1209 1210 1211 1212
	build_get_pmde64(p, l, r, pte, ptr); /* get pmd in ptr */
#else
	build_get_pgde32(p, pte, ptr); /* get pgd in ptr */
#endif

D
David Daney 已提交
1213 1214 1215 1216 1217 1218 1219 1220 1221
#ifdef CONFIG_HUGETLB_PAGE
	/*
	 * For huge tlb entries, pmd doesn't contain an address but
	 * instead contains the tlb pte. Check the PAGE_HUGE bit and
	 * see if we need to jump to huge tlb processing.
	 */
	build_is_huge_pte(p, r, pte, ptr, label_tlb_huge_update);
#endif

1222 1223 1224 1225 1226
	UASM_i_MFC0(p, pte, C0_BADVADDR);
	UASM_i_LW(p, ptr, 0, ptr);
	UASM_i_SRL(p, pte, pte, PAGE_SHIFT + PTE_ORDER - PTE_T_LOG2);
	uasm_i_andi(p, pte, pte, (PTRS_PER_PTE - 1) << PTE_T_LOG2);
	UASM_i_ADDU(p, ptr, ptr, pte);
L
Linus Torvalds 已提交
1227 1228

#ifdef CONFIG_SMP
1229 1230
	uasm_l_smp_pgtable_change(l, *p);
#endif
1231
	iPTE_LW(p, pte, ptr); /* get even pte */
1232 1233
	if (!m4kc_tlbp_war())
		build_tlb_probe_entry(p);
L
Linus Torvalds 已提交
1234 1235
}

1236
static void __cpuinit
1237 1238
build_r4000_tlbchange_handler_tail(u32 **p, struct uasm_label **l,
				   struct uasm_reloc **r, unsigned int tmp,
L
Linus Torvalds 已提交
1239 1240
				   unsigned int ptr)
{
1241 1242
	uasm_i_ori(p, ptr, ptr, sizeof(pte_t));
	uasm_i_xori(p, ptr, ptr, sizeof(pte_t));
L
Linus Torvalds 已提交
1243 1244
	build_update_entries(p, tmp, ptr);
	build_tlb_write_entry(p, l, r, tlb_indexed);
1245 1246
	uasm_l_leave(l, *p);
	uasm_i_eret(p); /* return from trap */
L
Linus Torvalds 已提交
1247

1248
#ifdef CONFIG_64BIT
L
Linus Torvalds 已提交
1249 1250 1251 1252
	build_get_pgd_vmalloc64(p, l, r, tmp, ptr);
#endif
}

1253
static void __cpuinit build_r4000_tlb_load_handler(void)
L
Linus Torvalds 已提交
1254 1255
{
	u32 *p = handle_tlbl;
1256 1257
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
L
Linus Torvalds 已提交
1258 1259 1260 1261 1262 1263

	memset(handle_tlbl, 0, sizeof(handle_tlbl));
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	if (bcm1250_m3_war()) {
1264 1265 1266 1267 1268 1269
		UASM_i_MFC0(&p, K0, C0_BADVADDR);
		UASM_i_MFC0(&p, K1, C0_ENTRYHI);
		uasm_i_xor(&p, K0, K0, K1);
		UASM_i_SRL(&p, K0, K0, PAGE_SHIFT + 1);
		uasm_il_bnez(&p, &r, K0, label_leave);
		/* No need for uasm_i_nop */
L
Linus Torvalds 已提交
1270 1271 1272
	}

	build_r4000_tlbchange_handler_head(&p, &l, &r, K0, K1);
1273
	build_pte_present(&p, &r, K0, K1, label_nopage_tlbl);
1274 1275
	if (m4kc_tlbp_war())
		build_tlb_probe_entry(&p);
L
Linus Torvalds 已提交
1276 1277 1278
	build_make_valid(&p, &r, K0, K1);
	build_r4000_tlbchange_handler_tail(&p, &l, &r, K0, K1);

D
David Daney 已提交
1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291
#ifdef CONFIG_HUGETLB_PAGE
	/*
	 * This is the entry point when build_r4000_tlbchange_handler_head
	 * spots a huge page.
	 */
	uasm_l_tlb_huge_update(&l, p);
	iPTE_LW(&p, K0, K1);
	build_pte_present(&p, &r, K0, K1, label_nopage_tlbl);
	build_tlb_probe_entry(&p);
	uasm_i_ori(&p, K0, K0, (_PAGE_ACCESSED | _PAGE_VALID));
	build_huge_handler_tail(&p, &r, &l, K0, K1);
#endif

1292 1293 1294
	uasm_l_nopage_tlbl(&l, p);
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
1295 1296 1297 1298

	if ((p - handle_tlbl) > FASTPATH_SIZE)
		panic("TLB load handler fastpath space exceeded");

1299 1300 1301
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbl));
L
Linus Torvalds 已提交
1302

1303
	dump_handler(handle_tlbl, ARRAY_SIZE(handle_tlbl));
L
Linus Torvalds 已提交
1304 1305
}

1306
static void __cpuinit build_r4000_tlb_store_handler(void)
L
Linus Torvalds 已提交
1307 1308
{
	u32 *p = handle_tlbs;
1309 1310
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
L
Linus Torvalds 已提交
1311 1312 1313 1314 1315 1316

	memset(handle_tlbs, 0, sizeof(handle_tlbs));
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	build_r4000_tlbchange_handler_head(&p, &l, &r, K0, K1);
1317
	build_pte_writable(&p, &r, K0, K1, label_nopage_tlbs);
1318 1319
	if (m4kc_tlbp_war())
		build_tlb_probe_entry(&p);
L
Linus Torvalds 已提交
1320 1321 1322
	build_make_write(&p, &r, K0, K1);
	build_r4000_tlbchange_handler_tail(&p, &l, &r, K0, K1);

D
David Daney 已提交
1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336
#ifdef CONFIG_HUGETLB_PAGE
	/*
	 * This is the entry point when
	 * build_r4000_tlbchange_handler_head spots a huge page.
	 */
	uasm_l_tlb_huge_update(&l, p);
	iPTE_LW(&p, K0, K1);
	build_pte_writable(&p, &r, K0, K1, label_nopage_tlbs);
	build_tlb_probe_entry(&p);
	uasm_i_ori(&p, K0, K0,
		   _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
	build_huge_handler_tail(&p, &r, &l, K0, K1);
#endif

1337 1338 1339
	uasm_l_nopage_tlbs(&l, p);
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
1340 1341 1342 1343

	if ((p - handle_tlbs) > FASTPATH_SIZE)
		panic("TLB store handler fastpath space exceeded");

1344 1345 1346
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbs));
L
Linus Torvalds 已提交
1347

1348
	dump_handler(handle_tlbs, ARRAY_SIZE(handle_tlbs));
L
Linus Torvalds 已提交
1349 1350
}

1351
static void __cpuinit build_r4000_tlb_modify_handler(void)
L
Linus Torvalds 已提交
1352 1353
{
	u32 *p = handle_tlbm;
1354 1355
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
L
Linus Torvalds 已提交
1356 1357 1358 1359 1360 1361

	memset(handle_tlbm, 0, sizeof(handle_tlbm));
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	build_r4000_tlbchange_handler_head(&p, &l, &r, K0, K1);
1362
	build_pte_modifiable(&p, &r, K0, K1, label_nopage_tlbm);
1363 1364
	if (m4kc_tlbp_war())
		build_tlb_probe_entry(&p);
L
Linus Torvalds 已提交
1365 1366 1367 1368
	/* Present and writable bits set, set accessed and dirty bits. */
	build_make_write(&p, &r, K0, K1);
	build_r4000_tlbchange_handler_tail(&p, &l, &r, K0, K1);

D
David Daney 已提交
1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382
#ifdef CONFIG_HUGETLB_PAGE
	/*
	 * This is the entry point when
	 * build_r4000_tlbchange_handler_head spots a huge page.
	 */
	uasm_l_tlb_huge_update(&l, p);
	iPTE_LW(&p, K0, K1);
	build_pte_modifiable(&p, &r, K0, K1, label_nopage_tlbm);
	build_tlb_probe_entry(&p);
	uasm_i_ori(&p, K0, K0,
		   _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
	build_huge_handler_tail(&p, &r, &l, K0, K1);
#endif

1383 1384 1385
	uasm_l_nopage_tlbm(&l, p);
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
1386 1387 1388 1389

	if ((p - handle_tlbm) > FASTPATH_SIZE)
		panic("TLB modify handler fastpath space exceeded");

1390 1391 1392
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbm));
1393

1394
	dump_handler(handle_tlbm, ARRAY_SIZE(handle_tlbm));
L
Linus Torvalds 已提交
1395 1396
}

1397
void __cpuinit build_tlb_refill_handler(void)
L
Linus Torvalds 已提交
1398 1399 1400 1401 1402 1403 1404 1405
{
	/*
	 * The refill handler is generated per-CPU, multi-node systems
	 * may have local storage for it. The other handlers are only
	 * needed once.
	 */
	static int run_once = 0;

1406
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
1407 1408 1409 1410 1411 1412 1413
	case CPU_R2000:
	case CPU_R3000:
	case CPU_R3000A:
	case CPU_R3081E:
	case CPU_TX3912:
	case CPU_TX3922:
	case CPU_TX3927:
1414
#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
L
Linus Torvalds 已提交
1415 1416 1417 1418 1419 1420 1421
		build_r3000_tlb_refill_handler();
		if (!run_once) {
			build_r3000_tlb_load_handler();
			build_r3000_tlb_store_handler();
			build_r3000_tlb_modify_handler();
			run_once++;
		}
1422 1423 1424
#else
		panic("No R3000 TLB refill handler");
#endif
L
Linus Torvalds 已提交
1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445
		break;

	case CPU_R6000:
	case CPU_R6000A:
		panic("No R6000 TLB refill handler yet");
		break;

	case CPU_R8000:
		panic("No R8000 TLB refill handler yet");
		break;

	default:
		build_r4000_tlb_refill_handler();
		if (!run_once) {
			build_r4000_tlb_load_handler();
			build_r4000_tlb_store_handler();
			build_r4000_tlb_modify_handler();
			run_once++;
		}
	}
}
1446

1447
void __cpuinit flush_tlb_handlers(void)
1448
{
1449
	local_flush_icache_range((unsigned long)handle_tlbl,
1450
			   (unsigned long)handle_tlbl + sizeof(handle_tlbl));
1451
	local_flush_icache_range((unsigned long)handle_tlbs,
1452
			   (unsigned long)handle_tlbs + sizeof(handle_tlbs));
1453
	local_flush_icache_range((unsigned long)handle_tlbm,
1454 1455
			   (unsigned long)handle_tlbm + sizeof(handle_tlbm));
}