i915_drv.h 38.1 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33
#include "i915_reg.h"
J
Jesse Barnes 已提交
34
#include "intel_bios.h"
35
#include "intel_ringbuffer.h"
36
#include <linux/io-mapping.h>
37
#include <linux/i2c.h>
38
#include <drm/intel-gtt.h>
39

L
Linus Torvalds 已提交
40 41 42 43 44 45 46
/* General customization:
 */

#define DRIVER_AUTHOR		"Tungsten Graphics, Inc."

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
47
#define DRIVER_DATE		"20080730"
L
Linus Torvalds 已提交
48

49 50 51 52 53
enum pipe {
	PIPE_A = 0,
	PIPE_B,
};

54 55 56 57 58
enum plane {
	PLANE_A = 0,
	PLANE_B,
};

59 60
#define I915_NUM_PIPE	2

61 62
#define I915_GEM_GPU_DOMAINS	(~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))

L
Linus Torvalds 已提交
63 64 65
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
66 67
 * 1.2: Add Power Management
 * 1.3: Add vblank support
68
 * 1.4: Fix cmdbuffer path, add heap destroy
69
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
70 71
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
72 73
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
74
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
75 76
#define DRIVER_PATCHLEVEL	0

77 78 79
#define WATCH_COHERENCY	0
#define WATCH_EXEC	0
#define WATCH_RELOC	0
80
#define WATCH_LISTS	0
81 82
#define WATCH_PWRITE	0

83 84 85 86 87 88 89 90 91 92 93 94
#define I915_GEM_PHYS_CURSOR_0 1
#define I915_GEM_PHYS_CURSOR_1 2
#define I915_GEM_PHYS_OVERLAY_REGS 3
#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)

struct drm_i915_gem_phys_object {
	int id;
	struct page **page_list;
	drm_dma_handle_t *handle;
	struct drm_gem_object *cur_obj;
};

L
Linus Torvalds 已提交
95 96 97 98 99
struct mem_block {
	struct mem_block *next;
	struct mem_block *prev;
	int start;
	int size;
100
	struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
L
Linus Torvalds 已提交
101 102
};

103 104 105 106 107
struct opregion_header;
struct opregion_acpi;
struct opregion_swsci;
struct opregion_asle;

108 109 110 111 112
struct intel_opregion {
	struct opregion_header *header;
	struct opregion_acpi *acpi;
	struct opregion_swsci *swsci;
	struct opregion_asle *asle;
113
	void *vbt;
114
};
115
#define OPREGION_SIZE            (8*1024)
116

117 118 119
struct intel_overlay;
struct intel_overlay_error_state;

120 121 122 123
struct drm_i915_master_private {
	drm_local_map_t *sarea;
	struct _drm_i915_sarea *sarea_priv;
};
124 125 126 127
#define I915_FENCE_REG_NONE -1

struct drm_i915_fence_reg {
	struct drm_gem_object *obj;
128
	struct list_head lru_list;
C
Chris Wilson 已提交
129
	bool gpu;
130
};
131

132
struct sdvo_device_mapping {
C
Chris Wilson 已提交
133
	u8 initialized;
134 135 136
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
137 138
	u8 i2c_pin;
	u8 i2c_speed;
139
	u8 ddc_pin;
140 141
};

142 143 144 145 146 147 148 149 150
struct drm_i915_error_state {
	u32 eir;
	u32 pgtbl_er;
	u32 pipeastat;
	u32 pipebstat;
	u32 ipeir;
	u32 ipehr;
	u32 instdone;
	u32 acthd;
151 152 153 154 155 156
	u32 error; /* gen6+ */
	u32 bcs_acthd; /* gen6+ blt engine */
	u32 bcs_ipehr;
	u32 bcs_ipeir;
	u32 bcs_instdone;
	u32 bcs_seqno;
157 158 159 160 161
	u32 vcs_acthd; /* gen6+ bsd engine */
	u32 vcs_ipehr;
	u32 vcs_ipeir;
	u32 vcs_instdone;
	u32 vcs_seqno;
162 163 164 165
	u32 instpm;
	u32 instps;
	u32 instdone1;
	u32 seqno;
166
	u64 bbaddr;
167
	struct timeval time;
168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184
	struct drm_i915_error_object {
		int page_count;
		u32 gtt_offset;
		u32 *pages[0];
	} *ringbuffer, *batchbuffer[2];
	struct drm_i915_error_buffer {
		size_t size;
		u32 name;
		u32 seqno;
		u32 gtt_offset;
		u32 read_domains;
		u32 write_domain;
		u32 fence_reg;
		s32 pinned:2;
		u32 tiling:2;
		u32 dirty:1;
		u32 purgeable:1;
185
		u32 ring:4;
186 187
	} *active_bo;
	u32 active_bo_count;
188
	struct intel_overlay_error_state *overlay;
189 190
};

191 192
struct drm_i915_display_funcs {
	void (*dpms)(struct drm_crtc *crtc, int mode);
193
	bool (*fbc_enabled)(struct drm_device *dev);
194 195 196 197 198
	void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
	void (*disable_fbc)(struct drm_device *dev);
	int (*get_display_clock_speed)(struct drm_device *dev);
	int (*get_fifo_size)(struct drm_device *dev, int plane);
	void (*update_wm)(struct drm_device *dev, int planea_clock,
199 200
			  int planeb_clock, int sr_hdisplay, int sr_htotal,
			  int pixel_size);
201 202 203 204 205 206 207 208
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
	/* clock gating init */
};

209
struct intel_device_info {
210
	u8 gen;
211
	u8 is_mobile : 1;
212
	u8 is_i85x : 1;
213 214 215 216 217 218
	u8 is_i915g : 1;
	u8 is_i945gm : 1;
	u8 is_g33 : 1;
	u8 need_gfx_hws : 1;
	u8 is_g4x : 1;
	u8 is_pineview : 1;
219 220
	u8 is_broadwater : 1;
	u8 is_crestline : 1;
221 222 223 224
	u8 has_fbc : 1;
	u8 has_rc6 : 1;
	u8 has_pipe_cxsr : 1;
	u8 has_hotplug : 1;
225
	u8 cursor_needs_physical : 1;
226 227
	u8 has_overlay : 1;
	u8 overlay_needs_physical : 1;
228
	u8 supports_tv : 1;
229
	u8 has_bsd_ring : 1;
230
	u8 has_blt_ring : 1;
231 232
};

233
enum no_fbc_reason {
C
Chris Wilson 已提交
234
	FBC_NO_OUTPUT, /* no outputs enabled to compress */
235 236 237 238 239
	FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
	FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
	FBC_MODE_TOO_LARGE, /* mode too large for compression */
	FBC_BAD_PLANE, /* fbc not supported on plane */
	FBC_NOT_TILED, /* buffer not tiled */
240
	FBC_MULTIPLE_PIPES, /* more than one pipe active */
241 242
};

243 244 245 246 247
enum intel_pch {
	PCH_IBX,	/* Ibexpeak PCH */
	PCH_CPT,	/* Cougarpoint PCH */
};

248 249
#define QUIRK_PIPEA_FORCE (1<<0)

250
struct intel_fbdev;
251

L
Linus Torvalds 已提交
252
typedef struct drm_i915_private {
253 254
	struct drm_device *dev;

255 256
	const struct intel_device_info *info;

257 258
	int has_gem;

259
	void __iomem *regs;
L
Linus Torvalds 已提交
260

261 262
	struct intel_gmbus {
		struct i2c_adapter adapter;
C
Chris Wilson 已提交
263 264
		struct i2c_adapter *force_bit;
		u32 reg0;
265 266
	} *gmbus;

267
	struct pci_dev *bridge_dev;
268
	struct intel_ring_buffer render_ring;
269
	struct intel_ring_buffer bsd_ring;
270
	struct intel_ring_buffer blt_ring;
271
	uint32_t next_seqno;
L
Linus Torvalds 已提交
272

273
	drm_dma_handle_t *status_page_dmah;
274
	void *seqno_page;
L
Linus Torvalds 已提交
275
	dma_addr_t dma_status_page;
276
	uint32_t counter;
277
	unsigned int seqno_gfx_addr;
278
	drm_local_map_t hws_map;
279
	struct drm_gem_object *seqno_obj;
280
	struct drm_gem_object *pwrctx;
281
	struct drm_gem_object *renderctx;
L
Linus Torvalds 已提交
282

J
Jesse Barnes 已提交
283 284
	struct resource mch_res;

285
	unsigned int cpp;
L
Linus Torvalds 已提交
286 287 288 289 290 291 292
	int back_offset;
	int front_offset;
	int current_page;
	int page_flipping;

	wait_queue_head_t irq_queue;
	atomic_t irq_received;
293 294
	/** Protects user_irq_refcount and irq_mask_reg */
	spinlock_t user_irq_lock;
295
	u32 trace_irq_seqno;
296 297
	/** Cached value of IMR to avoid reads in updating the bitfield */
	u32 irq_mask_reg;
298
	u32 pipestat[2];
299
	/** splitted irq regs for graphics and display engine on Ironlake,
300 301 302 303
	    irq_mask_reg is still used for display irq. */
	u32 gt_irq_mask_reg;
	u32 gt_irq_enable_reg;
	u32 de_irq_enable_reg;
304 305
	u32 pch_irq_mask_reg;
	u32 pch_irq_enable_reg;
L
Linus Torvalds 已提交
306

307 308 309
	u32 hotplug_supported_mask;
	struct work_struct hotplug_work;

L
Linus Torvalds 已提交
310 311 312
	int tex_lru_log_granularity;
	int allow_batchbuffer;
	struct mem_block *agp_heap;
D
Dave Airlie 已提交
313
	unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
314
	int vblank_pipe;
315
	int num_pipe;
316

B
Ben Gamari 已提交
317
	/* For hangcheck timer */
318
#define DRM_I915_HANGCHECK_PERIOD 250 /* in ms */
B
Ben Gamari 已提交
319 320 321
	struct timer_list hangcheck_timer;
	int hangcheck_count;
	uint32_t last_acthd;
322 323
	uint32_t last_instdone;
	uint32_t last_instdone1;
B
Ben Gamari 已提交
324

325 326
	unsigned long cfb_size;
	unsigned long cfb_pitch;
C
Chris Wilson 已提交
327
	unsigned long cfb_offset;
328 329
	int cfb_fence;
	int cfb_plane;
C
Chris Wilson 已提交
330
	int cfb_y;
331

J
Jesse Barnes 已提交
332 333
	int irq_enabled;

334 335
	struct intel_opregion opregion;

336 337 338
	/* overlay */
	struct intel_overlay *overlay;

J
Jesse Barnes 已提交
339
	/* LVDS info */
340
	int backlight_level;  /* restore backlight to this value */
J
Jesse Barnes 已提交
341
	struct drm_display_mode *panel_fixed_mode;
342 343
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
J
Jesse Barnes 已提交
344 345

	/* Feature bits from the VBIOS */
346 347 348 349
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int lvds_vbt:1;
	unsigned int int_crt_support:1;
350 351
	unsigned int lvds_use_ssc:1;
	int lvds_ssc_freq;
352
	struct {
353 354 355 356 357 358 359 360 361
		int rate;
		int lanes;
		int preemphasis;
		int vswing;

		bool initialized;
		bool support;
		int bpp;
		struct edp_power_seq pps;
362
	} edp;
J
Jesse Barnes 已提交
363
	bool no_aux_handshake;
J
Jesse Barnes 已提交
364

365 366
	struct notifier_block lid_notifier;

367
	int crt_ddc_pin;
368 369 370 371
	struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
	int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
	int num_fence_regs; /* 8 on pre-965, 16 otherwise */

372
	unsigned int fsb_freq, mem_freq, is_ddr3;
373

374 375
	spinlock_t error_lock;
	struct drm_i915_error_state *first_error;
376
	struct work_struct error_work;
377
	struct completion error_completion;
378
	struct workqueue_struct *wq;
379

380 381 382
	/* Display functions */
	struct drm_i915_display_funcs display;

383 384 385
	/* PCH chipset type */
	enum intel_pch pch_type;

386 387
	unsigned long quirks;

J
Jesse Barnes 已提交
388
	/* Register state */
389
	bool modeset_on_lid;
J
Jesse Barnes 已提交
390 391 392
	u8 saveLBB;
	u32 saveDSPACNTR;
	u32 saveDSPBCNTR;
393
	u32 saveDSPARB;
394
	u32 saveHWS;
J
Jesse Barnes 已提交
395 396 397 398 399 400 401 402 403 404 405 406 407 408 409
	u32 savePIPEACONF;
	u32 savePIPEBCONF;
	u32 savePIPEASRC;
	u32 savePIPEBSRC;
	u32 saveFPA0;
	u32 saveFPA1;
	u32 saveDPLL_A;
	u32 saveDPLL_A_MD;
	u32 saveHTOTAL_A;
	u32 saveHBLANK_A;
	u32 saveHSYNC_A;
	u32 saveVTOTAL_A;
	u32 saveVBLANK_A;
	u32 saveVSYNC_A;
	u32 saveBCLRPAT_A;
410
	u32 saveTRANSACONF;
411 412 413 414 415 416
	u32 saveTRANS_HTOTAL_A;
	u32 saveTRANS_HBLANK_A;
	u32 saveTRANS_HSYNC_A;
	u32 saveTRANS_VTOTAL_A;
	u32 saveTRANS_VBLANK_A;
	u32 saveTRANS_VSYNC_A;
417
	u32 savePIPEASTAT;
J
Jesse Barnes 已提交
418 419 420
	u32 saveDSPASTRIDE;
	u32 saveDSPASIZE;
	u32 saveDSPAPOS;
421
	u32 saveDSPAADDR;
J
Jesse Barnes 已提交
422 423 424
	u32 saveDSPASURF;
	u32 saveDSPATILEOFF;
	u32 savePFIT_PGM_RATIOS;
425
	u32 saveBLC_HIST_CTL;
J
Jesse Barnes 已提交
426 427
	u32 saveBLC_PWM_CTL;
	u32 saveBLC_PWM_CTL2;
428 429
	u32 saveBLC_CPU_PWM_CTL;
	u32 saveBLC_CPU_PWM_CTL2;
J
Jesse Barnes 已提交
430 431 432 433 434 435 436 437 438 439 440
	u32 saveFPB0;
	u32 saveFPB1;
	u32 saveDPLL_B;
	u32 saveDPLL_B_MD;
	u32 saveHTOTAL_B;
	u32 saveHBLANK_B;
	u32 saveHSYNC_B;
	u32 saveVTOTAL_B;
	u32 saveVBLANK_B;
	u32 saveVSYNC_B;
	u32 saveBCLRPAT_B;
441
	u32 saveTRANSBCONF;
442 443 444 445 446 447
	u32 saveTRANS_HTOTAL_B;
	u32 saveTRANS_HBLANK_B;
	u32 saveTRANS_HSYNC_B;
	u32 saveTRANS_VTOTAL_B;
	u32 saveTRANS_VBLANK_B;
	u32 saveTRANS_VSYNC_B;
448
	u32 savePIPEBSTAT;
J
Jesse Barnes 已提交
449 450 451
	u32 saveDSPBSTRIDE;
	u32 saveDSPBSIZE;
	u32 saveDSPBPOS;
452
	u32 saveDSPBADDR;
J
Jesse Barnes 已提交
453 454
	u32 saveDSPBSURF;
	u32 saveDSPBTILEOFF;
455 456 457
	u32 saveVGA0;
	u32 saveVGA1;
	u32 saveVGA_PD;
J
Jesse Barnes 已提交
458 459 460
	u32 saveVGACNTRL;
	u32 saveADPA;
	u32 saveLVDS;
461 462
	u32 savePP_ON_DELAYS;
	u32 savePP_OFF_DELAYS;
J
Jesse Barnes 已提交
463 464 465 466 467 468
	u32 saveDVOA;
	u32 saveDVOB;
	u32 saveDVOC;
	u32 savePP_ON;
	u32 savePP_OFF;
	u32 savePP_CONTROL;
469
	u32 savePP_DIVISOR;
J
Jesse Barnes 已提交
470 471 472
	u32 savePFIT_CONTROL;
	u32 save_palette_a[256];
	u32 save_palette_b[256];
473
	u32 saveDPFC_CB_BASE;
J
Jesse Barnes 已提交
474 475 476 477
	u32 saveFBC_CFB_BASE;
	u32 saveFBC_LL_BASE;
	u32 saveFBC_CONTROL;
	u32 saveFBC_CONTROL2;
478 479 480
	u32 saveIER;
	u32 saveIIR;
	u32 saveIMR;
481 482 483 484 485 486
	u32 saveDEIER;
	u32 saveDEIMR;
	u32 saveGTIER;
	u32 saveGTIMR;
	u32 saveFDI_RXA_IMR;
	u32 saveFDI_RXB_IMR;
487 488
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
489 490 491 492 493
	u32 saveSWF0[16];
	u32 saveSWF1[16];
	u32 saveSWF2[3];
	u8 saveMSR;
	u8 saveSR[8];
494
	u8 saveGR[25];
J
Jesse Barnes 已提交
495
	u8 saveAR_INDEX;
496
	u8 saveAR[21];
J
Jesse Barnes 已提交
497
	u8 saveDACMASK;
498
	u8 saveCR[37];
499
	uint64_t saveFENCE[16];
500 501 502 503 504 505 506
	u32 saveCURACNTR;
	u32 saveCURAPOS;
	u32 saveCURABASE;
	u32 saveCURBCNTR;
	u32 saveCURBPOS;
	u32 saveCURBBASE;
	u32 saveCURSIZE;
507 508 509 510 511 512 513 514 515 516 517
	u32 saveDP_B;
	u32 saveDP_C;
	u32 saveDP_D;
	u32 savePIPEA_GMCH_DATA_M;
	u32 savePIPEB_GMCH_DATA_M;
	u32 savePIPEA_GMCH_DATA_N;
	u32 savePIPEB_GMCH_DATA_N;
	u32 savePIPEA_DP_LINK_M;
	u32 savePIPEB_DP_LINK_M;
	u32 savePIPEA_DP_LINK_N;
	u32 savePIPEB_DP_LINK_N;
518 519 520 521 522 523 524 525 526 527
	u32 saveFDI_RXA_CTL;
	u32 saveFDI_TXA_CTL;
	u32 saveFDI_RXB_CTL;
	u32 saveFDI_TXB_CTL;
	u32 savePFA_CTL_1;
	u32 savePFB_CTL_1;
	u32 savePFA_WIN_SZ;
	u32 savePFB_WIN_SZ;
	u32 savePFA_WIN_POS;
	u32 savePFB_WIN_POS;
528 529 530 531 532 533 534 535 536 537
	u32 savePCH_DREF_CONTROL;
	u32 saveDISP_ARB_CTL;
	u32 savePIPEA_DATA_M1;
	u32 savePIPEA_DATA_N1;
	u32 savePIPEA_LINK_M1;
	u32 savePIPEA_LINK_N1;
	u32 savePIPEB_DATA_M1;
	u32 savePIPEB_DATA_N1;
	u32 savePIPEB_LINK_M1;
	u32 savePIPEB_LINK_N1;
538
	u32 saveMCHBAR_RENDER_STANDBY;
539 540

	struct {
541 542 543 544 545
		/** Bridge to intel-gtt-ko */
		struct intel_gtt *gtt;
		/** Memory allocator for GTT stolen memory */
		struct drm_mm vram;
		/** Memory allocator for GTT */
546
		struct drm_mm gtt_space;
547 548
		/** End of mappable part of GTT */
		unsigned long gtt_mappable_end;
549

550
		struct io_mapping *gtt_mapping;
551
		int gtt_mtrr;
552

553
		struct shrinker inactive_shrinker;
554

555 556 557 558 559 560 561 562 563 564 565
		/**
		 * List of objects currently involved in rendering.
		 *
		 * Includes buffers having the contents of their GPU caches
		 * flushed, not necessarily primitives.  last_rendering_seqno
		 * represents when the rendering involved will be completed.
		 *
		 * A reference is held on the buffer while on this list.
		 */
		struct list_head active_list;

566 567 568 569 570
		/**
		 * List of objects which are not in the ringbuffer but which
		 * still have a write_domain which needs to be flushed before
		 * unbinding.
		 *
571 572
		 * last_rendering_seqno is 0 while an object is in this list.
		 *
573 574 575 576 577 578 579 580
		 * A reference is held on the buffer while on this list.
		 */
		struct list_head flushing_list;

		/**
		 * LRU list of objects which are not in the ringbuffer and
		 * are ready to unbind, but are still in the GTT.
		 *
581 582
		 * last_rendering_seqno is 0 while an object is in this list.
		 *
583 584 585 586 587 588
		 * A reference is not held on the buffer while on this list,
		 * as merely being GTT-bound shouldn't prevent its being
		 * freed, and we'll pull it off the list in the free path.
		 */
		struct list_head inactive_list;

C
Chris Wilson 已提交
589 590 591 592 593 594
		/**
		 * LRU list of objects which are not in the ringbuffer but
		 * are still pinned in the GTT.
		 */
		struct list_head pinned_list;

595 596 597
		/** LRU list of objects with fence regs on them. */
		struct list_head fence_list;

598 599 600 601 602 603 604 605
		/**
		 * List of objects currently pending being freed.
		 *
		 * These objects are no longer in use, but due to a signal
		 * we were prevented from freeing them at the appointed time.
		 */
		struct list_head deferred_free_list;

606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631
		/**
		 * We leave the user IRQ off as much as possible,
		 * but this means that requests will finish and never
		 * be retired once the system goes idle. Set a timer to
		 * fire periodically while the ring is running. When it
		 * fires, go retire requests.
		 */
		struct delayed_work retire_work;

		/**
		 * Flag if the X Server, and thus DRM, is not currently in
		 * control of the device.
		 *
		 * This is set between LeaveVT and EnterVT.  It needs to be
		 * replaced with a semaphore.  It also needs to be
		 * transitioned away from for kernel modesetting.
		 */
		int suspended;

		/**
		 * Flag if the hardware appears to be wedged.
		 *
		 * This is set when attempts to idle the device timeout.
		 * It prevents command submission from occuring and makes
		 * every pending request fail
		 */
632
		atomic_t wedged;
633 634 635 636 637

		/** Bit 6 swizzling required for X tiling */
		uint32_t bit_6_swizzle_x;
		/** Bit 6 swizzling required for Y tiling */
		uint32_t bit_6_swizzle_y;
638 639 640

		/* storage for physical objects */
		struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
641

642 643 644 645
		/* accounting, useful for userland debugging */
		size_t object_memory;
		size_t pin_memory;
		size_t gtt_memory;
646 647 648
		size_t gtt_mappable_memory;
		size_t mappable_gtt_used;
		size_t mappable_gtt_total;
649 650 651
		size_t gtt_total;
		u32 object_count;
		u32 pin_count;
652
		u32 gtt_mappable_count;
653
		u32 gtt_count;
654
	} mm;
655
	struct sdvo_device_mapping sdvo_mappings[2];
656 657
	/* indicate whether the LVDS_BORDER should be enabled or not */
	unsigned int lvds_border_bits;
658 659
	/* Panel fitter placement and size for Ironlake+ */
	u32 pch_pf_pos, pch_pf_size;
660

661 662 663
	struct drm_crtc *plane_to_crtc_mapping[2];
	struct drm_crtc *pipe_to_crtc_mapping[2];
	wait_queue_head_t pending_flip_queue;
664
	bool flip_pending_is_done;
665

666 667 668
	/* Reclocking support */
	bool render_reclock_avail;
	bool lvds_downclock_avail;
669 670
	/* indicates the reduced downclock for LVDS*/
	int lvds_downclock;
671 672 673 674
	struct work_struct idle_work;
	struct timer_list idle_timer;
	bool busy;
	u16 orig_clock;
Z
Zhao Yakui 已提交
675 676
	int child_dev_num;
	struct child_device_config *child_dev;
677
	struct drm_connector *int_lvds_connector;
678

679
	bool mchbar_need_disable;
680 681 682 683

	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
684 685 686 687 688 689 690 691 692 693 694 695
	u8 fmax;
	u8 fstart;

 	u64 last_count1;
 	unsigned long last_time1;
 	u64 last_count2;
 	struct timespec last_time2;
 	unsigned long gfx_power;
 	int c_m;
 	int r_t;
 	u8 corr;
	spinlock_t *mchdev_lock;
696 697

	enum no_fbc_reason no_fbc_reason;
698

699 700
	struct drm_mm_node *compressed_fb;
	struct drm_mm_node *compressed_llb;
701

702 703
	unsigned long last_gpu_reset;

704 705
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
L
Linus Torvalds 已提交
706 707
} drm_i915_private_t;

708 709
/** driver private structure attached to each drm_gem_object */
struct drm_i915_gem_object {
710
	struct drm_gem_object base;
711 712 713 714 715

	/** Current space allocated to this object in the GTT, if any. */
	struct drm_mm_node *gtt_space;

	/** This object's place on the active/flushing/inactive lists */
716 717
	struct list_head ring_list;
	struct list_head mm_list;
718 719
	/** This object's place on GPU write list */
	struct list_head gpu_write_list;
720 721
	/** This object's place on eviction list */
	struct list_head evict_list;
722 723 724 725 726 727

	/**
	 * This is set if the object is on the active or flushing lists
	 * (has pending rendering), and is not set if it's on inactive (ready
	 * to be unbound).
	 */
728
	unsigned int active : 1;
729 730 731 732 733

	/**
	 * This is set if the object has been written to since last bound
	 * to the GTT
	 */
734 735 736 737 738 739 740 741 742
	unsigned int dirty : 1;

	/**
	 * Fence register bits (if any) for this object.  Will be set
	 * as needed when mapped into the GTT.
	 * Protected by dev->struct_mutex.
	 *
	 * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
	 */
743
	signed int fence_reg : 5;
744 745 746 747 748 749 750 751 752 753 754

	/**
	 * Used for checking the object doesn't appear more than once
	 * in an execbuffer object list.
	 */
	unsigned int in_execbuffer : 1;

	/**
	 * Advice: are the backing pages purgeable?
	 */
	unsigned int madv : 2;
755 756
	unsigned int fenceable : 1;
	unsigned int mappable : 1;
757 758 759 760 761 762 763 764 765 766 767 768 769 770 771

	/**
	 * Current tiling mode for the object.
	 */
	unsigned int tiling_mode : 2;

	/** How many users have pinned this object in GTT space. The following
	 * users can each hold at most one reference: pwrite/pread, pin_ioctl
	 * (via user_pin_count), execbuffer (objects are not allowed multiple
	 * times for the same batchbuffer), and the framebuffer code. When
	 * switching/pageflipping, the framebuffer code has at most two buffers
	 * pinned per crtc.
	 *
	 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
	 * bits with absolutely no headroom. So use 4 bits. */
772
	unsigned int pin_count : 4;
773
#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
774

775 776 777 778 779 780 781 782
	/**
	 * Whether the current gtt mapping needs to be mappable (and isn't just
	 * mappable by accident). Track pin and fault separate for a more
	 * accurate mappable working set.
	 */
	unsigned int fault_mappable : 1;
	unsigned int pin_mappable : 1;

783 784 785
	/** AGP memory structure for our GTT binding. */
	DRM_AGP_MEM *agp_mem;

786
	struct page **pages;
787 788 789 790 791 792 793

	/**
	 * Current offset of the object in GTT space.
	 *
	 * This is the same as gtt_space->start
	 */
	uint32_t gtt_offset;
794

795 796 797
	/* Which ring is refering to is this object */
	struct intel_ring_buffer *ring;

798 799 800
	/** Breadcrumb of last rendering to the buffer. */
	uint32_t last_rendering_seqno;

801
	/** Current tiling stride for the object, if it's tiled. */
802
	uint32_t stride;
803

804
	/** Record of address bit 17 of each page at last unbind. */
805
	unsigned long *bit_17;
806

807 808 809
	/** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
	uint32_t agp_type;

810
	/**
811 812
	 * If present, while GEM_DOMAIN_CPU is in the read domain this array
	 * flags which individual pages are valid.
813 814
	 */
	uint8_t *page_cpu_valid;
J
Jesse Barnes 已提交
815 816 817 818

	/** User space pin count and filp owning the pin */
	uint32_t user_pin_count;
	struct drm_file *pin_filp;
819 820 821

	/** for phy allocated objects */
	struct drm_i915_gem_phys_object *phys_obj;
822

823 824 825 826 827 828
	/**
	 * Number of crtcs where this object is currently the fb, but
	 * will be page flipped away on the next vblank.  When it
	 * reaches 0, dev_priv->pending_flip_queue will be woken up.
	 */
	atomic_t pending_flip;
829 830
};

831
#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
832

833 834 835 836 837 838 839 840 841 842 843
/**
 * Request queue structure.
 *
 * The request queue allows us to note sequence numbers that have been emitted
 * and may be associated with active buffers to be retired.
 *
 * By keeping this list, we can avoid having to do questionable
 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
 * an emission time with seqnos for tracking how far ahead of the GPU we are.
 */
struct drm_i915_gem_request {
844 845 846
	/** On Which ring this request was generated */
	struct intel_ring_buffer *ring;

847 848 849 850 851 852
	/** GEM sequence number associated with this request. */
	uint32_t seqno;

	/** Time at which this request was emitted, in jiffies. */
	unsigned long emitted_jiffies;

853
	/** global list entry for this request */
854
	struct list_head list;
855

856
	struct drm_i915_file_private *file_priv;
857 858
	/** file_priv list entry for this request */
	struct list_head client_list;
859 860 861 862
};

struct drm_i915_file_private {
	struct {
863
		struct spinlock lock;
864
		struct list_head request_list;
865 866 867
	} mm;
};

J
Jesse Barnes 已提交
868 869 870 871 872 873 874
enum intel_chip_family {
	CHIP_I8XX = 0x01,
	CHIP_I9XX = 0x02,
	CHIP_I915 = 0x04,
	CHIP_I965 = 0x08,
};

875
extern struct drm_ioctl_desc i915_ioctls[];
876
extern int i915_max_ioctl;
J
Jesse Barnes 已提交
877
extern unsigned int i915_fbpercrtc;
878
extern unsigned int i915_powersave;
879
extern unsigned int i915_lvds_downclock;
880

881 882
extern int i915_suspend(struct drm_device *dev, pm_message_t state);
extern int i915_resume(struct drm_device *dev);
883 884
extern void i915_save_display(struct drm_device *dev);
extern void i915_restore_display(struct drm_device *dev);
885 886 887
extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);

L
Linus Torvalds 已提交
888
				/* i915_dma.c */
889
extern void i915_kernel_lost_context(struct drm_device * dev);
890
extern int i915_driver_load(struct drm_device *, unsigned long flags);
J
Jesse Barnes 已提交
891
extern int i915_driver_unload(struct drm_device *);
892
extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
893
extern void i915_driver_lastclose(struct drm_device * dev);
894 895
extern void i915_driver_preclose(struct drm_device *dev,
				 struct drm_file *file_priv);
896 897
extern void i915_driver_postclose(struct drm_device *dev,
				  struct drm_file *file_priv);
898
extern int i915_driver_device_is_agp(struct drm_device * dev);
D
Dave Airlie 已提交
899 900
extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
			      unsigned long arg);
901
extern int i915_emit_box(struct drm_device *dev,
902
			 struct drm_clip_rect *boxes,
903
			 int i, int DR1, int DR4);
904
extern int i915_reset(struct drm_device *dev, u8 flags);
905 906 907 908 909
extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);

910

L
Linus Torvalds 已提交
911
/* i915_irq.c */
B
Ben Gamari 已提交
912
void i915_hangcheck_elapsed(unsigned long data);
913 914 915 916
extern int i915_irq_emit(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
extern int i915_irq_wait(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
917
void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
J
Jesse Barnes 已提交
918
extern void i915_enable_interrupt (struct drm_device *dev);
L
Linus Torvalds 已提交
919 920

extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
921
extern void i915_driver_irq_preinstall(struct drm_device * dev);
922
extern int i915_driver_irq_postinstall(struct drm_device *dev);
923
extern void i915_driver_irq_uninstall(struct drm_device * dev);
924 925 926 927
extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
928 929 930
extern int i915_enable_vblank(struct drm_device *dev, int crtc);
extern void i915_disable_vblank(struct drm_device *dev, int crtc);
extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
931
extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
932 933
extern int i915_vblank_swap(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
934
extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
935
extern void i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask);
936 937 938 939
extern void ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv,
		u32 mask);
extern void ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv,
		u32 mask);
L
Linus Torvalds 已提交
940

941 942 943 944 945 946
void
i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);

void
i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);

947 948
void intel_enable_asle (struct drm_device *dev);

949 950 951 952 953 954
#ifdef CONFIG_DEBUG_FS
extern void i915_destroy_error_state(struct drm_device *dev);
#else
#define i915_destroy_error_state(x)
#endif

955

L
Linus Torvalds 已提交
956
/* i915_mem.c */
957 958 959 960 961 962 963 964
extern int i915_mem_alloc(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
extern int i915_mem_free(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
extern int i915_mem_init_heap(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
				 struct drm_file *file_priv);
L
Linus Torvalds 已提交
965
extern void i915_mem_takedown(struct mem_block **heap);
966
extern void i915_mem_release(struct drm_device * dev,
967
			     struct drm_file *file_priv, struct mem_block *heap);
968
/* i915_gem.c */
969
int i915_gem_check_is_wedged(struct drm_device *dev);
970 971 972 973 974 975 976 977 978 979
int i915_gem_init_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_create_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
980 981
int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
982 983 984 985 986 987
int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
			     struct drm_file *file_priv);
int i915_gem_execbuffer(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
J
Jesse Barnes 已提交
988 989
int i915_gem_execbuffer2(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
990 991 992 993 994 995 996 997
int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv);
int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
998 999
int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
1000 1001 1002 1003 1004 1005 1006 1007
int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_set_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_get_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1008 1009
int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
1010 1011
void i915_gem_load(struct drm_device *dev);
int i915_gem_init_object(struct drm_gem_object *obj);
1012 1013
struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
					      size_t size);
1014
void i915_gem_free_object(struct drm_gem_object *obj);
1015
int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment,
1016
			bool mappable, bool need_fence);
1017
void i915_gem_object_unpin(struct drm_gem_object *obj);
1018
int i915_gem_object_unbind(struct drm_gem_object *obj);
1019
void i915_gem_release_mmap(struct drm_gem_object *obj);
1020
void i915_gem_lastclose(struct drm_device *dev);
1021 1022 1023 1024 1025 1026 1027 1028 1029 1030

/**
 * Returns true if seq1 is later than seq2.
 */
static inline bool
i915_seqno_passed(uint32_t seq1, uint32_t seq2)
{
	return (int32_t)(seq1 - seq2) >= 0;
}

1031 1032 1033 1034
int i915_gem_object_get_fence_reg(struct drm_gem_object *obj,
				  bool interruptible);
int i915_gem_object_put_fence_reg(struct drm_gem_object *obj,
				  bool interruptible);
1035
void i915_gem_retire_requests(struct drm_device *dev);
1036
void i915_gem_reset(struct drm_device *dev);
1037
void i915_gem_clflush_object(struct drm_gem_object *obj);
J
Jesse Barnes 已提交
1038 1039 1040 1041 1042 1043
int i915_gem_object_set_domain(struct drm_gem_object *obj,
			       uint32_t read_domains,
			       uint32_t write_domain);
int i915_gem_init_ringbuffer(struct drm_device *dev);
void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
int i915_gem_do_init(struct drm_device *dev, unsigned long start,
D
Daniel Vetter 已提交
1044
		     unsigned long mappable_end, unsigned long end);
1045
int i915_gpu_idle(struct drm_device *dev);
1046
int i915_gem_idle(struct drm_device *dev);
1047 1048 1049 1050
int i915_add_request(struct drm_device *dev,
		     struct drm_file *file_priv,
		     struct drm_i915_gem_request *request,
		     struct intel_ring_buffer *ring);
1051
int i915_do_wait_request(struct drm_device *dev,
1052 1053 1054
			 uint32_t seqno,
			 bool interruptible,
			 struct intel_ring_buffer *ring);
1055
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
J
Jesse Barnes 已提交
1056 1057
int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
				      int write);
1058 1059
int i915_gem_object_set_to_display_plane(struct drm_gem_object *obj,
					 bool pipelined);
1060
int i915_gem_attach_phys_object(struct drm_device *dev,
1061 1062 1063
				struct drm_gem_object *obj,
				int id,
				int align);
1064 1065 1066
void i915_gem_detach_phys_object(struct drm_device *dev,
				 struct drm_gem_object *obj);
void i915_gem_free_all_phys_object(struct drm_device *dev);
1067
void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
1068

1069
/* i915_gem_evict.c */
1070 1071
int i915_gem_evict_something(struct drm_device *dev, int min_size,
			     unsigned alignment, bool mappable);
1072 1073
int i915_gem_evict_everything(struct drm_device *dev, bool purgeable_only);
int i915_gem_evict_inactive(struct drm_device *dev, bool purgeable_only);
1074

1075 1076
/* i915_gem_tiling.c */
void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
1077 1078
void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
1079 1080 1081 1082

/* i915_gem_debug.c */
void i915_gem_dump_object(struct drm_gem_object *obj, int len,
			  const char *where, uint32_t mark);
1083 1084
#if WATCH_LISTS
int i915_verify_lists(struct drm_device *dev);
1085
#else
1086
#define i915_verify_lists(dev) 0
1087 1088 1089 1090
#endif
void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
void i915_gem_dump_object(struct drm_gem_object *obj, int len,
			  const char *where, uint32_t mark);
L
Linus Torvalds 已提交
1091

1092
/* i915_debugfs.c */
1093 1094
int i915_debugfs_init(struct drm_minor *minor);
void i915_debugfs_cleanup(struct drm_minor *minor);
1095

1096 1097 1098
/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
1099 1100 1101 1102

/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
1103

1104 1105 1106
/* intel_i2c.c */
extern int intel_setup_gmbus(struct drm_device *dev);
extern void intel_teardown_gmbus(struct drm_device *dev);
C
Chris Wilson 已提交
1107 1108
extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
1109 1110 1111 1112
extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
{
	return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
}
1113 1114
extern void intel_i2c_reset(struct drm_device *dev);

1115
/* intel_opregion.c */
1116 1117 1118 1119
extern int intel_opregion_setup(struct drm_device *dev);
#ifdef CONFIG_ACPI
extern void intel_opregion_init(struct drm_device *dev);
extern void intel_opregion_fini(struct drm_device *dev);
1120 1121 1122
extern void intel_opregion_asle_intr(struct drm_device *dev);
extern void intel_opregion_gse_intr(struct drm_device *dev);
extern void intel_opregion_enable_asle(struct drm_device *dev);
1123
#else
1124 1125
static inline void intel_opregion_init(struct drm_device *dev) { return; }
static inline void intel_opregion_fini(struct drm_device *dev) { return; }
1126 1127 1128
static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
1129
#endif
1130

J
Jesse Barnes 已提交
1131 1132 1133 1134 1135 1136 1137 1138 1139
/* intel_acpi.c */
#ifdef CONFIG_ACPI
extern void intel_register_dsm_handler(void);
extern void intel_unregister_dsm_handler(void);
#else
static inline void intel_register_dsm_handler(void) { return; }
static inline void intel_unregister_dsm_handler(void) { return; }
#endif /* CONFIG_ACPI */

J
Jesse Barnes 已提交
1140 1141 1142
/* modesetting */
extern void intel_modeset_init(struct drm_device *dev);
extern void intel_modeset_cleanup(struct drm_device *dev);
1143
extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
1144
extern void i8xx_disable_fbc(struct drm_device *dev);
1145
extern void g4x_disable_fbc(struct drm_device *dev);
1146
extern void ironlake_disable_fbc(struct drm_device *dev);
1147 1148 1149
extern void intel_disable_fbc(struct drm_device *dev);
extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
extern bool intel_fbc_enabled(struct drm_device *dev);
1150
extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
1151
extern void intel_detect_pch (struct drm_device *dev);
1152
extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
1153

1154
/* overlay */
1155
#ifdef CONFIG_DEBUG_FS
1156 1157
extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
1158
#endif
1159

1160 1161 1162 1163 1164 1165 1166
/**
 * Lock test for when it's just for synchronization of ring access.
 *
 * In that case, we don't need to do it when GEM is initialized as nobody else
 * has access to the ring.
 */
#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do {			\
1167 1168
	if (((drm_i915_private_t *)dev->dev_private)->render_ring.gem_object \
			== NULL)					\
1169 1170 1171
		LOCK_TEST_WITH_RETURN(dev, file_priv);			\
} while (0)

1172 1173
#define I915_READ(reg)          readl(dev_priv->regs + (reg))
#define I915_WRITE(reg, val)     writel(val, dev_priv->regs + (reg))
1174 1175 1176 1177
#define I915_READ16(reg)	readw(dev_priv->regs + (reg))
#define I915_WRITE16(reg, val)	writel(val, dev_priv->regs + (reg))
#define I915_READ8(reg)		readb(dev_priv->regs + (reg))
#define I915_WRITE8(reg, val)	writeb(val, dev_priv->regs + (reg))
1178
#define I915_WRITE64(reg, val)	writeq(val, dev_priv->regs + (reg))
1179
#define I915_READ64(reg)	readq(dev_priv->regs + (reg))
1180
#define POSTING_READ(reg)	(void)I915_READ(reg)
1181
#define POSTING_READ16(reg)	(void)I915_READ16(reg)
L
Linus Torvalds 已提交
1182

1183 1184
#define BEGIN_LP_RING(n) \
	intel_ring_begin(&dev_priv->render_ring, (n))
L
Linus Torvalds 已提交
1185

1186 1187
#define OUT_RING(x) \
	intel_ring_emit(&dev_priv->render_ring, x)
L
Linus Torvalds 已提交
1188

1189 1190
#define ADVANCE_LP_RING() \
	intel_ring_advance(&dev_priv->render_ring)
L
Linus Torvalds 已提交
1191

J
Jesse Barnes 已提交
1192
/**
1193 1194 1195
 * Reads a dword out of the status page, which is written to from the command
 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
 * MI_STORE_DATA_IMM.
J
Jesse Barnes 已提交
1196
 *
1197
 * The following dwords have a reserved meaning:
1198 1199 1200 1201 1202 1203
 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
 * 0x04: ring 0 head pointer
 * 0x05: ring 1 head pointer (915-class)
 * 0x06: ring 2 head pointer (915-class)
 * 0x10-0x1b: Context status DWords (GM45)
 * 0x1f: Last written status offset. (GM45)
J
Jesse Barnes 已提交
1204
 *
1205
 * The area from dword 0x20 to 0x3ff is available for driver usage.
J
Jesse Barnes 已提交
1206
 */
1207 1208
#define READ_HWSP(dev_priv, reg)  (((volatile u32 *)\
			(dev_priv->render_ring.status_page.page_addr))[reg])
1209
#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
1210
#define I915_GEM_HWS_INDEX		0x20
1211
#define I915_BREADCRUMB_INDEX		0x21
J
Jesse Barnes 已提交
1212

1213 1214 1215 1216
#define INTEL_INFO(dev)	(((struct drm_i915_private *) (dev)->dev_private)->info)

#define IS_I830(dev)		((dev)->pci_device == 0x3577)
#define IS_845G(dev)		((dev)->pci_device == 0x2562)
1217
#define IS_I85X(dev)		(INTEL_INFO(dev)->is_i85x)
1218 1219 1220 1221 1222
#define IS_I865G(dev)		((dev)->pci_device == 0x2572)
#define IS_I915G(dev)		(INTEL_INFO(dev)->is_i915g)
#define IS_I915GM(dev)		((dev)->pci_device == 0x2592)
#define IS_I945G(dev)		((dev)->pci_device == 0x2772)
#define IS_I945GM(dev)		(INTEL_INFO(dev)->is_i945gm)
1223 1224
#define IS_BROADWATER(dev)	(INTEL_INFO(dev)->is_broadwater)
#define IS_CRESTLINE(dev)	(INTEL_INFO(dev)->is_crestline)
1225 1226 1227 1228 1229 1230
#define IS_GM45(dev)		((dev)->pci_device == 0x2A42)
#define IS_G4X(dev)		(INTEL_INFO(dev)->is_g4x)
#define IS_PINEVIEW_G(dev)	((dev)->pci_device == 0xa001)
#define IS_PINEVIEW_M(dev)	((dev)->pci_device == 0xa011)
#define IS_PINEVIEW(dev)	(INTEL_INFO(dev)->is_pineview)
#define IS_G33(dev)		(INTEL_INFO(dev)->is_g33)
1231 1232
#define IS_IRONLAKE_D(dev)	((dev)->pci_device == 0x0042)
#define IS_IRONLAKE_M(dev)	((dev)->pci_device == 0x0046)
1233
#define IS_MOBILE(dev)		(INTEL_INFO(dev)->is_mobile)
J
Jesse Barnes 已提交
1234

1235 1236 1237 1238 1239
#define IS_GEN2(dev)	(INTEL_INFO(dev)->gen == 2)
#define IS_GEN3(dev)	(INTEL_INFO(dev)->gen == 3)
#define IS_GEN4(dev)	(INTEL_INFO(dev)->gen == 4)
#define IS_GEN5(dev)	(INTEL_INFO(dev)->gen == 5)
#define IS_GEN6(dev)	(INTEL_INFO(dev)->gen == 6)
1240

1241
#define HAS_BSD(dev)            (INTEL_INFO(dev)->has_bsd_ring)
1242
#define HAS_BLT(dev)            (INTEL_INFO(dev)->has_blt_ring)
1243
#define I915_NEED_GFX_HWS(dev)	(INTEL_INFO(dev)->need_gfx_hws)
J
Jesse Barnes 已提交
1244

1245 1246 1247
#define HAS_OVERLAY(dev) 		(INTEL_INFO(dev)->has_overlay)
#define OVERLAY_NEEDS_PHYSICAL(dev)	(INTEL_INFO(dev)->overlay_needs_physical)

1248 1249 1250
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
1251
#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1252
						      IS_I915GM(dev)))
1253
#define SUPPORTS_DIGITAL_OUTPUTS(dev)	(!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1254 1255
#define SUPPORTS_INTEGRATED_HDMI(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_INTEGRATED_DP(dev)	(IS_G4X(dev) || IS_GEN5(dev))
1256
#define SUPPORTS_EDP(dev)		(IS_IRONLAKE_M(dev))
1257
#define SUPPORTS_TV(dev)		(INTEL_INFO(dev)->supports_tv)
1258
#define I915_HAS_HOTPLUG(dev)		 (INTEL_INFO(dev)->has_hotplug)
1259
/* dsparb controlled by hw only */
1260
#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1261

1262
#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1263 1264 1265
#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
#define I915_HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
1266

1267 1268
#define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev))
#define HAS_PIPE_CONTROL(dev) (IS_GEN5(dev) || IS_GEN6(dev))
1269

1270 1271
#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1272
#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
1273

J
Jesse Barnes 已提交
1274
#define PRIMARY_RINGBUFFER_SIZE         (128*1024)
D
Dave Airlie 已提交
1275

L
Linus Torvalds 已提交
1276
#endif