i915_drv.h 32.6 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33
#include "i915_reg.h"
J
Jesse Barnes 已提交
34
#include "intel_bios.h"
35
#include <linux/io-mapping.h>
36

L
Linus Torvalds 已提交
37 38 39 40 41 42 43
/* General customization:
 */

#define DRIVER_AUTHOR		"Tungsten Graphics, Inc."

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
44
#define DRIVER_DATE		"20080730"
L
Linus Torvalds 已提交
45

46 47 48 49 50
enum pipe {
	PIPE_A = 0,
	PIPE_B,
};

51 52 53 54 55
enum plane {
	PLANE_A = 0,
	PLANE_B,
};

56 57
#define I915_NUM_PIPE	2

L
Linus Torvalds 已提交
58 59 60
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
61 62
 * 1.2: Add Power Management
 * 1.3: Add vblank support
63
 * 1.4: Fix cmdbuffer path, add heap destroy
64
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
65 66
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
67 68
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
69
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
70 71
#define DRIVER_PATCHLEVEL	0

72 73 74 75 76 77 78 79
#define WATCH_COHERENCY	0
#define WATCH_BUF	0
#define WATCH_EXEC	0
#define WATCH_LRU	0
#define WATCH_RELOC	0
#define WATCH_INACTIVE	0
#define WATCH_PWRITE	0

80 81 82 83 84 85 86 87 88 89 90 91
#define I915_GEM_PHYS_CURSOR_0 1
#define I915_GEM_PHYS_CURSOR_1 2
#define I915_GEM_PHYS_OVERLAY_REGS 3
#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)

struct drm_i915_gem_phys_object {
	int id;
	struct page **page_list;
	drm_dma_handle_t *handle;
	struct drm_gem_object *cur_obj;
};

L
Linus Torvalds 已提交
92 93 94 95 96 97 98
typedef struct _drm_i915_ring_buffer {
	unsigned long Size;
	u8 *virtual_start;
	int head;
	int tail;
	int space;
	drm_local_map_t map;
99
	struct drm_gem_object *ring_obj;
L
Linus Torvalds 已提交
100 101 102 103 104 105 106
} drm_i915_ring_buffer_t;

struct mem_block {
	struct mem_block *next;
	struct mem_block *prev;
	int start;
	int size;
107
	struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
L
Linus Torvalds 已提交
108 109
};

110 111 112 113 114
struct opregion_header;
struct opregion_acpi;
struct opregion_swsci;
struct opregion_asle;

115 116 117 118 119 120 121 122
struct intel_opregion {
	struct opregion_header *header;
	struct opregion_acpi *acpi;
	struct opregion_swsci *swsci;
	struct opregion_asle *asle;
	int enabled;
};

123 124 125 126
struct drm_i915_master_private {
	drm_local_map_t *sarea;
	struct _drm_i915_sarea *sarea_priv;
};
127 128 129 130 131
#define I915_FENCE_REG_NONE -1

struct drm_i915_fence_reg {
	struct drm_gem_object *obj;
};
132

133 134 135 136 137 138 139
struct sdvo_device_mapping {
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
	u8 initialized;
};

140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155
struct drm_i915_error_state {
	u32 eir;
	u32 pgtbl_er;
	u32 pipeastat;
	u32 pipebstat;
	u32 ipeir;
	u32 ipehr;
	u32 instdone;
	u32 acthd;
	u32 instpm;
	u32 instps;
	u32 instdone1;
	u32 seqno;
	struct timeval time;
};

156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172
struct drm_i915_display_funcs {
	void (*dpms)(struct drm_crtc *crtc, int mode);
	bool (*fbc_enabled)(struct drm_crtc *crtc);
	void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
	void (*disable_fbc)(struct drm_device *dev);
	int (*get_display_clock_speed)(struct drm_device *dev);
	int (*get_fifo_size)(struct drm_device *dev, int plane);
	void (*update_wm)(struct drm_device *dev, int planea_clock,
			  int planeb_clock, int sr_hdisplay, int pixel_size);
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
	/* clock gating init */
};

173 174
struct intel_overlay;

L
Linus Torvalds 已提交
175
typedef struct drm_i915_private {
176 177
	struct drm_device *dev;

178 179
	int has_gem;

180
	void __iomem *regs;
L
Linus Torvalds 已提交
181

182
	struct pci_dev *bridge_dev;
L
Linus Torvalds 已提交
183 184
	drm_i915_ring_buffer_t ring;

185
	drm_dma_handle_t *status_page_dmah;
L
Linus Torvalds 已提交
186 187
	void *hw_status_page;
	dma_addr_t dma_status_page;
188
	uint32_t counter;
189 190
	unsigned int status_gfx_addr;
	drm_local_map_t hws_map;
191
	struct drm_gem_object *hws_obj;
192
	struct drm_gem_object *pwrctx;
L
Linus Torvalds 已提交
193

J
Jesse Barnes 已提交
194 195
	struct resource mch_res;

196
	unsigned int cpp;
L
Linus Torvalds 已提交
197 198 199 200 201 202 203
	int back_offset;
	int front_offset;
	int current_page;
	int page_flipping;

	wait_queue_head_t irq_queue;
	atomic_t irq_received;
204 205 206 207
	/** Protects user_irq_refcount and irq_mask_reg */
	spinlock_t user_irq_lock;
	/** Refcount for i915_user_irq_get() versus i915_user_irq_put(). */
	int user_irq_refcount;
208
	u32 trace_irq_seqno;
209 210
	/** Cached value of IMR to avoid reads in updating the bitfield */
	u32 irq_mask_reg;
211
	u32 pipestat[2];
212
	/** splitted irq regs for graphics and display engine on Ironlake,
213 214 215 216
	    irq_mask_reg is still used for display irq. */
	u32 gt_irq_mask_reg;
	u32 gt_irq_enable_reg;
	u32 de_irq_enable_reg;
217 218
	u32 pch_irq_mask_reg;
	u32 pch_irq_enable_reg;
L
Linus Torvalds 已提交
219

220 221 222
	u32 hotplug_supported_mask;
	struct work_struct hotplug_work;

L
Linus Torvalds 已提交
223 224 225
	int tex_lru_log_granularity;
	int allow_batchbuffer;
	struct mem_block *agp_heap;
D
Dave Airlie 已提交
226
	unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
227
	int vblank_pipe;
228

B
Ben Gamari 已提交
229 230 231 232 233 234
	/* For hangcheck timer */
#define DRM_I915_HANGCHECK_PERIOD 75 /* in jiffies */
	struct timer_list hangcheck_timer;
	int hangcheck_count;
	uint32_t last_acthd;

J
Jesse Barnes 已提交
235 236 237 238
	bool cursor_needs_physical;

	struct drm_mm vram;

239 240 241 242 243
	unsigned long cfb_size;
	unsigned long cfb_pitch;
	int cfb_fence;
	int cfb_plane;

J
Jesse Barnes 已提交
244 245
	int irq_enabled;

246 247
	struct intel_opregion opregion;

248 249 250
	/* overlay */
	struct intel_overlay *overlay;

J
Jesse Barnes 已提交
251 252 253 254
	/* LVDS info */
	int backlight_duty_cycle;  /* restore backlight to this value */
	bool panel_wants_dither;
	struct drm_display_mode *panel_fixed_mode;
255 256
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
J
Jesse Barnes 已提交
257 258

	/* Feature bits from the VBIOS */
259 260 261 262
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int lvds_vbt:1;
	unsigned int int_crt_support:1;
263
	unsigned int lvds_use_ssc:1;
264
	unsigned int edp_support:1;
265
	int lvds_ssc_freq;
J
Jesse Barnes 已提交
266

267 268
	struct notifier_block lid_notifier;

269
	int crt_ddc_bus; /* 0 = unknown, else GPIO to use for CRT DDC */
270 271 272 273
	struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
	int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
	int num_fence_regs; /* 8 on pre-965, 16 otherwise */

274 275
	unsigned int fsb_freq, mem_freq;

276 277
	spinlock_t error_lock;
	struct drm_i915_error_state *first_error;
278
	struct work_struct error_work;
279
	struct workqueue_struct *wq;
280

281 282 283
	/* Display functions */
	struct drm_i915_display_funcs display;

J
Jesse Barnes 已提交
284
	/* Register state */
285
	bool modeset_on_lid;
J
Jesse Barnes 已提交
286 287 288
	u8 saveLBB;
	u32 saveDSPACNTR;
	u32 saveDSPBCNTR;
289
	u32 saveDSPARB;
290
	u32 saveRENDERSTANDBY;
291
	u32 savePWRCTXA;
292
	u32 saveHWS;
J
Jesse Barnes 已提交
293 294 295 296 297 298 299 300 301 302 303 304 305 306 307
	u32 savePIPEACONF;
	u32 savePIPEBCONF;
	u32 savePIPEASRC;
	u32 savePIPEBSRC;
	u32 saveFPA0;
	u32 saveFPA1;
	u32 saveDPLL_A;
	u32 saveDPLL_A_MD;
	u32 saveHTOTAL_A;
	u32 saveHBLANK_A;
	u32 saveHSYNC_A;
	u32 saveVTOTAL_A;
	u32 saveVBLANK_A;
	u32 saveVSYNC_A;
	u32 saveBCLRPAT_A;
308
	u32 saveTRANSACONF;
309 310 311 312 313 314
	u32 saveTRANS_HTOTAL_A;
	u32 saveTRANS_HBLANK_A;
	u32 saveTRANS_HSYNC_A;
	u32 saveTRANS_VTOTAL_A;
	u32 saveTRANS_VBLANK_A;
	u32 saveTRANS_VSYNC_A;
315
	u32 savePIPEASTAT;
J
Jesse Barnes 已提交
316 317 318
	u32 saveDSPASTRIDE;
	u32 saveDSPASIZE;
	u32 saveDSPAPOS;
319
	u32 saveDSPAADDR;
J
Jesse Barnes 已提交
320 321 322
	u32 saveDSPASURF;
	u32 saveDSPATILEOFF;
	u32 savePFIT_PGM_RATIOS;
323
	u32 saveBLC_HIST_CTL;
J
Jesse Barnes 已提交
324 325
	u32 saveBLC_PWM_CTL;
	u32 saveBLC_PWM_CTL2;
326 327
	u32 saveBLC_CPU_PWM_CTL;
	u32 saveBLC_CPU_PWM_CTL2;
J
Jesse Barnes 已提交
328 329 330 331 332 333 334 335 336 337 338
	u32 saveFPB0;
	u32 saveFPB1;
	u32 saveDPLL_B;
	u32 saveDPLL_B_MD;
	u32 saveHTOTAL_B;
	u32 saveHBLANK_B;
	u32 saveHSYNC_B;
	u32 saveVTOTAL_B;
	u32 saveVBLANK_B;
	u32 saveVSYNC_B;
	u32 saveBCLRPAT_B;
339
	u32 saveTRANSBCONF;
340 341 342 343 344 345
	u32 saveTRANS_HTOTAL_B;
	u32 saveTRANS_HBLANK_B;
	u32 saveTRANS_HSYNC_B;
	u32 saveTRANS_VTOTAL_B;
	u32 saveTRANS_VBLANK_B;
	u32 saveTRANS_VSYNC_B;
346
	u32 savePIPEBSTAT;
J
Jesse Barnes 已提交
347 348 349
	u32 saveDSPBSTRIDE;
	u32 saveDSPBSIZE;
	u32 saveDSPBPOS;
350
	u32 saveDSPBADDR;
J
Jesse Barnes 已提交
351 352
	u32 saveDSPBSURF;
	u32 saveDSPBTILEOFF;
353 354 355
	u32 saveVGA0;
	u32 saveVGA1;
	u32 saveVGA_PD;
J
Jesse Barnes 已提交
356 357 358
	u32 saveVGACNTRL;
	u32 saveADPA;
	u32 saveLVDS;
359 360
	u32 savePP_ON_DELAYS;
	u32 savePP_OFF_DELAYS;
J
Jesse Barnes 已提交
361 362 363 364 365 366
	u32 saveDVOA;
	u32 saveDVOB;
	u32 saveDVOC;
	u32 savePP_ON;
	u32 savePP_OFF;
	u32 savePP_CONTROL;
367
	u32 savePP_DIVISOR;
J
Jesse Barnes 已提交
368 369 370
	u32 savePFIT_CONTROL;
	u32 save_palette_a[256];
	u32 save_palette_b[256];
371
	u32 saveDPFC_CB_BASE;
J
Jesse Barnes 已提交
372 373 374 375
	u32 saveFBC_CFB_BASE;
	u32 saveFBC_LL_BASE;
	u32 saveFBC_CONTROL;
	u32 saveFBC_CONTROL2;
376 377 378
	u32 saveIER;
	u32 saveIIR;
	u32 saveIMR;
379 380 381 382 383 384
	u32 saveDEIER;
	u32 saveDEIMR;
	u32 saveGTIER;
	u32 saveGTIMR;
	u32 saveFDI_RXA_IMR;
	u32 saveFDI_RXB_IMR;
385 386
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
387 388 389 390 391
	u32 saveSWF0[16];
	u32 saveSWF1[16];
	u32 saveSWF2[3];
	u8 saveMSR;
	u8 saveSR[8];
392
	u8 saveGR[25];
J
Jesse Barnes 已提交
393
	u8 saveAR_INDEX;
394
	u8 saveAR[21];
J
Jesse Barnes 已提交
395
	u8 saveDACMASK;
396
	u8 saveCR[37];
397
	uint64_t saveFENCE[16];
398 399 400 401 402 403 404
	u32 saveCURACNTR;
	u32 saveCURAPOS;
	u32 saveCURABASE;
	u32 saveCURBCNTR;
	u32 saveCURBPOS;
	u32 saveCURBBASE;
	u32 saveCURSIZE;
405 406 407 408 409 410 411 412 413 414 415
	u32 saveDP_B;
	u32 saveDP_C;
	u32 saveDP_D;
	u32 savePIPEA_GMCH_DATA_M;
	u32 savePIPEB_GMCH_DATA_M;
	u32 savePIPEA_GMCH_DATA_N;
	u32 savePIPEB_GMCH_DATA_N;
	u32 savePIPEA_DP_LINK_M;
	u32 savePIPEB_DP_LINK_M;
	u32 savePIPEA_DP_LINK_N;
	u32 savePIPEB_DP_LINK_N;
416 417 418 419 420 421 422 423 424 425
	u32 saveFDI_RXA_CTL;
	u32 saveFDI_TXA_CTL;
	u32 saveFDI_RXB_CTL;
	u32 saveFDI_TXB_CTL;
	u32 savePFA_CTL_1;
	u32 savePFB_CTL_1;
	u32 savePFA_WIN_SZ;
	u32 savePFB_WIN_SZ;
	u32 savePFA_WIN_POS;
	u32 savePFB_WIN_POS;
426 427 428 429 430 431 432 433 434 435
	u32 savePCH_DREF_CONTROL;
	u32 saveDISP_ARB_CTL;
	u32 savePIPEA_DATA_M1;
	u32 savePIPEA_DATA_N1;
	u32 savePIPEA_LINK_M1;
	u32 savePIPEA_LINK_N1;
	u32 savePIPEB_DATA_M1;
	u32 savePIPEB_DATA_N1;
	u32 savePIPEB_LINK_M1;
	u32 savePIPEB_LINK_N1;
436 437 438 439

	struct {
		struct drm_mm gtt_space;

440
		struct io_mapping *gtt_mapping;
441
		int gtt_mtrr;
442

443 444 445 446 447 448 449 450 451
		/**
		 * Membership on list of all loaded devices, used to evict
		 * inactive buffers under memory pressure.
		 *
		 * Modifications should only be done whilst holding the
		 * shrink_list_lock spinlock.
		 */
		struct list_head shrink_list;

452 453 454 455
		/**
		 * List of objects currently involved in rendering from the
		 * ringbuffer.
		 *
456 457 458 459
		 * Includes buffers having the contents of their GPU caches
		 * flushed, not necessarily primitives.  last_rendering_seqno
		 * represents when the rendering involved will be completed.
		 *
460 461
		 * A reference is held on the buffer while on this list.
		 */
462
		spinlock_t active_list_lock;
463 464 465 466 467 468 469
		struct list_head active_list;

		/**
		 * List of objects which are not in the ringbuffer but which
		 * still have a write_domain which needs to be flushed before
		 * unbinding.
		 *
470 471
		 * last_rendering_seqno is 0 while an object is in this list.
		 *
472 473 474 475 476 477 478 479
		 * A reference is held on the buffer while on this list.
		 */
		struct list_head flushing_list;

		/**
		 * LRU list of objects which are not in the ringbuffer and
		 * are ready to unbind, but are still in the GTT.
		 *
480 481
		 * last_rendering_seqno is 0 while an object is in this list.
		 *
482 483 484 485 486 487
		 * A reference is not held on the buffer while on this list,
		 * as merely being GTT-bound shouldn't prevent its being
		 * freed, and we'll pull it off the list in the free path.
		 */
		struct list_head inactive_list;

488 489 490
		/** LRU list of objects with fence regs on them. */
		struct list_head fence_list;

491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534
		/**
		 * List of breadcrumbs associated with GPU requests currently
		 * outstanding.
		 */
		struct list_head request_list;

		/**
		 * We leave the user IRQ off as much as possible,
		 * but this means that requests will finish and never
		 * be retired once the system goes idle. Set a timer to
		 * fire periodically while the ring is running. When it
		 * fires, go retire requests.
		 */
		struct delayed_work retire_work;

		uint32_t next_gem_seqno;

		/**
		 * Waiting sequence number, if any
		 */
		uint32_t waiting_gem_seqno;

		/**
		 * Last seq seen at irq time
		 */
		uint32_t irq_gem_seqno;

		/**
		 * Flag if the X Server, and thus DRM, is not currently in
		 * control of the device.
		 *
		 * This is set between LeaveVT and EnterVT.  It needs to be
		 * replaced with a semaphore.  It also needs to be
		 * transitioned away from for kernel modesetting.
		 */
		int suspended;

		/**
		 * Flag if the hardware appears to be wedged.
		 *
		 * This is set when attempts to idle the device timeout.
		 * It prevents command submission from occuring and makes
		 * every pending request fail
		 */
535
		atomic_t wedged;
536 537 538 539 540

		/** Bit 6 swizzling required for X tiling */
		uint32_t bit_6_swizzle_x;
		/** Bit 6 swizzling required for Y tiling */
		uint32_t bit_6_swizzle_y;
541 542 543

		/* storage for physical objects */
		struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
544
	} mm;
545
	struct sdvo_device_mapping sdvo_mappings[2];
546 547
	/* indicate whether the LVDS_BORDER should be enabled or not */
	unsigned int lvds_border_bits;
548

549 550 551 552
	struct drm_crtc *plane_to_crtc_mapping[2];
	struct drm_crtc *pipe_to_crtc_mapping[2];
	wait_queue_head_t pending_flip_queue;

553 554 555
	/* Reclocking support */
	bool render_reclock_avail;
	bool lvds_downclock_avail;
556 557
	/* indicates the reduced downclock for LVDS*/
	int lvds_downclock;
558 559 560 561
	struct work_struct idle_work;
	struct timer_list idle_timer;
	bool busy;
	u16 orig_clock;
Z
Zhao Yakui 已提交
562 563
	int child_dev_num;
	struct child_device_config *child_dev;
L
Linus Torvalds 已提交
564 565
} drm_i915_private_t;

566 567 568 569 570 571 572 573 574 575
/** driver private structure attached to each drm_gem_object */
struct drm_i915_gem_object {
	struct drm_gem_object *obj;

	/** Current space allocated to this object in the GTT, if any. */
	struct drm_mm_node *gtt_space;

	/** This object's place on the active/flushing/inactive lists */
	struct list_head list;

576 577 578
	/** This object's place on the fenced object LRU */
	struct list_head fence_list;

579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594
	/**
	 * This is set if the object is on the active or flushing lists
	 * (has pending rendering), and is not set if it's on inactive (ready
	 * to be unbound).
	 */
	int active;

	/**
	 * This is set if the object has been written to since last bound
	 * to the GTT
	 */
	int dirty;

	/** AGP memory structure for our GTT binding. */
	DRM_AGP_MEM *agp_mem;

595 596
	struct page **pages;
	int pages_refcount;
597 598 599 600 601 602 603

	/**
	 * Current offset of the object in GTT space.
	 *
	 * This is the same as gtt_space->start
	 */
	uint32_t gtt_offset;
604

605 606 607 608 609 610 611 612 613 614 615
	/**
	 * Fake offset for use by mmap(2)
	 */
	uint64_t mmap_offset;

	/**
	 * Fence register bits (if any) for this object.  Will be set
	 * as needed when mapped into the GTT.
	 * Protected by dev->struct_mutex.
	 */
	int fence_reg;
616 617 618 619 620 621 622 623 624

	/** How many users have pinned this object in GTT space */
	int pin_count;

	/** Breadcrumb of last rendering to the buffer. */
	uint32_t last_rendering_seqno;

	/** Current tiling mode for the object. */
	uint32_t tiling_mode;
625
	uint32_t stride;
626

627 628 629
	/** Record of address bit 17 of each page at last unbind. */
	long *bit_17;

630 631 632
	/** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
	uint32_t agp_type;

633
	/**
634 635
	 * If present, while GEM_DOMAIN_CPU is in the read domain this array
	 * flags which individual pages are valid.
636 637
	 */
	uint8_t *page_cpu_valid;
J
Jesse Barnes 已提交
638 639 640 641

	/** User space pin count and filp owning the pin */
	uint32_t user_pin_count;
	struct drm_file *pin_filp;
642 643 644

	/** for phy allocated objects */
	struct drm_i915_gem_phys_object *phys_obj;
645 646 647 648 649 650

	/**
	 * Used for checking the object doesn't appear more than once
	 * in an execbuffer object list.
	 */
	int in_execbuffer;
651 652 653 654 655

	/**
	 * Advice: are the backing pages purgeable?
	 */
	int madv;
656 657 658 659 660 661 662

	/**
	 * Number of crtcs where this object is currently the fb, but
	 * will be page flipped away on the next vblank.  When it
	 * reaches 0, dev_priv->pending_flip_queue will be woken up.
	 */
	atomic_t pending_flip;
663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681
};

/**
 * Request queue structure.
 *
 * The request queue allows us to note sequence numbers that have been emitted
 * and may be associated with active buffers to be retired.
 *
 * By keeping this list, we can avoid having to do questionable
 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
 * an emission time with seqnos for tracking how far ahead of the GPU we are.
 */
struct drm_i915_gem_request {
	/** GEM sequence number associated with this request. */
	uint32_t seqno;

	/** Time at which this request was emitted, in jiffies. */
	unsigned long emitted_jiffies;

682
	/** global list entry for this request */
683
	struct list_head list;
684 685 686

	/** file_priv list entry for this request */
	struct list_head client_list;
687 688 689 690
};

struct drm_i915_file_private {
	struct {
691
		struct list_head request_list;
692 693 694
	} mm;
};

J
Jesse Barnes 已提交
695 696 697 698 699 700 701
enum intel_chip_family {
	CHIP_I8XX = 0x01,
	CHIP_I9XX = 0x02,
	CHIP_I915 = 0x04,
	CHIP_I965 = 0x08,
};

702
extern struct drm_ioctl_desc i915_ioctls[];
703
extern int i915_max_ioctl;
J
Jesse Barnes 已提交
704
extern unsigned int i915_fbpercrtc;
705
extern unsigned int i915_powersave;
706

707 708
extern void i915_save_display(struct drm_device *dev);
extern void i915_restore_display(struct drm_device *dev);
709 710 711
extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);

L
Linus Torvalds 已提交
712
				/* i915_dma.c */
713
extern void i915_kernel_lost_context(struct drm_device * dev);
714
extern int i915_driver_load(struct drm_device *, unsigned long flags);
J
Jesse Barnes 已提交
715
extern int i915_driver_unload(struct drm_device *);
716
extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
717
extern void i915_driver_lastclose(struct drm_device * dev);
718 719
extern void i915_driver_preclose(struct drm_device *dev,
				 struct drm_file *file_priv);
720 721
extern void i915_driver_postclose(struct drm_device *dev,
				  struct drm_file *file_priv);
722
extern int i915_driver_device_is_agp(struct drm_device * dev);
D
Dave Airlie 已提交
723 724
extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
			      unsigned long arg);
725
extern int i915_emit_box(struct drm_device *dev,
726
			 struct drm_clip_rect *boxes,
727
			 int i, int DR1, int DR4);
728
extern int i965_reset(struct drm_device *dev, u8 flags);
729

L
Linus Torvalds 已提交
730
/* i915_irq.c */
B
Ben Gamari 已提交
731
void i915_hangcheck_elapsed(unsigned long data);
732 733 734 735
extern int i915_irq_emit(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
extern int i915_irq_wait(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
736
void i915_user_irq_get(struct drm_device *dev);
737
void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
738
void i915_user_irq_put(struct drm_device *dev);
J
Jesse Barnes 已提交
739
extern void i915_enable_interrupt (struct drm_device *dev);
L
Linus Torvalds 已提交
740 741

extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
742
extern void i915_driver_irq_preinstall(struct drm_device * dev);
743
extern int i915_driver_irq_postinstall(struct drm_device *dev);
744
extern void i915_driver_irq_uninstall(struct drm_device * dev);
745 746 747 748
extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
749 750 751
extern int i915_enable_vblank(struct drm_device *dev, int crtc);
extern void i915_disable_vblank(struct drm_device *dev, int crtc);
extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
752
extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
753 754
extern int i915_vblank_swap(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
755
extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
L
Linus Torvalds 已提交
756

757 758 759 760 761 762
void
i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);

void
i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);

763 764
void intel_enable_asle (struct drm_device *dev);

765

L
Linus Torvalds 已提交
766
/* i915_mem.c */
767 768 769 770 771 772 773 774
extern int i915_mem_alloc(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
extern int i915_mem_free(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
extern int i915_mem_init_heap(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
				 struct drm_file *file_priv);
L
Linus Torvalds 已提交
775
extern void i915_mem_takedown(struct mem_block **heap);
776
extern void i915_mem_release(struct drm_device * dev,
777
			     struct drm_file *file_priv, struct mem_block *heap);
778 779 780 781 782 783 784 785 786 787 788
/* i915_gem.c */
int i915_gem_init_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_create_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
789 790
int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
791 792 793 794 795 796 797 798 799 800 801 802 803 804
int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
			     struct drm_file *file_priv);
int i915_gem_execbuffer(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv);
int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
805 806
int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
807 808 809 810 811 812 813 814
int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_set_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_get_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
815 816
int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
817 818 819 820 821
void i915_gem_load(struct drm_device *dev);
int i915_gem_init_object(struct drm_gem_object *obj);
void i915_gem_free_object(struct drm_gem_object *obj);
int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
void i915_gem_object_unpin(struct drm_gem_object *obj);
822
int i915_gem_object_unbind(struct drm_gem_object *obj);
823
void i915_gem_release_mmap(struct drm_gem_object *obj);
824 825
void i915_gem_lastclose(struct drm_device *dev);
uint32_t i915_get_gem_seqno(struct drm_device *dev);
826
bool i915_seqno_passed(uint32_t seq1, uint32_t seq2);
827
int i915_gem_object_get_fence_reg(struct drm_gem_object *obj);
828
int i915_gem_object_put_fence_reg(struct drm_gem_object *obj);
829 830 831
void i915_gem_retire_requests(struct drm_device *dev);
void i915_gem_retire_work_handler(struct work_struct *work);
void i915_gem_clflush_object(struct drm_gem_object *obj);
J
Jesse Barnes 已提交
832 833 834 835 836 837 838
int i915_gem_object_set_domain(struct drm_gem_object *obj,
			       uint32_t read_domains,
			       uint32_t write_domain);
int i915_gem_init_ringbuffer(struct drm_device *dev);
void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
int i915_gem_do_init(struct drm_device *dev, unsigned long start,
		     unsigned long end);
839
int i915_gem_idle(struct drm_device *dev);
840 841 842
uint32_t i915_add_request(struct drm_device *dev, struct drm_file *file_priv,
			  uint32_t flush_domains);
int i915_do_wait_request(struct drm_device *dev, uint32_t seqno, int interruptible);
843
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
J
Jesse Barnes 已提交
844 845
int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
				      int write);
846 847 848 849 850
int i915_gem_attach_phys_object(struct drm_device *dev,
				struct drm_gem_object *obj, int id);
void i915_gem_detach_phys_object(struct drm_device *dev,
				 struct drm_gem_object *obj);
void i915_gem_free_all_phys_object(struct drm_device *dev);
851 852
int i915_gem_object_get_pages(struct drm_gem_object *obj);
void i915_gem_object_put_pages(struct drm_gem_object *obj);
853
void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
854
void i915_gem_object_flush_write_domain(struct drm_gem_object *obj);
855

856 857 858
void i915_gem_shrinker_init(void);
void i915_gem_shrinker_exit(void);

859 860
/* i915_gem_tiling.c */
void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
861 862
void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
863 864 865 866 867 868 869 870 871 872 873 874 875

/* i915_gem_debug.c */
void i915_gem_dump_object(struct drm_gem_object *obj, int len,
			  const char *where, uint32_t mark);
#if WATCH_INACTIVE
void i915_verify_inactive(struct drm_device *dev, char *file, int line);
#else
#define i915_verify_inactive(dev, file, line)
#endif
void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
void i915_gem_dump_object(struct drm_gem_object *obj, int len,
			  const char *where, uint32_t mark);
void i915_dump_lru(struct drm_device *dev, const char *where);
L
Linus Torvalds 已提交
876

877
/* i915_debugfs.c */
878 879
int i915_debugfs_init(struct drm_minor *minor);
void i915_debugfs_cleanup(struct drm_minor *minor);
880

881 882 883
/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
884 885 886 887

/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
888

889
#ifdef CONFIG_ACPI
890
/* i915_opregion.c */
891
extern int intel_opregion_init(struct drm_device *dev, int resume);
892
extern void intel_opregion_free(struct drm_device *dev, int suspend);
893
extern void opregion_asle_intr(struct drm_device *dev);
894
extern void ironlake_opregion_gse_intr(struct drm_device *dev);
895
extern void opregion_enable_asle(struct drm_device *dev);
896
#else
L
Len Brown 已提交
897
static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; }
898
static inline void intel_opregion_free(struct drm_device *dev, int suspend) { return; }
899
static inline void opregion_asle_intr(struct drm_device *dev) { return; }
900
static inline void ironlake_opregion_gse_intr(struct drm_device *dev) { return; }
901 902
static inline void opregion_enable_asle(struct drm_device *dev) { return; }
#endif
903

J
Jesse Barnes 已提交
904 905 906
/* modesetting */
extern void intel_modeset_init(struct drm_device *dev);
extern void intel_modeset_cleanup(struct drm_device *dev);
907
extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
908
extern void i8xx_disable_fbc(struct drm_device *dev);
909
extern void g4x_disable_fbc(struct drm_device *dev);
J
Jesse Barnes 已提交
910

911 912 913 914 915 916 917 918 919 920 921
/**
 * Lock test for when it's just for synchronization of ring access.
 *
 * In that case, we don't need to do it when GEM is initialized as nobody else
 * has access to the ring.
 */
#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do {			\
	if (((drm_i915_private_t *)dev->dev_private)->ring.ring_obj == NULL) \
		LOCK_TEST_WITH_RETURN(dev, file_priv);			\
} while (0)

922 923 924 925 926 927
#define I915_READ(reg)          readl(dev_priv->regs + (reg))
#define I915_WRITE(reg, val)     writel(val, dev_priv->regs + (reg))
#define I915_READ16(reg)	readw(dev_priv->regs + (reg))
#define I915_WRITE16(reg, val)	writel(val, dev_priv->regs + (reg))
#define I915_READ8(reg)		readb(dev_priv->regs + (reg))
#define I915_WRITE8(reg, val)	writeb(val, dev_priv->regs + (reg))
928
#define I915_WRITE64(reg, val)	writeq(val, dev_priv->regs + (reg))
929
#define I915_READ64(reg)	readq(dev_priv->regs + (reg))
930
#define POSTING_READ(reg)	(void)I915_READ(reg)
L
Linus Torvalds 已提交
931 932 933

#define I915_VERBOSE 0

934 935 936 937 938 939 940 941 942 943 944 945 946 947 948
#define RING_LOCALS	volatile unsigned int *ring_virt__;

#define BEGIN_LP_RING(n) do {						\
	int bytes__ = 4*(n);						\
	if (I915_VERBOSE) DRM_DEBUG("BEGIN_LP_RING(%d)\n", (n));	\
	/* a wrap must occur between instructions so pad beforehand */	\
	if (unlikely (dev_priv->ring.tail + bytes__ > dev_priv->ring.Size)) \
		i915_wrap_ring(dev);					\
	if (unlikely (dev_priv->ring.space < bytes__))			\
		i915_wait_ring(dev, bytes__, __func__);			\
	ring_virt__ = (unsigned int *)					\
	        (dev_priv->ring.virtual_start + dev_priv->ring.tail);	\
	dev_priv->ring.tail += bytes__;					\
	dev_priv->ring.tail &= dev_priv->ring.Size - 1;			\
	dev_priv->ring.space -= bytes__;				\
L
Linus Torvalds 已提交
949 950
} while (0)

951
#define OUT_RING(n) do {						\
L
Linus Torvalds 已提交
952
	if (I915_VERBOSE) DRM_DEBUG("   OUT_RING %x\n", (int)(n));	\
953
	*ring_virt__++ = (n);						\
L
Linus Torvalds 已提交
954 955 956
} while (0)

#define ADVANCE_LP_RING() do {						\
957 958 959
	if (I915_VERBOSE)						\
		DRM_DEBUG("ADVANCE_LP_RING %x\n", dev_priv->ring.tail);	\
	I915_WRITE(PRB0_TAIL, dev_priv->ring.tail);			\
L
Linus Torvalds 已提交
960 961
} while(0)

J
Jesse Barnes 已提交
962
/**
963 964 965
 * Reads a dword out of the status page, which is written to from the command
 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
 * MI_STORE_DATA_IMM.
J
Jesse Barnes 已提交
966
 *
967
 * The following dwords have a reserved meaning:
968 969 970 971 972 973
 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
 * 0x04: ring 0 head pointer
 * 0x05: ring 1 head pointer (915-class)
 * 0x06: ring 2 head pointer (915-class)
 * 0x10-0x1b: Context status DWords (GM45)
 * 0x1f: Last written status offset. (GM45)
J
Jesse Barnes 已提交
974
 *
975
 * The area from dword 0x20 to 0x3ff is available for driver usage.
J
Jesse Barnes 已提交
976
 */
977
#define READ_HWSP(dev_priv, reg)  (((volatile u32*)(dev_priv->hw_status_page))[reg])
978
#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
979
#define I915_GEM_HWS_INDEX		0x20
980
#define I915_BREADCRUMB_INDEX		0x21
J
Jesse Barnes 已提交
981

982
extern int i915_wrap_ring(struct drm_device * dev);
983
extern int i915_wait_ring(struct drm_device * dev, int n, const char *caller);
J
Jesse Barnes 已提交
984 985 986 987 988

#define IS_I830(dev) ((dev)->pci_device == 0x3577)
#define IS_845G(dev) ((dev)->pci_device == 0x2562)
#define IS_I85X(dev) ((dev)->pci_device == 0x3582)
#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
989
#define IS_I8XX(dev) (IS_I830(dev) || IS_845G(dev) || IS_I85X(dev) || IS_I865G(dev))
J
Jesse Barnes 已提交
990

991
#define IS_I915G(dev) ((dev)->pci_device == 0x2582 || (dev)->pci_device == 0x258a)
J
Jesse Barnes 已提交
992 993
#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
994 995
#define IS_I945GM(dev) ((dev)->pci_device == 0x27A2 ||\
		        (dev)->pci_device == 0x27AE)
J
Jesse Barnes 已提交
996 997 998 999 1000
#define IS_I965G(dev) ((dev)->pci_device == 0x2972 || \
		       (dev)->pci_device == 0x2982 || \
		       (dev)->pci_device == 0x2992 || \
		       (dev)->pci_device == 0x29A2 || \
		       (dev)->pci_device == 0x2A02 || \
1001
		       (dev)->pci_device == 0x2A12 || \
1002 1003 1004
		       (dev)->pci_device == 0x2A42 || \
		       (dev)->pci_device == 0x2E02 || \
		       (dev)->pci_device == 0x2E12 || \
1005
		       (dev)->pci_device == 0x2E22 || \
1006
		       (dev)->pci_device == 0x2E32 || \
F
Fabian Henze 已提交
1007
		       (dev)->pci_device == 0x2E42 || \
1008 1009
		       (dev)->pci_device == 0x0042 || \
		       (dev)->pci_device == 0x0046)
J
Jesse Barnes 已提交
1010

1011 1012
#define IS_I965GM(dev) ((dev)->pci_device == 0x2A02 || \
			(dev)->pci_device == 0x2A12)
J
Jesse Barnes 已提交
1013

J
Jesse Barnes 已提交
1014
#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1015

1016 1017
#define IS_G4X(dev) ((dev)->pci_device == 0x2E02 || \
		     (dev)->pci_device == 0x2E12 || \
1018
		     (dev)->pci_device == 0x2E22 || \
1019
		     (dev)->pci_device == 0x2E32 || \
F
Fabian Henze 已提交
1020
		     (dev)->pci_device == 0x2E42 || \
1021
		     IS_GM45(dev))
1022

1023 1024 1025
#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
#define IS_PINEVIEW(dev) (IS_PINEVIEW_G(dev) || IS_PINEVIEW_M(dev))
1026

J
Jesse Barnes 已提交
1027 1028
#define IS_G33(dev)    ((dev)->pci_device == 0x29C2 ||	\
			(dev)->pci_device == 0x29B2 ||	\
1029
			(dev)->pci_device == 0x29D2 ||  \
1030
			(IS_PINEVIEW(dev)))
J
Jesse Barnes 已提交
1031

1032 1033 1034
#define IS_IRONLAKE_D(dev)	((dev)->pci_device == 0x0042)
#define IS_IRONLAKE_M(dev)	((dev)->pci_device == 0x0046)
#define IS_IRONLAKE(dev)	(IS_IRONLAKE_D(dev) || IS_IRONLAKE_M(dev))
1035

J
Jesse Barnes 已提交
1036
#define IS_I9XX(dev) (IS_I915G(dev) || IS_I915GM(dev) || IS_I945G(dev) || \
1037
		      IS_I945GM(dev) || IS_I965G(dev) || IS_G33(dev) || \
1038
		      IS_IRONLAKE(dev))
J
Jesse Barnes 已提交
1039 1040

#define IS_MOBILE(dev) (IS_I830(dev) || IS_I85X(dev) || IS_I915GM(dev) || \
1041
			IS_I945GM(dev) || IS_I965GM(dev) || IS_GM45(dev) || \
1042
			IS_PINEVIEW(dev) || IS_IRONLAKE_M(dev))
J
Jesse Barnes 已提交
1043

1044
#define I915_NEED_GFX_HWS(dev) (IS_G33(dev) || IS_GM45(dev) || IS_G4X(dev) || \
1045
				IS_IRONLAKE(dev))
1046 1047 1048 1049 1050
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
#define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
						      IS_I915GM(dev)))
1051 1052 1053 1054
#define SUPPORTS_DIGITAL_OUTPUTS(dev)	(IS_I9XX(dev) && !IS_PINEVIEW(dev))
#define SUPPORTS_INTEGRATED_HDMI(dev)	(IS_G4X(dev) || IS_IRONLAKE(dev))
#define SUPPORTS_INTEGRATED_DP(dev)	(IS_G4X(dev) || IS_IRONLAKE(dev))
#define SUPPORTS_EDP(dev)		(IS_IRONLAKE_M(dev))
1055
#define SUPPORTS_TV(dev)		(IS_I9XX(dev) && IS_MOBILE(dev) && \
1056
					!IS_IRONLAKE(dev) && !IS_PINEVIEW(dev))
1057
#define I915_HAS_HOTPLUG(dev) (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev) || IS_I965G(dev))
1058
/* dsparb controlled by hw only */
1059
#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1060

1061 1062
#define HAS_FW_BLC(dev) (IS_I9XX(dev) || IS_G4X(dev) || IS_IRONLAKE(dev))
#define HAS_PIPE_CXSR(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1063 1064
#define I915_HAS_FBC(dev) (IS_MOBILE(dev) && \
			   (IS_I9XX(dev) || IS_GM45(dev)) && \
1065 1066 1067
			   !IS_PINEVIEW(dev) && \
			   !IS_IRONLAKE(dev))
#define I915_HAS_RC6(dev) (IS_I965GM(dev) || IS_GM45(dev) || IS_IRONLAKE_M(dev))
1068

J
Jesse Barnes 已提交
1069
#define PRIMARY_RINGBUFFER_SIZE         (128*1024)
D
Dave Airlie 已提交
1070

L
Linus Torvalds 已提交
1071
#endif