omap-dma.c 24.9 KB
Newer Older
1 2 3 4 5 6 7
/*
 * OMAP DMAengine support
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
8
#include <linux/delay.h>
9 10 11 12 13 14 15 16 17 18 19
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
#include <linux/err.h>
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/list.h>
#include <linux/module.h>
#include <linux/omap-dma.h>
#include <linux/platform_device.h>
#include <linux/slab.h>
#include <linux/spinlock.h>
20 21
#include <linux/of_dma.h>
#include <linux/of_device.h>
22 23

#include "virt-dma.h"
24

25 26 27 28 29
struct omap_dmadev {
	struct dma_device ddev;
	spinlock_t lock;
	struct tasklet_struct task;
	struct list_head pending;
30
	struct omap_system_dma_plat_info *plat;
31 32 33 34 35
};

struct omap_chan {
	struct virt_dma_chan vc;
	struct list_head node;
36
	struct omap_system_dma_plat_info *plat;
37 38 39

	struct dma_slave_config	cfg;
	unsigned dma_sig;
40
	bool cyclic;
41
	bool paused;
42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58

	int dma_ch;
	struct omap_desc *desc;
	unsigned sgidx;
};

struct omap_sg {
	dma_addr_t addr;
	uint32_t en;		/* number of elements (24-bit) */
	uint32_t fn;		/* number of frames (16-bit) */
};

struct omap_desc {
	struct virt_dma_desc vd;
	enum dma_transfer_direction dir;
	dma_addr_t dev_addr;

59
	int16_t fi;		/* for OMAP_DMA_SYNC_PACKET */
60
	uint8_t es;		/* CSDP_DATA_TYPE_xxx */
61
	uint32_t ccr;		/* CCR value */
62
	uint16_t cicr;		/* CICR value */
63
	uint32_t csdp;		/* CSDP value */
64 65 66 67 68

	unsigned sglen;
	struct omap_sg sg[0];
};

69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141
enum {
	CCR_FS			= BIT(5),
	CCR_READ_PRIORITY	= BIT(6),
	CCR_ENABLE		= BIT(7),
	CCR_AUTO_INIT		= BIT(8),	/* OMAP1 only */
	CCR_REPEAT		= BIT(9),	/* OMAP1 only */
	CCR_OMAP31_DISABLE	= BIT(10),	/* OMAP1 only */
	CCR_SUSPEND_SENSITIVE	= BIT(8),	/* OMAP2+ only */
	CCR_RD_ACTIVE		= BIT(9),	/* OMAP2+ only */
	CCR_WR_ACTIVE		= BIT(10),	/* OMAP2+ only */
	CCR_SRC_AMODE_CONSTANT	= 0 << 12,
	CCR_SRC_AMODE_POSTINC	= 1 << 12,
	CCR_SRC_AMODE_SGLIDX	= 2 << 12,
	CCR_SRC_AMODE_DBLIDX	= 3 << 12,
	CCR_DST_AMODE_CONSTANT	= 0 << 14,
	CCR_DST_AMODE_POSTINC	= 1 << 14,
	CCR_DST_AMODE_SGLIDX	= 2 << 14,
	CCR_DST_AMODE_DBLIDX	= 3 << 14,
	CCR_CONSTANT_FILL	= BIT(16),
	CCR_TRANSPARENT_COPY	= BIT(17),
	CCR_BS			= BIT(18),
	CCR_SUPERVISOR		= BIT(22),
	CCR_PREFETCH		= BIT(23),
	CCR_TRIGGER_SRC		= BIT(24),
	CCR_BUFFERING_DISABLE	= BIT(25),
	CCR_WRITE_PRIORITY	= BIT(26),
	CCR_SYNC_ELEMENT	= 0,
	CCR_SYNC_FRAME		= CCR_FS,
	CCR_SYNC_BLOCK		= CCR_BS,
	CCR_SYNC_PACKET		= CCR_BS | CCR_FS,

	CSDP_DATA_TYPE_8	= 0,
	CSDP_DATA_TYPE_16	= 1,
	CSDP_DATA_TYPE_32	= 2,
	CSDP_SRC_PORT_EMIFF	= 0 << 2, /* OMAP1 only */
	CSDP_SRC_PORT_EMIFS	= 1 << 2, /* OMAP1 only */
	CSDP_SRC_PORT_OCP_T1	= 2 << 2, /* OMAP1 only */
	CSDP_SRC_PORT_TIPB	= 3 << 2, /* OMAP1 only */
	CSDP_SRC_PORT_OCP_T2	= 4 << 2, /* OMAP1 only */
	CSDP_SRC_PORT_MPUI	= 5 << 2, /* OMAP1 only */
	CSDP_SRC_PACKED		= BIT(6),
	CSDP_SRC_BURST_1	= 0 << 7,
	CSDP_SRC_BURST_16	= 1 << 7,
	CSDP_SRC_BURST_32	= 2 << 7,
	CSDP_SRC_BURST_64	= 3 << 7,
	CSDP_DST_PORT_EMIFF	= 0 << 9, /* OMAP1 only */
	CSDP_DST_PORT_EMIFS	= 1 << 9, /* OMAP1 only */
	CSDP_DST_PORT_OCP_T1	= 2 << 9, /* OMAP1 only */
	CSDP_DST_PORT_TIPB	= 3 << 9, /* OMAP1 only */
	CSDP_DST_PORT_OCP_T2	= 4 << 9, /* OMAP1 only */
	CSDP_DST_PORT_MPUI	= 5 << 9, /* OMAP1 only */
	CSDP_DST_PACKED		= BIT(13),
	CSDP_DST_BURST_1	= 0 << 14,
	CSDP_DST_BURST_16	= 1 << 14,
	CSDP_DST_BURST_32	= 2 << 14,
	CSDP_DST_BURST_64	= 3 << 14,

	CICR_TOUT_IE		= BIT(0),	/* OMAP1 only */
	CICR_DROP_IE		= BIT(1),
	CICR_HALF_IE		= BIT(2),
	CICR_FRAME_IE		= BIT(3),
	CICR_LAST_IE		= BIT(4),
	CICR_BLOCK_IE		= BIT(5),
	CICR_PKT_IE		= BIT(7),	/* OMAP2+ only */
	CICR_TRANS_ERR_IE	= BIT(8),	/* OMAP2+ only */
	CICR_SUPERVISOR_ERR_IE	= BIT(10),	/* OMAP2+ only */
	CICR_MISALIGNED_ERR_IE	= BIT(11),	/* OMAP2+ only */
	CICR_DRAIN_IE		= BIT(12),	/* OMAP2+ only */
	CICR_SUPER_BLOCK_IE	= BIT(14),	/* OMAP2+ only */

	CLNK_CTRL_ENABLE_LNK	= BIT(15),
};

142
static const unsigned es_bytes[] = {
143 144 145
	[CSDP_DATA_TYPE_8] = 1,
	[CSDP_DATA_TYPE_16] = 2,
	[CSDP_DATA_TYPE_32] = 4,
146 147
};

148 149 150 151
static struct of_dma_filter_info omap_dma_info = {
	.filter_fn = omap_dma_filter_fn,
};

152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171
static inline struct omap_dmadev *to_omap_dma_dev(struct dma_device *d)
{
	return container_of(d, struct omap_dmadev, ddev);
}

static inline struct omap_chan *to_omap_dma_chan(struct dma_chan *c)
{
	return container_of(c, struct omap_chan, vc.chan);
}

static inline struct omap_desc *to_omap_dma_desc(struct dma_async_tx_descriptor *t)
{
	return container_of(t, struct omap_desc, vd.tx);
}

static void omap_dma_desc_free(struct virt_dma_desc *vd)
{
	kfree(container_of(vd, struct omap_desc, vd));
}

172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187
static void omap_dma_start(struct omap_chan *c, struct omap_desc *d)
{
	struct omap_dmadev *od = to_omap_dma_dev(c->vc.chan.device);
	uint32_t val;

	if (__dma_omap15xx(od->plat->dma_attr))
		c->plat->dma_write(0, CPC, c->dma_ch);
	else
		c->plat->dma_write(0, CDAC, c->dma_ch);

	if (!__dma_omap15xx(od->plat->dma_attr) && c->cyclic) {
		val = c->plat->dma_read(CLNK_CTRL, c->dma_ch);

		if (dma_omap1())
			val &= ~(1 << 14);

188
		val |= c->dma_ch | CLNK_CTRL_ENABLE_LNK;
189 190 191 192 193 194 195 196 197 198 199 200 201 202 203

		c->plat->dma_write(val, CLNK_CTRL, c->dma_ch);
	} else if (od->plat->errata & DMA_ERRATA_PARALLEL_CHANNELS)
		c->plat->dma_write(c->dma_ch, CLNK_CTRL, c->dma_ch);

	/* Clear CSR */
	if (dma_omap1())
		c->plat->dma_read(CSR, c->dma_ch);
	else
		c->plat->dma_write(~0, CSR, c->dma_ch);

	/* Enable interrupts */
	c->plat->dma_write(d->cicr, CICR, c->dma_ch);

	val = c->plat->dma_read(CCR, c->dma_ch);
204
	val |= CCR_ENABLE;
205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223
	mb();
	c->plat->dma_write(val, CCR, c->dma_ch);
}

static void omap_dma_stop(struct omap_chan *c)
{
	struct omap_dmadev *od = to_omap_dma_dev(c->vc.chan.device);
	uint32_t val;

	/* disable irq */
	c->plat->dma_write(0, CICR, c->dma_ch);

	/* Clear CSR */
	if (dma_omap1())
		c->plat->dma_read(CSR, c->dma_ch);
	else
		c->plat->dma_write(~0, CSR, c->dma_ch);

	val = c->plat->dma_read(CCR, c->dma_ch);
224
	if (od->plat->errata & DMA_ERRATA_i541 && val & CCR_TRIGGER_SRC) {
225 226 227 228 229 230 231 232 233
		uint32_t sysconfig;
		unsigned i;

		sysconfig = c->plat->dma_read(OCP_SYSCONFIG, c->dma_ch);
		val = sysconfig & ~DMA_SYSCONFIG_MIDLEMODE_MASK;
		val |= DMA_SYSCONFIG_MIDLEMODE(DMA_IDLEMODE_NO_IDLE);
		c->plat->dma_write(val, OCP_SYSCONFIG, c->dma_ch);

		val = c->plat->dma_read(CCR, c->dma_ch);
234
		val &= ~CCR_ENABLE;
235 236 237 238 239
		c->plat->dma_write(val, CCR, c->dma_ch);

		/* Wait for sDMA FIFO to drain */
		for (i = 0; ; i++) {
			val = c->plat->dma_read(CCR, c->dma_ch);
240
			if (!(val & (CCR_RD_ACTIVE | CCR_WR_ACTIVE)))
241 242 243 244 245 246 247 248
				break;

			if (i > 100)
				break;

			udelay(5);
		}

249
		if (val & (CCR_RD_ACTIVE | CCR_WR_ACTIVE))
250 251 252 253 254 255
			dev_err(c->vc.chan.device->dev,
				"DMA drain did not complete on lch %d\n",
			        c->dma_ch);

		c->plat->dma_write(sysconfig, OCP_SYSCONFIG, c->dma_ch);
	} else {
256
		val &= ~CCR_ENABLE;
257 258 259 260 261 262 263 264 265 266 267
		c->plat->dma_write(val, CCR, c->dma_ch);
	}

	mb();

	if (!__dma_omap15xx(od->plat->dma_attr) && c->cyclic) {
		val = c->plat->dma_read(CLNK_CTRL, c->dma_ch);

		if (dma_omap1())
			val |= 1 << 14; /* set the STOP_LNK bit */
		else
268
			val &= ~CLNK_CTRL_ENABLE_LNK;
269 270 271 272 273

		c->plat->dma_write(val, CLNK_CTRL, c->dma_ch);
	}
}

274 275 276 277
static void omap_dma_start_sg(struct omap_chan *c, struct omap_desc *d,
	unsigned idx)
{
	struct omap_sg *sg = d->sg + idx;
278 279 280 281 282 283 284 285 286 287 288 289 290 291

	if (d->dir == DMA_DEV_TO_MEM) {
		c->plat->dma_write(sg->addr, CDSA, c->dma_ch);
		c->plat->dma_write(0, CDEI, c->dma_ch);
		c->plat->dma_write(0, CDFI, c->dma_ch);
	} else {
		c->plat->dma_write(sg->addr, CSSA, c->dma_ch);
		c->plat->dma_write(0, CSEI, c->dma_ch);
		c->plat->dma_write(0, CSFI, c->dma_ch);
	}

	c->plat->dma_write(sg->en, CEN, c->dma_ch);
	c->plat->dma_write(sg->fn, CFN, c->dma_ch);

292
	omap_dma_start(c, d);
293 294 295 296 297 298
}

static void omap_dma_start_desc(struct omap_chan *c)
{
	struct virt_dma_desc *vd = vchan_next_desc(&c->vc);
	struct omap_desc *d;
299

300 301 302 303 304 305 306 307 308 309
	if (!vd) {
		c->desc = NULL;
		return;
	}

	list_del(&vd->node);

	c->desc = d = to_omap_dma_desc(&vd->tx);
	c->sgidx = 0;

310 311 312
	c->plat->dma_write(d->ccr, CCR, c->dma_ch);
	if (dma_omap1())
		c->plat->dma_write(d->ccr >> 16, CCR2, c->dma_ch);
313

314
	if (d->dir == DMA_DEV_TO_MEM) {
315 316 317
		c->plat->dma_write(d->dev_addr, CSSA, c->dma_ch);
		c->plat->dma_write(0, CSEI, c->dma_ch);
		c->plat->dma_write(d->fi, CSFI, c->dma_ch);
318
	} else {
319 320 321
		c->plat->dma_write(d->dev_addr, CDSA, c->dma_ch);
		c->plat->dma_write(0, CDEI, c->dma_ch);
		c->plat->dma_write(d->fi, CDFI, c->dma_ch);
322 323
	}

324
	c->plat->dma_write(d->csdp, CSDP, c->dma_ch);
325

326 327 328 329 330 331 332 333 334 335 336 337
	omap_dma_start_sg(c, d, 0);
}

static void omap_dma_callback(int ch, u16 status, void *data)
{
	struct omap_chan *c = data;
	struct omap_desc *d;
	unsigned long flags;

	spin_lock_irqsave(&c->vc.lock, flags);
	d = c->desc;
	if (d) {
338 339 340 341 342 343 344
		if (!c->cyclic) {
			if (++c->sgidx < d->sglen) {
				omap_dma_start_sg(c, d, c->sgidx);
			} else {
				omap_dma_start_desc(c);
				vchan_cookie_complete(&d->vd);
			}
345
		} else {
346
			vchan_cyclic_callback(&d->vd);
347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382
		}
	}
	spin_unlock_irqrestore(&c->vc.lock, flags);
}

/*
 * This callback schedules all pending channels.  We could be more
 * clever here by postponing allocation of the real DMA channels to
 * this point, and freeing them when our virtual channel becomes idle.
 *
 * We would then need to deal with 'all channels in-use'
 */
static void omap_dma_sched(unsigned long data)
{
	struct omap_dmadev *d = (struct omap_dmadev *)data;
	LIST_HEAD(head);

	spin_lock_irq(&d->lock);
	list_splice_tail_init(&d->pending, &head);
	spin_unlock_irq(&d->lock);

	while (!list_empty(&head)) {
		struct omap_chan *c = list_first_entry(&head,
			struct omap_chan, node);

		spin_lock_irq(&c->vc.lock);
		list_del_init(&c->node);
		omap_dma_start_desc(c);
		spin_unlock_irq(&c->vc.lock);
	}
}

static int omap_dma_alloc_chan_resources(struct dma_chan *chan)
{
	struct omap_chan *c = to_omap_dma_chan(chan);

383
	dev_dbg(c->vc.chan.device->dev, "allocating channel for %u\n", c->dma_sig);
384 385 386 387 388 389 390 391 392 393 394 395

	return omap_request_dma(c->dma_sig, "DMA engine",
		omap_dma_callback, c, &c->dma_ch);
}

static void omap_dma_free_chan_resources(struct dma_chan *chan)
{
	struct omap_chan *c = to_omap_dma_chan(chan);

	vchan_free_chan_resources(&c->vc);
	omap_free_dma(c->dma_ch);

396
	dev_dbg(c->vc.chan.device->dev, "freeing channel for %u\n", c->dma_sig);
397 398
}

399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431
static size_t omap_dma_sg_size(struct omap_sg *sg)
{
	return sg->en * sg->fn;
}

static size_t omap_dma_desc_size(struct omap_desc *d)
{
	unsigned i;
	size_t size;

	for (size = i = 0; i < d->sglen; i++)
		size += omap_dma_sg_size(&d->sg[i]);

	return size * es_bytes[d->es];
}

static size_t omap_dma_desc_size_pos(struct omap_desc *d, dma_addr_t addr)
{
	unsigned i;
	size_t size, es_size = es_bytes[d->es];

	for (size = i = 0; i < d->sglen; i++) {
		size_t this_size = omap_dma_sg_size(&d->sg[i]) * es_size;

		if (size)
			size += this_size;
		else if (addr >= d->sg[i].addr &&
			 addr < d->sg[i].addr + this_size)
			size += d->sg[i].addr + this_size - addr;
	}
	return size;
}

432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493
static dma_addr_t omap_dma_get_src_pos(struct omap_chan *c)
{
	struct omap_dmadev *od = to_omap_dma_dev(c->vc.chan.device);
	dma_addr_t addr;

	if (__dma_omap15xx(od->plat->dma_attr))
		addr = c->plat->dma_read(CPC, c->dma_ch);
	else
		addr = c->plat->dma_read(CSAC, c->dma_ch);

	if (od->plat->errata & DMA_ERRATA_3_3 && addr == 0)
		addr = c->plat->dma_read(CSAC, c->dma_ch);

	if (!__dma_omap15xx(od->plat->dma_attr)) {
		/*
		 * CDAC == 0 indicates that the DMA transfer on the channel has
		 * not been started (no data has been transferred so far).
		 * Return the programmed source start address in this case.
		 */
		if (c->plat->dma_read(CDAC, c->dma_ch))
			addr = c->plat->dma_read(CSAC, c->dma_ch);
		else
			addr = c->plat->dma_read(CSSA, c->dma_ch);
	}

	if (dma_omap1())
		addr |= c->plat->dma_read(CSSA, c->dma_ch) & 0xffff0000;

	return addr;
}

static dma_addr_t omap_dma_get_dst_pos(struct omap_chan *c)
{
	struct omap_dmadev *od = to_omap_dma_dev(c->vc.chan.device);
	dma_addr_t addr;

	if (__dma_omap15xx(od->plat->dma_attr))
		addr = c->plat->dma_read(CPC, c->dma_ch);
	else
		addr = c->plat->dma_read(CDAC, c->dma_ch);

	/*
	 * omap 3.2/3.3 erratum: sometimes 0 is returned if CSAC/CDAC is
	 * read before the DMA controller finished disabling the channel.
	 */
	if (!__dma_omap15xx(od->plat->dma_attr) && addr == 0) {
		addr = c->plat->dma_read(CDAC, c->dma_ch);
		/*
		 * CDAC == 0 indicates that the DMA transfer on the channel has
		 * not been started (no data has been transferred so far).
		 * Return the programmed destination start address in this case.
		 */
		if (addr == 0)
			addr = c->plat->dma_read(CDSA, c->dma_ch);
	}

	if (dma_omap1())
		addr |= c->plat->dma_read(CDSA, c->dma_ch) & 0xffff0000;

	return addr;
}

494 495 496
static enum dma_status omap_dma_tx_status(struct dma_chan *chan,
	dma_cookie_t cookie, struct dma_tx_state *txstate)
{
497 498 499 500 501 502
	struct omap_chan *c = to_omap_dma_chan(chan);
	struct virt_dma_desc *vd;
	enum dma_status ret;
	unsigned long flags;

	ret = dma_cookie_status(chan, cookie, txstate);
503
	if (ret == DMA_COMPLETE || !txstate)
504 505 506 507 508 509 510 511 512 513 514
		return ret;

	spin_lock_irqsave(&c->vc.lock, flags);
	vd = vchan_find_desc(&c->vc, cookie);
	if (vd) {
		txstate->residue = omap_dma_desc_size(to_omap_dma_desc(&vd->tx));
	} else if (c->desc && c->desc->vd.tx.cookie == cookie) {
		struct omap_desc *d = c->desc;
		dma_addr_t pos;

		if (d->dir == DMA_MEM_TO_DEV)
515
			pos = omap_dma_get_src_pos(c);
516
		else if (d->dir == DMA_DEV_TO_MEM)
517
			pos = omap_dma_get_dst_pos(c);
518 519 520 521 522 523 524 525 526 527
		else
			pos = 0;

		txstate->residue = omap_dma_desc_size_pos(d, pos);
	} else {
		txstate->residue = 0;
	}
	spin_unlock_irqrestore(&c->vc.lock, flags);

	return ret;
528 529 530 531 532 533 534 535 536
}

static void omap_dma_issue_pending(struct dma_chan *chan)
{
	struct omap_chan *c = to_omap_dma_chan(chan);
	unsigned long flags;

	spin_lock_irqsave(&c->vc.lock, flags);
	if (vchan_issue_pending(&c->vc) && !c->desc) {
537 538 539 540 541 542 543 544 545 546 547 548 549 550
		/*
		 * c->cyclic is used only by audio and in this case the DMA need
		 * to be started without delay.
		 */
		if (!c->cyclic) {
			struct omap_dmadev *d = to_omap_dma_dev(chan->device);
			spin_lock(&d->lock);
			if (list_empty(&c->node))
				list_add_tail(&c->node, &d->pending);
			spin_unlock(&d->lock);
			tasklet_schedule(&d->task);
		} else {
			omap_dma_start_desc(c);
		}
551 552 553 554 555 556 557 558
	}
	spin_unlock_irqrestore(&c->vc.lock, flags);
}

static struct dma_async_tx_descriptor *omap_dma_prep_slave_sg(
	struct dma_chan *chan, struct scatterlist *sgl, unsigned sglen,
	enum dma_transfer_direction dir, unsigned long tx_flags, void *context)
{
559
	struct omap_dmadev *od = to_omap_dma_dev(chan->device);
560 561 562 563 564
	struct omap_chan *c = to_omap_dma_chan(chan);
	enum dma_slave_buswidth dev_width;
	struct scatterlist *sgent;
	struct omap_desc *d;
	dma_addr_t dev_addr;
565
	unsigned i, j = 0, es, en, frame_bytes;
566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583
	u32 burst;

	if (dir == DMA_DEV_TO_MEM) {
		dev_addr = c->cfg.src_addr;
		dev_width = c->cfg.src_addr_width;
		burst = c->cfg.src_maxburst;
	} else if (dir == DMA_MEM_TO_DEV) {
		dev_addr = c->cfg.dst_addr;
		dev_width = c->cfg.dst_addr_width;
		burst = c->cfg.dst_maxburst;
	} else {
		dev_err(chan->device->dev, "%s: bad direction?\n", __func__);
		return NULL;
	}

	/* Bus width translates to the element size (ES) */
	switch (dev_width) {
	case DMA_SLAVE_BUSWIDTH_1_BYTE:
584
		es = CSDP_DATA_TYPE_8;
585 586
		break;
	case DMA_SLAVE_BUSWIDTH_2_BYTES:
587
		es = CSDP_DATA_TYPE_16;
588 589
		break;
	case DMA_SLAVE_BUSWIDTH_4_BYTES:
590
		es = CSDP_DATA_TYPE_32;
591 592 593 594 595 596 597 598 599 600 601 602 603
		break;
	default: /* not reached */
		return NULL;
	}

	/* Now allocate and setup the descriptor. */
	d = kzalloc(sizeof(*d) + sglen * sizeof(d->sg[0]), GFP_ATOMIC);
	if (!d)
		return NULL;

	d->dir = dir;
	d->dev_addr = dev_addr;
	d->es = es;
604

605
	d->ccr = CCR_SYNC_FRAME;
606
	if (dir == DMA_DEV_TO_MEM)
607
		d->ccr |= CCR_DST_AMODE_POSTINC | CCR_SRC_AMODE_CONSTANT;
608
	else
609
		d->ccr |= CCR_DST_AMODE_CONSTANT | CCR_SRC_AMODE_POSTINC;
610

611
	d->cicr = CICR_DROP_IE | CICR_BLOCK_IE;
612
	d->csdp = es;
613

614
	if (dma_omap1()) {
615
		if (__dma_omap16xx(od->plat->dma_attr)) {
616
			d->ccr |= CCR_OMAP31_DISABLE;
617 618 619 620 621 622
			/* Duplicate what plat-omap/dma.c does */
			d->ccr |= c->dma_ch + 1;
		} else {
			d->ccr |= c->dma_sig & 0x1f;
		}

623
		d->cicr |= CICR_TOUT_IE;
624 625

		if (dir == DMA_DEV_TO_MEM)
626
			d->csdp |= CSDP_DST_PORT_EMIFF | CSDP_SRC_PORT_TIPB;
627
		else
628
			d->csdp |= CSDP_DST_PORT_TIPB | CSDP_SRC_PORT_EMIFF;
629
	} else {
630 631 632 633
		d->ccr |= (c->dma_sig & ~0x1f) << 14;
		d->ccr |= c->dma_sig & 0x1f;

		if (dir == DMA_DEV_TO_MEM)
634
			d->ccr |= CCR_TRIGGER_SRC;
635

636
		d->cicr |= CICR_MISALIGNED_ERR_IE | CICR_TRANS_ERR_IE;
637
	}
638 639
	if (od->plat->errata & DMA_ERRATA_IFRAME_BUFFERING)
		d->ccr |= CCR_BUFFERING_DISABLE;
640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663

	/*
	 * Build our scatterlist entries: each contains the address,
	 * the number of elements (EN) in each frame, and the number of
	 * frames (FN).  Number of bytes for this entry = ES * EN * FN.
	 *
	 * Burst size translates to number of elements with frame sync.
	 * Note: DMA engine defines burst to be the number of dev-width
	 * transfers.
	 */
	en = burst;
	frame_bytes = es_bytes[es] * en;
	for_each_sg(sgl, sgent, sglen, i) {
		d->sg[j].addr = sg_dma_address(sgent);
		d->sg[j].en = en;
		d->sg[j].fn = sg_dma_len(sgent) / frame_bytes;
		j++;
	}

	d->sglen = j;

	return vchan_tx_prep(&c->vc, &d->vd, tx_flags);
}

664 665
static struct dma_async_tx_descriptor *omap_dma_prep_dma_cyclic(
	struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
666 667
	size_t period_len, enum dma_transfer_direction dir, unsigned long flags,
	void *context)
668
{
669
	struct omap_dmadev *od = to_omap_dma_dev(chan->device);
670 671 672 673
	struct omap_chan *c = to_omap_dma_chan(chan);
	enum dma_slave_buswidth dev_width;
	struct omap_desc *d;
	dma_addr_t dev_addr;
674
	unsigned es;
675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692
	u32 burst;

	if (dir == DMA_DEV_TO_MEM) {
		dev_addr = c->cfg.src_addr;
		dev_width = c->cfg.src_addr_width;
		burst = c->cfg.src_maxburst;
	} else if (dir == DMA_MEM_TO_DEV) {
		dev_addr = c->cfg.dst_addr;
		dev_width = c->cfg.dst_addr_width;
		burst = c->cfg.dst_maxburst;
	} else {
		dev_err(chan->device->dev, "%s: bad direction?\n", __func__);
		return NULL;
	}

	/* Bus width translates to the element size (ES) */
	switch (dev_width) {
	case DMA_SLAVE_BUSWIDTH_1_BYTE:
693
		es = CSDP_DATA_TYPE_8;
694 695
		break;
	case DMA_SLAVE_BUSWIDTH_2_BYTES:
696
		es = CSDP_DATA_TYPE_16;
697 698
		break;
	case DMA_SLAVE_BUSWIDTH_4_BYTES:
699
		es = CSDP_DATA_TYPE_32;
700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717
		break;
	default: /* not reached */
		return NULL;
	}

	/* Now allocate and setup the descriptor. */
	d = kzalloc(sizeof(*d) + sizeof(d->sg[0]), GFP_ATOMIC);
	if (!d)
		return NULL;

	d->dir = dir;
	d->dev_addr = dev_addr;
	d->fi = burst;
	d->es = es;
	d->sg[0].addr = buf_addr;
	d->sg[0].en = period_len / es_bytes[es];
	d->sg[0].fn = buf_len / period_len;
	d->sglen = 1;
718 719 720

	d->ccr = 0;
	if (__dma_omap15xx(od->plat->dma_attr))
721
		d->ccr = CCR_AUTO_INIT | CCR_REPEAT;
722
	if (dir == DMA_DEV_TO_MEM)
723
		d->ccr |= CCR_DST_AMODE_POSTINC | CCR_SRC_AMODE_CONSTANT;
724
	else
725
		d->ccr |= CCR_DST_AMODE_CONSTANT | CCR_SRC_AMODE_POSTINC;
726

727
	d->cicr = CICR_DROP_IE;
728
	if (flags & DMA_PREP_INTERRUPT)
729
		d->cicr |= CICR_FRAME_IE;
730

731 732 733
	d->csdp = es;

	if (dma_omap1()) {
734
		if (__dma_omap16xx(od->plat->dma_attr)) {
735
			d->ccr |= CCR_OMAP31_DISABLE;
736 737 738 739 740 741
			/* Duplicate what plat-omap/dma.c does */
			d->ccr |= c->dma_ch + 1;
		} else {
			d->ccr |= c->dma_sig & 0x1f;
		}

742
		d->cicr |= CICR_TOUT_IE;
743 744

		if (dir == DMA_DEV_TO_MEM)
745
			d->csdp |= CSDP_DST_PORT_EMIFF | CSDP_SRC_PORT_MPUI;
746
		else
747
			d->csdp |= CSDP_DST_PORT_MPUI | CSDP_SRC_PORT_EMIFF;
748
	} else {
749 750 751 752
		d->ccr |= (c->dma_sig & ~0x1f) << 14;
		d->ccr |= c->dma_sig & 0x1f;

		if (burst)
753 754 755
			d->ccr |= CCR_SYNC_PACKET;
		else
			d->ccr |= CCR_SYNC_ELEMENT;
756 757

		if (dir == DMA_DEV_TO_MEM)
758
			d->ccr |= CCR_TRIGGER_SRC;
759

760
		d->cicr |= CICR_MISALIGNED_ERR_IE | CICR_TRANS_ERR_IE;
761

762
		d->csdp |= CSDP_DST_BURST_64 | CSDP_SRC_BURST_64;
763
	}
764 765
	if (od->plat->errata & DMA_ERRATA_IFRAME_BUFFERING)
		d->ccr |= CCR_BUFFERING_DISABLE;
766

767
	c->cyclic = true;
768

769
	return vchan_tx_prep(&c->vc, &d->vd, flags);
770 771
}

772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797
static int omap_dma_slave_config(struct omap_chan *c, struct dma_slave_config *cfg)
{
	if (cfg->src_addr_width == DMA_SLAVE_BUSWIDTH_8_BYTES ||
	    cfg->dst_addr_width == DMA_SLAVE_BUSWIDTH_8_BYTES)
		return -EINVAL;

	memcpy(&c->cfg, cfg, sizeof(c->cfg));

	return 0;
}

static int omap_dma_terminate_all(struct omap_chan *c)
{
	struct omap_dmadev *d = to_omap_dma_dev(c->vc.chan.device);
	unsigned long flags;
	LIST_HEAD(head);

	spin_lock_irqsave(&c->vc.lock, flags);

	/* Prevent this channel being scheduled */
	spin_lock(&d->lock);
	list_del_init(&c->node);
	spin_unlock(&d->lock);

	/*
	 * Stop DMA activity: we assume the callback will not be called
798
	 * after omap_dma_stop() returns (even if it does, it will see
799 800 801 802
	 * c->desc is NULL and exit.)
	 */
	if (c->desc) {
		c->desc = NULL;
803 804
		/* Avoid stopping the dma twice */
		if (!c->paused)
805
			omap_dma_stop(c);
806 807
	}

808 809
	if (c->cyclic) {
		c->cyclic = false;
810
		c->paused = false;
811 812
	}

813 814 815 816 817 818 819 820 821
	vchan_get_all_descriptors(&c->vc, &head);
	spin_unlock_irqrestore(&c->vc.lock, flags);
	vchan_dma_desc_free_list(&c->vc, &head);

	return 0;
}

static int omap_dma_pause(struct omap_chan *c)
{
822 823 824 825 826
	/* Pause/Resume only allowed with cyclic mode */
	if (!c->cyclic)
		return -EINVAL;

	if (!c->paused) {
827
		omap_dma_stop(c);
828 829 830 831
		c->paused = true;
	}

	return 0;
832 833 834 835
}

static int omap_dma_resume(struct omap_chan *c)
{
836 837 838 839 840
	/* Pause/Resume only allowed with cyclic mode */
	if (!c->cyclic)
		return -EINVAL;

	if (c->paused) {
841
		omap_dma_start(c, c->desc);
842 843 844 845
		c->paused = false;
	}

	return 0;
846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886
}

static int omap_dma_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
	unsigned long arg)
{
	struct omap_chan *c = to_omap_dma_chan(chan);
	int ret;

	switch (cmd) {
	case DMA_SLAVE_CONFIG:
		ret = omap_dma_slave_config(c, (struct dma_slave_config *)arg);
		break;

	case DMA_TERMINATE_ALL:
		ret = omap_dma_terminate_all(c);
		break;

	case DMA_PAUSE:
		ret = omap_dma_pause(c);
		break;

	case DMA_RESUME:
		ret = omap_dma_resume(c);
		break;

	default:
		ret = -ENXIO;
		break;
	}

	return ret;
}

static int omap_dma_chan_init(struct omap_dmadev *od, int dma_sig)
{
	struct omap_chan *c;

	c = kzalloc(sizeof(*c), GFP_KERNEL);
	if (!c)
		return -ENOMEM;

887
	c->plat = od->plat;
888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915
	c->dma_sig = dma_sig;
	c->vc.desc_free = omap_dma_desc_free;
	vchan_init(&c->vc, &od->ddev);
	INIT_LIST_HEAD(&c->node);

	od->ddev.chancnt++;

	return 0;
}

static void omap_dma_free(struct omap_dmadev *od)
{
	tasklet_kill(&od->task);
	while (!list_empty(&od->ddev.channels)) {
		struct omap_chan *c = list_first_entry(&od->ddev.channels,
			struct omap_chan, vc.chan.device_node);

		list_del(&c->vc.chan.device_node);
		tasklet_kill(&c->vc.task);
		kfree(c);
	}
}

static int omap_dma_probe(struct platform_device *pdev)
{
	struct omap_dmadev *od;
	int rc, i;

916
	od = devm_kzalloc(&pdev->dev, sizeof(*od), GFP_KERNEL);
917 918 919
	if (!od)
		return -ENOMEM;

920 921 922 923
	od->plat = omap_get_plat_info();
	if (!od->plat)
		return -EPROBE_DEFER;

924
	dma_cap_set(DMA_SLAVE, od->ddev.cap_mask);
925
	dma_cap_set(DMA_CYCLIC, od->ddev.cap_mask);
926 927 928 929 930
	od->ddev.device_alloc_chan_resources = omap_dma_alloc_chan_resources;
	od->ddev.device_free_chan_resources = omap_dma_free_chan_resources;
	od->ddev.device_tx_status = omap_dma_tx_status;
	od->ddev.device_issue_pending = omap_dma_issue_pending;
	od->ddev.device_prep_slave_sg = omap_dma_prep_slave_sg;
931
	od->ddev.device_prep_dma_cyclic = omap_dma_prep_dma_cyclic;
932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952
	od->ddev.device_control = omap_dma_control;
	od->ddev.dev = &pdev->dev;
	INIT_LIST_HEAD(&od->ddev.channels);
	INIT_LIST_HEAD(&od->pending);
	spin_lock_init(&od->lock);

	tasklet_init(&od->task, omap_dma_sched, (unsigned long)od);

	for (i = 0; i < 127; i++) {
		rc = omap_dma_chan_init(od, i);
		if (rc) {
			omap_dma_free(od);
			return rc;
		}
	}

	rc = dma_async_device_register(&od->ddev);
	if (rc) {
		pr_warn("OMAP-DMA: failed to register slave DMA engine device: %d\n",
			rc);
		omap_dma_free(od);
953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968
		return rc;
	}

	platform_set_drvdata(pdev, od);

	if (pdev->dev.of_node) {
		omap_dma_info.dma_cap = od->ddev.cap_mask;

		/* Device-tree DMA controller registration */
		rc = of_dma_controller_register(pdev->dev.of_node,
				of_dma_simple_xlate, &omap_dma_info);
		if (rc) {
			pr_warn("OMAP-DMA: failed to register DMA controller\n");
			dma_async_device_unregister(&od->ddev);
			omap_dma_free(od);
		}
969 970 971 972 973 974 975 976 977 978 979
	}

	dev_info(&pdev->dev, "OMAP DMA engine driver\n");

	return rc;
}

static int omap_dma_remove(struct platform_device *pdev)
{
	struct omap_dmadev *od = platform_get_drvdata(pdev);

980 981 982
	if (pdev->dev.of_node)
		of_dma_controller_free(pdev->dev.of_node);

983 984 985 986 987 988
	dma_async_device_unregister(&od->ddev);
	omap_dma_free(od);

	return 0;
}

989 990 991 992 993 994 995 996 997 998
static const struct of_device_id omap_dma_match[] = {
	{ .compatible = "ti,omap2420-sdma", },
	{ .compatible = "ti,omap2430-sdma", },
	{ .compatible = "ti,omap3430-sdma", },
	{ .compatible = "ti,omap3630-sdma", },
	{ .compatible = "ti,omap4430-sdma", },
	{},
};
MODULE_DEVICE_TABLE(of, omap_dma_match);

999 1000 1001 1002 1003 1004
static struct platform_driver omap_dma_driver = {
	.probe	= omap_dma_probe,
	.remove	= omap_dma_remove,
	.driver = {
		.name = "omap-dma-engine",
		.owner = THIS_MODULE,
1005
		.of_match_table = of_match_ptr(omap_dma_match),
1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022
	},
};

bool omap_dma_filter_fn(struct dma_chan *chan, void *param)
{
	if (chan->device->dev->driver == &omap_dma_driver.driver) {
		struct omap_chan *c = to_omap_dma_chan(chan);
		unsigned req = *(unsigned *)param;

		return req == c->dma_sig;
	}
	return false;
}
EXPORT_SYMBOL_GPL(omap_dma_filter_fn);

static int omap_dma_init(void)
{
1023
	return platform_driver_register(&omap_dma_driver);
1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034
}
subsys_initcall(omap_dma_init);

static void __exit omap_dma_exit(void)
{
	platform_driver_unregister(&omap_dma_driver);
}
module_exit(omap_dma_exit);

MODULE_AUTHOR("Russell King");
MODULE_LICENSE("GPL");