pxa3xx.c 12.3 KB
Newer Older
E
eric miao 已提交
1 2 3 4 5 6 7
/*
 * linux/arch/arm/mach-pxa/pxa3xx.c
 *
 * code specific to pxa3xx aka Monahans
 *
 * Copyright (C) 2006 Marvell International Ltd.
 *
8
 * 2007-09-02: eric miao <eric.miao@marvell.com>
E
eric miao 已提交
9 10 11 12 13 14 15 16 17
 *             initial version
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/init.h>
18
#include <linux/gpio-pxa.h>
E
eric miao 已提交
19 20 21
#include <linux/pm.h>
#include <linux/platform_device.h>
#include <linux/irq.h>
22
#include <linux/io.h>
23
#include <linux/of.h>
24
#include <linux/syscore_ops.h>
25
#include <linux/i2c/pxa-i2c.h>
E
eric miao 已提交
26

27
#include <asm/mach/map.h>
28
#include <asm/suspend.h>
29 30
#include <mach/hardware.h>
#include <mach/pxa3xx-regs.h>
31
#include <mach/reset.h>
32
#include <linux/platform_data/usb-ohci-pxa27x.h>
33 34
#include <mach/pm.h>
#include <mach/dma.h>
35
#include <mach/smemc.h>
R
Rob Herring 已提交
36
#include <mach/irqs.h>
E
eric miao 已提交
37 38 39 40 41

#include "generic.h"
#include "devices.h"
#include "clock.h"

42 43 44
#define PECR_IE(n)	((1 << ((n) * 2)) << 28)
#define PECR_IS(n)	((1 << ((n) * 2)) << 29)

45 46
extern void __init pxa_dt_irq_init(int (*fn)(struct irq_data *, unsigned int));

47 48 49 50 51 52
static DEFINE_PXA3_CKEN(pxa3xx_ffuart, FFUART, 14857000, 1);
static DEFINE_PXA3_CKEN(pxa3xx_btuart, BTUART, 14857000, 1);
static DEFINE_PXA3_CKEN(pxa3xx_stuart, STUART, 14857000, 1);
static DEFINE_PXA3_CKEN(pxa3xx_i2c, I2C, 32842000, 0);
static DEFINE_PXA3_CKEN(pxa3xx_udc, UDC, 48000000, 5);
static DEFINE_PXA3_CKEN(pxa3xx_usbh, USBH, 48000000, 0);
53
static DEFINE_PXA3_CKEN(pxa3xx_u2d, USB2, 48000000, 0);
54 55 56 57 58 59 60 61 62
static DEFINE_PXA3_CKEN(pxa3xx_keypad, KEYPAD, 32768, 0);
static DEFINE_PXA3_CKEN(pxa3xx_ssp1, SSP1, 13000000, 0);
static DEFINE_PXA3_CKEN(pxa3xx_ssp2, SSP2, 13000000, 0);
static DEFINE_PXA3_CKEN(pxa3xx_ssp3, SSP3, 13000000, 0);
static DEFINE_PXA3_CKEN(pxa3xx_ssp4, SSP4, 13000000, 0);
static DEFINE_PXA3_CKEN(pxa3xx_pwm0, PWM0, 13000000, 0);
static DEFINE_PXA3_CKEN(pxa3xx_pwm1, PWM1, 13000000, 0);
static DEFINE_PXA3_CKEN(pxa3xx_mmc1, MMC1, 19500000, 0);
static DEFINE_PXA3_CKEN(pxa3xx_mmc2, MMC2, 19500000, 0);
63
static DEFINE_PXA3_CKEN(pxa3xx_gpio, GPIO, 13000000, 0);
64

65
static DEFINE_CK(pxa3xx_lcd, LCD, &clk_pxa3xx_hsio_ops);
66
static DEFINE_CK(pxa3xx_smemc, SMC, &clk_pxa3xx_smemc_ops);
67 68
static DEFINE_CK(pxa3xx_camera, CAMERA, &clk_pxa3xx_hsio_ops);
static DEFINE_CK(pxa3xx_ac97, AC97, &clk_pxa3xx_ac97_ops);
69
static DEFINE_CLK(pxa3xx_pout, &clk_pxa3xx_pout_ops, 13000000, 70);
70

71 72 73
static struct clk_lookup pxa3xx_clkregs[] = {
	INIT_CLKREG(&clk_pxa3xx_pout, NULL, "CLK_POUT"),
	/* Power I2C clock is always on */
74
	INIT_CLKREG(&clk_dummy, "pxa3xx-pwri2c.1", NULL),
75 76 77 78 79 80 81 82 83 84
	INIT_CLKREG(&clk_pxa3xx_lcd, "pxa2xx-fb", NULL),
	INIT_CLKREG(&clk_pxa3xx_camera, NULL, "CAMCLK"),
	INIT_CLKREG(&clk_pxa3xx_ac97, NULL, "AC97CLK"),
	INIT_CLKREG(&clk_pxa3xx_ffuart, "pxa2xx-uart.0", NULL),
	INIT_CLKREG(&clk_pxa3xx_btuart, "pxa2xx-uart.1", NULL),
	INIT_CLKREG(&clk_pxa3xx_stuart, "pxa2xx-uart.2", NULL),
	INIT_CLKREG(&clk_pxa3xx_stuart, "pxa2xx-ir", "UARTCLK"),
	INIT_CLKREG(&clk_pxa3xx_i2c, "pxa2xx-i2c.0", NULL),
	INIT_CLKREG(&clk_pxa3xx_udc, "pxa27x-udc", NULL),
	INIT_CLKREG(&clk_pxa3xx_usbh, "pxa27x-ohci", NULL),
85
	INIT_CLKREG(&clk_pxa3xx_u2d, "pxa3xx-u2d", NULL),
86 87 88 89 90 91 92 93 94
	INIT_CLKREG(&clk_pxa3xx_keypad, "pxa27x-keypad", NULL),
	INIT_CLKREG(&clk_pxa3xx_ssp1, "pxa27x-ssp.0", NULL),
	INIT_CLKREG(&clk_pxa3xx_ssp2, "pxa27x-ssp.1", NULL),
	INIT_CLKREG(&clk_pxa3xx_ssp3, "pxa27x-ssp.2", NULL),
	INIT_CLKREG(&clk_pxa3xx_ssp4, "pxa27x-ssp.3", NULL),
	INIT_CLKREG(&clk_pxa3xx_pwm0, "pxa27x-pwm.0", NULL),
	INIT_CLKREG(&clk_pxa3xx_pwm1, "pxa27x-pwm.1", NULL),
	INIT_CLKREG(&clk_pxa3xx_mmc1, "pxa2xx-mci.0", NULL),
	INIT_CLKREG(&clk_pxa3xx_mmc2, "pxa2xx-mci.1", NULL),
95
	INIT_CLKREG(&clk_pxa3xx_smemc, "pxa2xx-pcmcia", NULL),
96 97
	INIT_CLKREG(&clk_pxa3xx_gpio, "pxa3xx-gpio", NULL),
	INIT_CLKREG(&clk_pxa3xx_gpio, "pxa93x-gpio", NULL),
H
Haojian Zhuang 已提交
98
	INIT_CLKREG(&clk_dummy, "sa1100-rtc", NULL),
E
eric miao 已提交
99 100
};

101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139
#ifdef CONFIG_PM

#define ISRAM_START	0x5c000000
#define ISRAM_SIZE	SZ_256K

static void __iomem *sram;
static unsigned long wakeup_src;

/*
 * Enter a standby mode (S0D1C2 or S0D2C2).  Upon wakeup, the dynamic
 * memory controller has to be reinitialised, so we place some code
 * in the SRAM to perform this function.
 *
 * We disable FIQs across the standby - otherwise, we might receive a
 * FIQ while the SDRAM is unavailable.
 */
static void pxa3xx_cpu_standby(unsigned int pwrmode)
{
	extern const char pm_enter_standby_start[], pm_enter_standby_end[];
	void (*fn)(unsigned int) = (void __force *)(sram + 0x8000);

	memcpy_toio(sram + 0x8000, pm_enter_standby_start,
		    pm_enter_standby_end - pm_enter_standby_start);

	AD2D0SR = ~0;
	AD2D1SR = ~0;
	AD2D0ER = wakeup_src;
	AD2D1ER = 0;
	ASCR = ASCR;
	ARSR = ARSR;

	local_fiq_disable();
	fn(pwrmode);
	local_fiq_enable();

	AD2D0ER = 0;
	AD2D1ER = 0;
}

140 141 142 143 144 145 146 147 148 149 150
/*
 * NOTE:  currently, the OBM (OEM Boot Module) binary comes along with
 * PXA3xx development kits assumes that the resuming process continues
 * with the address stored within the first 4 bytes of SDRAM. The PSPR
 * register is used privately by BootROM and OBM, and _must_ be set to
 * 0x5c014000 for the moment.
 */
static void pxa3xx_cpu_pm_suspend(void)
{
	volatile unsigned long *p = (volatile void *)0xc0000000;
	unsigned long saved_data = *p;
151 152
#ifndef CONFIG_IWMMXT
	u64 acc0;
153

154 155 156
	asm volatile("mra %Q0, %R0, acc0" : "=r" (acc0));
#endif

157
	extern int pxa3xx_finish_suspend(unsigned long);
158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174

	/* resuming from D2 requires the HSIO2/BOOT/TPM clocks enabled */
	CKENA |= (1 << CKEN_BOOT) | (1 << CKEN_TPM);
	CKENB |= 1 << (CKEN_HSIO2 & 0x1f);

	/* clear and setup wakeup source */
	AD3SR = ~0;
	AD3ER = wakeup_src;
	ASCR = ASCR;
	ARSR = ARSR;

	PCFR |= (1u << 13);			/* L1_DIS */
	PCFR &= ~((1u << 12) | (1u << 1));	/* L0_EN | SL_ROD */

	PSPR = 0x5c014000;

	/* overwrite with the resume address */
175
	*p = virt_to_phys(cpu_resume);
176

177
	cpu_suspend(0, pxa3xx_finish_suspend);
178 179 180 181

	*p = saved_data;

	AD3ER = 0;
182 183 184 185

#ifndef CONFIG_IWMMXT
	asm volatile("mar acc0, %Q0, %R0" : "=r" (acc0));
#endif
186 187
}

188 189 190 191 192
static void pxa3xx_cpu_pm_enter(suspend_state_t state)
{
	/*
	 * Don't sleep if no wakeup sources are defined
	 */
193 194
	if (wakeup_src == 0) {
		printk(KERN_ERR "Not suspending: no wakeup sources\n");
195
		return;
196
	}
197 198 199 200 201 202 203

	switch (state) {
	case PM_SUSPEND_STANDBY:
		pxa3xx_cpu_standby(PXA3xx_PM_S0D2C2);
		break;

	case PM_SUSPEND_MEM:
204
		pxa3xx_cpu_pm_suspend();
205 206 207 208 209 210 211 212 213 214 215 216
		break;
	}
}

static int pxa3xx_cpu_pm_valid(suspend_state_t state)
{
	return state == PM_SUSPEND_MEM || state == PM_SUSPEND_STANDBY;
}

static struct pxa_cpu_pm_fns pxa3xx_cpu_pm_fns = {
	.valid		= pxa3xx_cpu_pm_valid,
	.enter		= pxa3xx_cpu_pm_enter,
E
eric miao 已提交
217 218
};

219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246
static void __init pxa3xx_init_pm(void)
{
	sram = ioremap(ISRAM_START, ISRAM_SIZE);
	if (!sram) {
		printk(KERN_ERR "Unable to map ISRAM: disabling standby/suspend\n");
		return;
	}

	/*
	 * Since we copy wakeup code into the SRAM, we need to ensure
	 * that it is preserved over the low power modes.  Note: bit 8
	 * is undocumented in the developer manual, but must be set.
	 */
	AD1R |= ADXR_L2 | ADXR_R0;
	AD2R |= ADXR_L2 | ADXR_R0;
	AD3R |= ADXR_L2 | ADXR_R0;

	/*
	 * Clear the resume enable registers.
	 */
	AD1D0ER = 0;
	AD2D0ER = 0;
	AD2D1ER = 0;
	AD3ER = 0;

	pxa_cpu_pm_fns = &pxa3xx_cpu_pm_fns;
}

247
static int pxa3xx_set_wake(struct irq_data *d, unsigned int on)
248 249 250
{
	unsigned long flags, mask = 0;

251
	switch (d->irq) {
252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321
	case IRQ_SSP3:
		mask = ADXER_MFP_WSSP3;
		break;
	case IRQ_MSL:
		mask = ADXER_WMSL0;
		break;
	case IRQ_USBH2:
	case IRQ_USBH1:
		mask = ADXER_WUSBH;
		break;
	case IRQ_KEYPAD:
		mask = ADXER_WKP;
		break;
	case IRQ_AC97:
		mask = ADXER_MFP_WAC97;
		break;
	case IRQ_USIM:
		mask = ADXER_WUSIM0;
		break;
	case IRQ_SSP2:
		mask = ADXER_MFP_WSSP2;
		break;
	case IRQ_I2C:
		mask = ADXER_MFP_WI2C;
		break;
	case IRQ_STUART:
		mask = ADXER_MFP_WUART3;
		break;
	case IRQ_BTUART:
		mask = ADXER_MFP_WUART2;
		break;
	case IRQ_FFUART:
		mask = ADXER_MFP_WUART1;
		break;
	case IRQ_MMC:
		mask = ADXER_MFP_WMMC1;
		break;
	case IRQ_SSP:
		mask = ADXER_MFP_WSSP1;
		break;
	case IRQ_RTCAlrm:
		mask = ADXER_WRTC;
		break;
	case IRQ_SSP4:
		mask = ADXER_MFP_WSSP4;
		break;
	case IRQ_TSI:
		mask = ADXER_WTSI;
		break;
	case IRQ_USIM2:
		mask = ADXER_WUSIM1;
		break;
	case IRQ_MMC2:
		mask = ADXER_MFP_WMMC2;
		break;
	case IRQ_NAND:
		mask = ADXER_MFP_WFLASH;
		break;
	case IRQ_USB2:
		mask = ADXER_WUSB2;
		break;
	case IRQ_WAKEUP0:
		mask = ADXER_WEXTWAKE0;
		break;
	case IRQ_WAKEUP1:
		mask = ADXER_WEXTWAKE1;
		break;
	case IRQ_MMC3:
		mask = ADXER_MFP_GEN12;
		break;
322 323
	default:
		return -EINVAL;
324 325 326 327 328 329 330 331 332 333 334 335 336
	}

	local_irq_save(flags);
	if (on)
		wakeup_src |= mask;
	else
		wakeup_src &= ~mask;
	local_irq_restore(flags);

	return 0;
}
#else
static inline void pxa3xx_init_pm(void) {}
337
#define pxa3xx_set_wake	NULL
338 339
#endif

340
static void pxa_ack_ext_wakeup(struct irq_data *d)
341
{
342
	PECR |= PECR_IS(d->irq - IRQ_WAKEUP0);
343 344
}

345
static void pxa_mask_ext_wakeup(struct irq_data *d)
346
{
347
	pxa_mask_irq(d);
348
	PECR &= ~PECR_IE(d->irq - IRQ_WAKEUP0);
349 350
}

351
static void pxa_unmask_ext_wakeup(struct irq_data *d)
352
{
353
	pxa_unmask_irq(d);
354
	PECR |= PECR_IE(d->irq - IRQ_WAKEUP0);
355 356
}

357
static int pxa_set_ext_wakeup_type(struct irq_data *d, unsigned int flow_type)
358 359
{
	if (flow_type & IRQ_TYPE_EDGE_RISING)
360
		PWER |= 1 << (d->irq - IRQ_WAKEUP0);
361 362

	if (flow_type & IRQ_TYPE_EDGE_FALLING)
363
		PWER |= 1 << (d->irq - IRQ_WAKEUP0 + 2);
364 365 366 367

	return 0;
}

368 369
static struct irq_chip pxa_ext_wakeup_chip = {
	.name		= "WAKEUP",
370 371 372 373
	.irq_ack	= pxa_ack_ext_wakeup,
	.irq_mask	= pxa_mask_ext_wakeup,
	.irq_unmask	= pxa_unmask_ext_wakeup,
	.irq_set_type	= pxa_set_ext_wakeup_type,
374 375
};

376 377
static void __init pxa_init_ext_wakeup_irq(int (*fn)(struct irq_data *,
					   unsigned int))
378 379 380 381
{
	int irq;

	for (irq = IRQ_WAKEUP0; irq <= IRQ_WAKEUP1; irq++) {
382 383
		irq_set_chip_and_handler(irq, &pxa_ext_wakeup_chip,
					 handle_edge_irq);
384 385 386
		set_irq_flags(irq, IRQF_VALID);
	}

387
	pxa_ext_wakeup_chip.irq_set_wake = fn;
388 389
}

390
static void __init __pxa3xx_init_irq(void)
E
eric miao 已提交
391 392 393 394 395 396 397
{
	/* enable CP6 access */
	u32 value;
	__asm__ __volatile__("mrc p15, 0, %0, c15, c1, 0\n": "=r"(value));
	value |= (1 << 6);
	__asm__ __volatile__("mcr p15, 0, %0, c15, c1, 0\n": :"r"(value));

398
	pxa_init_ext_wakeup_irq(pxa3xx_set_wake);
E
eric miao 已提交
399 400
}

401 402 403 404 405 406
void __init pxa3xx_init_irq(void)
{
	__pxa3xx_init_irq();
	pxa_init_irq(56, pxa3xx_set_wake);
}

407
#ifdef CONFIG_OF
408 409 410 411 412
void __init pxa3xx_dt_init_irq(void)
{
	__pxa3xx_init_irq();
	pxa_dt_irq_init(pxa3xx_set_wake);
}
413
#endif	/* CONFIG_OF */
414

415 416
static struct map_desc pxa3xx_io_desc[] __initdata = {
	{	/* Mem Ctl */
417
		.virtual	= (unsigned long)SMEMC_VIRT,
418
		.pfn		= __phys_to_pfn(PXA3XX_SMEMC_BASE),
419 420 421 422 423 424 425 426 427 428 429 430
		.length		= 0x00200000,
		.type		= MT_DEVICE
	}
};

void __init pxa3xx_map_io(void)
{
	pxa_map_io();
	iotable_init(ARRAY_AND_SIZE(pxa3xx_io_desc));
	pxa3xx_get_clk_frequency_khz(1);
}

E
eric miao 已提交
431 432 433 434
/*
 * device registration specific to PXA3xx.
 */

435 436
void __init pxa3xx_set_i2c_power_info(struct i2c_pxa_platform_data *info)
{
437
	pxa_register_device(&pxa3xx_device_i2c_power, info);
438 439
}

440 441 442 443
static struct pxa_gpio_platform_data pxa3xx_gpio_pdata = {
	.irq_base	= PXA_GPIO_TO_IRQ(0),
};

E
eric miao 已提交
444
static struct platform_device *devices[] __initdata = {
445
	&pxa27x_device_udc,
446
	&pxa_device_pmu,
E
eric miao 已提交
447
	&pxa_device_i2s,
448 449 450 451 452
	&pxa_device_asoc_ssp1,
	&pxa_device_asoc_ssp2,
	&pxa_device_asoc_ssp3,
	&pxa_device_asoc_ssp4,
	&pxa_device_asoc_platform,
453
	&sa1100_device_rtc,
E
eric miao 已提交
454
	&pxa_device_rtc,
455 456 457 458
	&pxa27x_device_ssp1,
	&pxa27x_device_ssp2,
	&pxa27x_device_ssp3,
	&pxa3xx_device_ssp4,
459 460
	&pxa27x_device_pwm0,
	&pxa27x_device_pwm1,
E
eric miao 已提交
461 462 463 464
};

static int __init pxa3xx_init(void)
{
465
	int ret = 0;
E
eric miao 已提交
466 467

	if (cpu_is_pxa3xx()) {
468 469 470

		reset_status = ARSR;

471 472 473 474 475 476 477 478
		/*
		 * clear RDH bit every time after reset
		 *
		 * Note: the last 3 bits DxS are write-1-to-clear so carefully
		 * preserve them here in case they will be referenced later
		 */
		ASCR &= ~(ASCR_RDH | ASCR_D1S | ASCR_D2S | ASCR_D3S);

479
		clkdev_add_table(pxa3xx_clkregs, ARRAY_SIZE(pxa3xx_clkregs));
E
eric miao 已提交
480

481
		if ((ret = pxa_init_dma(IRQ_DMA, 32)))
E
eric miao 已提交
482 483
			return ret;

484 485
		pxa3xx_init_pm();

486 487 488
		register_syscore_ops(&pxa_irq_syscore_ops);
		register_syscore_ops(&pxa3xx_mfp_syscore_ops);
		register_syscore_ops(&pxa3xx_clock_syscore_ops);
489

490 491 492 493 494 495
		if (of_have_populated_dt())
			return 0;

		ret = platform_add_devices(devices, ARRAY_SIZE(devices));
		if (ret)
			return ret;
496 497 498 499
		if (cpu_is_pxa300() || cpu_is_pxa310() || cpu_is_pxa320()) {
			platform_device_add_data(&pxa3xx_device_gpio,
						 &pxa3xx_gpio_pdata,
						 sizeof(pxa3xx_gpio_pdata));
500
			ret = platform_device_register(&pxa3xx_device_gpio);
501
		}
E
eric miao 已提交
502
	}
503 504

	return ret;
E
eric miao 已提交
505 506
}

507
postcore_initcall(pxa3xx_init);