common.h 20.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*******************************************************************************
  STMMAC Common Header File

  Copyright (C) 2007-2009  STMicroelectronics Ltd

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
*******************************************************************************/

25 26 27
#ifndef __COMMON_H__
#define __COMMON_H__

28
#include <linux/etherdevice.h>
29
#include <linux/netdevice.h>
30
#include <linux/stmmac.h>
31 32
#include <linux/phy.h>
#include <linux/module.h>
33
#if IS_ENABLED(CONFIG_VLAN_8021Q)
34 35 36 37
#define STMMAC_VLAN_TAG_USED
#include <linux/if_vlan.h>
#endif

38
#include "descs.h"
39
#include "mmc.h"
40

41 42 43
/* Synopsys Core versions */
#define	DWMAC_CORE_3_40	0x34
#define	DWMAC_CORE_3_50	0x35
44 45
#define	DWMAC_CORE_4_00	0x40
#define STMMAC_CHAN0	0	/* Always supported and default for all chips */
46

47
/* These need to be power of two, and >= 4 */
48 49 50 51
#define DMA_TX_SIZE 512
#define DMA_RX_SIZE 512
#define STMMAC_GET_ENTRY(x, size)	((x + 1) & (size - 1))

52 53
#undef FRAME_FILTER_DEBUG
/* #define FRAME_FILTER_DEBUG */
54

55
/* Extra statistic and debug information exposed by ethtool */
56 57 58 59 60
struct stmmac_extra_stats {
	/* Transmit errors */
	unsigned long tx_underflow ____cacheline_aligned;
	unsigned long tx_carrier;
	unsigned long tx_losscarrier;
61
	unsigned long vlan_tag;
62 63 64 65 66 67 68 69
	unsigned long tx_deferred;
	unsigned long tx_vlan;
	unsigned long tx_jabber;
	unsigned long tx_frame_flushed;
	unsigned long tx_payload_error;
	unsigned long tx_ip_header_error;
	/* Receive errors */
	unsigned long rx_desc;
70 71 72
	unsigned long sa_filter_fail;
	unsigned long overflow_error;
	unsigned long ipc_csum_error;
73 74
	unsigned long rx_collision;
	unsigned long rx_crc;
75
	unsigned long dribbling_bit;
76
	unsigned long rx_length;
77 78 79 80 81 82 83 84 85
	unsigned long rx_mii;
	unsigned long rx_multicast;
	unsigned long rx_gmac_overflow;
	unsigned long rx_watchdog;
	unsigned long da_rx_filter_fail;
	unsigned long sa_rx_filter_fail;
	unsigned long rx_missed_cntr;
	unsigned long rx_overflow_cntr;
	unsigned long rx_vlan;
86
	/* Tx/Rx IRQ error info */
87 88 89 90 91 92 93 94 95
	unsigned long tx_undeflow_irq;
	unsigned long tx_process_stopped_irq;
	unsigned long tx_jabber_irq;
	unsigned long rx_overflow_irq;
	unsigned long rx_buf_unav_irq;
	unsigned long rx_process_stopped_irq;
	unsigned long rx_watchdog_irq;
	unsigned long tx_early_irq;
	unsigned long fatal_bus_error_irq;
96 97
	/* Tx/Rx IRQ Events */
	unsigned long rx_early_irq;
98 99 100 101
	unsigned long threshold;
	unsigned long tx_pkt_n;
	unsigned long rx_pkt_n;
	unsigned long normal_irq_n;
102 103 104 105
	unsigned long rx_normal_irq_n;
	unsigned long napi_poll;
	unsigned long tx_normal_irq_n;
	unsigned long tx_clean;
106
	unsigned long tx_set_ic_bit;
107 108
	unsigned long irq_receive_pmt_irq_n;
	/* MMC info */
109 110 111 112 113 114 115 116 117
	unsigned long mmc_tx_irq_n;
	unsigned long mmc_rx_irq_n;
	unsigned long mmc_rx_csum_offload_irq_n;
	/* EEE */
	unsigned long irq_tx_path_in_lpi_mode_n;
	unsigned long irq_tx_path_exit_lpi_mode_n;
	unsigned long irq_rx_path_in_lpi_mode_n;
	unsigned long irq_rx_path_exit_lpi_mode_n;
	unsigned long phy_eee_wakeup_error_n;
118 119 120 121 122 123
	/* Extended RDES status */
	unsigned long ip_hdr_err;
	unsigned long ip_payload_err;
	unsigned long ip_csum_bypassed;
	unsigned long ipv4_pkt_rcvd;
	unsigned long ipv6_pkt_rcvd;
124 125 126 127 128 129 130 131 132 133 134
	unsigned long no_ptp_rx_msg_type_ext;
	unsigned long ptp_rx_msg_type_sync;
	unsigned long ptp_rx_msg_type_follow_up;
	unsigned long ptp_rx_msg_type_delay_req;
	unsigned long ptp_rx_msg_type_delay_resp;
	unsigned long ptp_rx_msg_type_pdelay_req;
	unsigned long ptp_rx_msg_type_pdelay_resp;
	unsigned long ptp_rx_msg_type_pdelay_follow_up;
	unsigned long ptp_rx_msg_type_announce;
	unsigned long ptp_rx_msg_type_management;
	unsigned long ptp_rx_msg_pkt_reserved_type;
135 136 137 138 139 140 141 142 143
	unsigned long ptp_frame_type;
	unsigned long ptp_ver;
	unsigned long timestamp_dropped;
	unsigned long av_pkt_rcvd;
	unsigned long av_tagged_pkt_rcvd;
	unsigned long vlan_tag_priority_val;
	unsigned long l3_filter_match;
	unsigned long l4_filter_match;
	unsigned long l3_l4_filter_no_match;
144 145 146 147
	/* PCS */
	unsigned long irq_pcs_ane_n;
	unsigned long irq_pcs_link_n;
	unsigned long irq_rgmii_n;
148 149 150
	unsigned long pcs_link;
	unsigned long pcs_duplex;
	unsigned long pcs_speed;
151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175
	/* debug register */
	unsigned long mtl_tx_status_fifo_full;
	unsigned long mtl_tx_fifo_not_empty;
	unsigned long mmtl_fifo_ctrl;
	unsigned long mtl_tx_fifo_read_ctrl_write;
	unsigned long mtl_tx_fifo_read_ctrl_wait;
	unsigned long mtl_tx_fifo_read_ctrl_read;
	unsigned long mtl_tx_fifo_read_ctrl_idle;
	unsigned long mac_tx_in_pause;
	unsigned long mac_tx_frame_ctrl_xfer;
	unsigned long mac_tx_frame_ctrl_idle;
	unsigned long mac_tx_frame_ctrl_wait;
	unsigned long mac_tx_frame_ctrl_pause;
	unsigned long mac_gmii_tx_proto_engine;
	unsigned long mtl_rx_fifo_fill_level_full;
	unsigned long mtl_rx_fifo_fill_above_thresh;
	unsigned long mtl_rx_fifo_fill_below_thresh;
	unsigned long mtl_rx_fifo_fill_level_empty;
	unsigned long mtl_rx_fifo_read_ctrl_flush;
	unsigned long mtl_rx_fifo_read_ctrl_read_data;
	unsigned long mtl_rx_fifo_read_ctrl_status;
	unsigned long mtl_rx_fifo_read_ctrl_idle;
	unsigned long mtl_rx_fifo_ctrl_active;
	unsigned long mac_rx_frame_ctrl_fifo;
	unsigned long mac_gmii_rx_proto_engine;
A
Alexandre TORGUE 已提交
176 177 178
	/* TSO */
	unsigned long tx_tso_frames;
	unsigned long tx_tso_nfrags;
179 180
};

181 182 183 184 185 186 187 188 189 190
/* CSR Frequency Access Defines*/
#define CSR_F_35M	35000000
#define CSR_F_60M	60000000
#define CSR_F_100M	100000000
#define CSR_F_150M	150000000
#define CSR_F_250M	250000000
#define CSR_F_300M	300000000

#define	MAC_CSR_H_FRQ_MASK	0x20

191
#define HASH_TABLE_SIZE 64
192
#define PAUSE_TIME 0xffff
193 194 195 196 197 198 199

/* Flow Control defines */
#define FLOW_OFF	0
#define FLOW_RX		1
#define FLOW_TX		2
#define FLOW_AUTO	(FLOW_TX | FLOW_RX)

200 201 202 203 204 205
/* PCS defines */
#define STMMAC_PCS_RGMII	(1 << 0)
#define STMMAC_PCS_SGMII	(1 << 1)
#define STMMAC_PCS_TBI		(1 << 2)
#define STMMAC_PCS_RTBI		(1 << 3)

G
Giuseppe CAVALLARO 已提交
206
#define SF_DMA_MODE 1		/* DMA STORE-AND-FORWARD Operation Mode */
207

208
/* DAM HW feature register fields */
G
Giuseppe CAVALLARO 已提交
209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236
#define DMA_HW_FEAT_MIISEL	0x00000001	/* 10/100 Mbps Support */
#define DMA_HW_FEAT_GMIISEL	0x00000002	/* 1000 Mbps Support */
#define DMA_HW_FEAT_HDSEL	0x00000004	/* Half-Duplex Support */
#define DMA_HW_FEAT_EXTHASHEN	0x00000008	/* Expanded DA Hash Filter */
#define DMA_HW_FEAT_HASHSEL	0x00000010	/* HASH Filter */
#define DMA_HW_FEAT_ADDMAC	0x00000020	/* Multiple MAC Addr Reg */
#define DMA_HW_FEAT_PCSSEL	0x00000040	/* PCS registers */
#define DMA_HW_FEAT_L3L4FLTREN	0x00000080	/* Layer 3 & Layer 4 Feature */
#define DMA_HW_FEAT_SMASEL	0x00000100	/* SMA(MDIO) Interface */
#define DMA_HW_FEAT_RWKSEL	0x00000200	/* PMT Remote Wakeup */
#define DMA_HW_FEAT_MGKSEL	0x00000400	/* PMT Magic Packet */
#define DMA_HW_FEAT_MMCSEL	0x00000800	/* RMON Module */
#define DMA_HW_FEAT_TSVER1SEL	0x00001000	/* Only IEEE 1588-2002 */
#define DMA_HW_FEAT_TSVER2SEL	0x00002000	/* IEEE 1588-2008 PTPv2 */
#define DMA_HW_FEAT_EEESEL	0x00004000	/* Energy Efficient Ethernet */
#define DMA_HW_FEAT_AVSEL	0x00008000	/* AV Feature */
#define DMA_HW_FEAT_TXCOESEL	0x00010000	/* Checksum Offload in Tx */
#define DMA_HW_FEAT_RXTYP1COE	0x00020000	/* IP COE (Type 1) in Rx */
#define DMA_HW_FEAT_RXTYP2COE	0x00040000	/* IP COE (Type 2) in Rx */
#define DMA_HW_FEAT_RXFIFOSIZE	0x00080000	/* Rx FIFO > 2048 Bytes */
#define DMA_HW_FEAT_RXCHCNT	0x00300000	/* No. additional Rx Channels */
#define DMA_HW_FEAT_TXCHCNT	0x00c00000	/* No. additional Tx Channels */
#define DMA_HW_FEAT_ENHDESSEL	0x01000000	/* Alternate Descriptor */
/* Timestamping with Internal System Time */
#define DMA_HW_FEAT_INTTSEN	0x02000000
#define DMA_HW_FEAT_FLEXIPPSEN	0x04000000	/* Flexible PPS Output */
#define DMA_HW_FEAT_SAVLANINS	0x08000000	/* Source Addr or VLAN */
#define DMA_HW_FEAT_ACTPHYIF	0x70000000	/* Active/selected PHY iface */
237
#define DEFAULT_DMA_PBL		8
238

239 240 241 242 243
/* PCS status and mask defines */
#define	PCS_ANE_IRQ		BIT(2)	/* PCS Auto-Negotiation */
#define	PCS_LINK_IRQ		BIT(1)	/* PCS Link */
#define	PCS_RGSMIIIS_IRQ	BIT(0)	/* RGMII or SMII Interrupt */

244 245 246
/* Max/Min RI Watchdog Timer count value */
#define MAX_DMA_RIWT		0xff
#define MIN_DMA_RIWT		0x20
247 248 249 250 251 252
/* Tx coalesce parameters */
#define STMMAC_COAL_TX_TIMER	40000
#define STMMAC_MAX_COAL_TX_TICK	100000
#define STMMAC_TX_MAX_FRAMES	256
#define STMMAC_TX_FRAMES	64

G
Giuseppe CAVALLARO 已提交
253 254
/* Rx IPC status */
enum rx_frame_status {
255 256 257 258 259
	good_frame = 0x0,
	discard_frame = 0x1,
	csum_none = 0x2,
	llc_snap = 0x4,
	dma_own = 0x8,
260
	rx_not_ls = 0x10,
261 262
};

263 264 265 266 267 268 269 270
/* Tx status */
enum tx_frame_status {
	tx_done = 0x0,
	tx_not_ls = 0x1,
	tx_err = 0x2,
	tx_dma_own = 0x4,
};

271 272 273 274 275
enum dma_irq_status {
	tx_hard_error = 0x1,
	tx_hard_error_bump_tc = 0x2,
	handle_rx = 0x4,
	handle_tx = 0x8,
276
};
277

278
/* EEE and LPI defines */
279 280 281 282
#define	CORE_IRQ_TX_PATH_IN_LPI_MODE	(1 << 0)
#define	CORE_IRQ_TX_PATH_EXIT_LPI_MODE	(1 << 1)
#define	CORE_IRQ_RX_PATH_IN_LPI_MODE	(1 << 2)
#define	CORE_IRQ_RX_PATH_EXIT_LPI_MODE	(1 << 3)
283

284
#define CORE_IRQ_MTL_RX_OVERFLOW	BIT(8)
285

286
/* Physical Coding Sublayer */
287 288 289 290 291 292 293 294 295 296
struct rgmii_adv {
	unsigned int pause;
	unsigned int duplex;
	unsigned int lp_pause;
	unsigned int lp_duplex;
};

#define STMMAC_PCS_PAUSE	1
#define STMMAC_PCS_ASYM_PAUSE	2

297 298 299 300 301 302 303 304 305 306 307 308
/* DMA HW capabilities */
struct dma_features {
	unsigned int mbps_10_100;
	unsigned int mbps_1000;
	unsigned int half_duplex;
	unsigned int hash_filter;
	unsigned int multi_addr;
	unsigned int pcs;
	unsigned int sma_mdio;
	unsigned int pmt_remote_wake_up;
	unsigned int pmt_magic_frame;
	unsigned int rmon;
G
Giuseppe CAVALLARO 已提交
309
	/* IEEE 1588-2002 */
310
	unsigned int time_stamp;
G
Giuseppe CAVALLARO 已提交
311
	/* IEEE 1588-2008 */
312 313 314 315
	unsigned int atime_stamp;
	/* 802.3az - Energy-Efficient Ethernet (EEE) */
	unsigned int eee;
	unsigned int av;
316
	unsigned int tsoen;
317 318
	/* TX and RX csum */
	unsigned int tx_coe;
319
	unsigned int rx_coe;
320 321 322 323 324 325
	unsigned int rx_coe_type1;
	unsigned int rx_coe_type2;
	unsigned int rxfifo_over_2048;
	/* TX and RX number of channels */
	unsigned int number_rx_channel;
	unsigned int number_tx_channel;
G
Giuseppe CAVALLARO 已提交
326
	/* Alternate (enhanced) DESC mode */
327 328 329
	unsigned int enh_desc;
};

330 331 332 333 334
/* GMAC TX FIFO is 8K, Rx FIFO is 16K */
#define BUF_SIZE_16KiB 16384
#define BUF_SIZE_8KiB 8192
#define BUF_SIZE_4KiB 4096
#define BUF_SIZE_2KiB 2048
335

336 337 338
/* Power Down and WOL */
#define PMT_NOT_SUPPORTED 0
#define PMT_SUPPORTED 1
339

340 341 342 343
/* Common MAC defines */
#define MAC_CTRL_REG		0x00000000	/* MAC Control */
#define MAC_ENABLE_TX		0x00000008	/* Transmitter Enable */
#define MAC_RNABLE_RX		0x00000004	/* Receiver Enable */
344

345
/* Default LPI timers */
G
Giuseppe CAVALLARO 已提交
346
#define STMMAC_DEFAULT_LIT_LS	0x3E8
347
#define STMMAC_DEFAULT_TWT_LS	0x1E
348

349 350 351
#define STMMAC_CHAIN_MODE	0x1
#define STMMAC_RING_MODE	0x2

352 353
#define JUMBO_LEN		9000

354
/* Descriptors helpers */
355 356
struct stmmac_desc_ops {
	/* DMA RX descriptor ring initialization */
357 358
	void (*init_rx_desc) (struct dma_desc *p, int disable_rx_ic, int mode,
			      int end);
359
	/* DMA TX descriptor ring initialization */
360
	void (*init_tx_desc) (struct dma_desc *p, int mode, int end);
361 362 363

	/* Invoked by the xmit function to prepare the tx descriptor */
	void (*prepare_tx_desc) (struct dma_desc *p, int is_fs, int len,
364
				 bool csum_flag, int mode, bool tx_own,
365
				 bool ls);
366 367 368 369
	void (*prepare_tso_tx_desc)(struct dma_desc *p, int is_fs, int len1,
				    int len2, bool tx_own, bool ls,
				    unsigned int tcphdrlen,
				    unsigned int tcppayloadlen);
370 371 372 373
	/* Set/get the owner of the descriptor */
	void (*set_tx_owner) (struct dma_desc *p);
	int (*get_tx_owner) (struct dma_desc *p);
	/* Clean the tx descriptor as soon as the tx irq is received */
374
	void (*release_tx_desc) (struct dma_desc *p, int mode);
375 376
	/* Clear interrupt on tx frame completion. When this bit is
	 * set an interrupt happens as soon as the frame is transmitted */
377
	void (*set_tx_ic)(struct dma_desc *p);
378 379 380 381
	/* Last tx segment reports the transmit status */
	int (*get_tx_ls) (struct dma_desc *p);
	/* Return the transmit status looking at the TDES1 */
	int (*tx_status) (void *data, struct stmmac_extra_stats *x,
382
			  struct dma_desc *p, void __iomem *ioaddr);
383 384 385 386 387
	/* Get the buffer size from the descriptor */
	int (*get_tx_len) (struct dma_desc *p);
	/* Handle extra events on specific interrupts hw dependent */
	void (*set_rx_owner) (struct dma_desc *p);
	/* Get the receive frame size */
388
	int (*get_rx_frame_len) (struct dma_desc *p, int rx_coe_type);
389 390 391
	/* Return the reception status looking at the RDES1 */
	int (*rx_status) (void *data, struct stmmac_extra_stats *x,
			  struct dma_desc *p);
392 393
	void (*rx_extended_status) (void *data, struct stmmac_extra_stats *x,
				    struct dma_extended_desc *p);
394 395 396 397 398
	/* Set tx timestamp enable bit */
	void (*enable_tx_timestamp) (struct dma_desc *p);
	/* get tx timestamp status */
	int (*get_tx_timestamp_status) (struct dma_desc *p);
	/* get timestamp value */
G
Giuseppe CAVALLARO 已提交
399
	 u64(*get_timestamp) (void *desc, u32 ats);
400 401
	/* get rx timestamp status */
	int (*get_rx_timestamp_status) (void *desc, u32 ats);
402 403
	/* Display ring */
	void (*display_ring)(void *head, unsigned int size, bool rx);
404 405
	/* set MSS via context descriptor */
	void (*set_mss)(struct dma_desc *p, unsigned int mss);
406 407
};

A
Andy Shevchenko 已提交
408 409 410
extern const struct stmmac_desc_ops enh_desc_ops;
extern const struct stmmac_desc_ops ndesc_ops;

411
/* Specific DMA helpers */
412 413
struct stmmac_dma_ops {
	/* DMA core initialization */
414
	int (*reset)(void __iomem *ioaddr);
415 416
	void (*init)(void __iomem *ioaddr, struct stmmac_dma_cfg *dma_cfg,
		     u32 dma_tx, u32 dma_rx, int atds);
417 418
	/* Configure the AXI Bus Mode Register */
	void (*axi)(void __iomem *ioaddr, struct stmmac_axi *axi);
419
	/* Dump DMA registers */
420
	void (*dump_regs) (void __iomem *ioaddr);
421 422
	/* Set tx/rx threshold in the csr6 register
	 * An invalid value enables the store-and-forward mode */
423 424
	void (*dma_mode)(void __iomem *ioaddr, int txmode, int rxmode,
			 int rxfifosz);
425 426
	/* To track extra statistic (if supported) */
	void (*dma_diagnostic_fr) (void *data, struct stmmac_extra_stats *x,
427 428 429 430 431 432 433 434 435
				   void __iomem *ioaddr);
	void (*enable_dma_transmission) (void __iomem *ioaddr);
	void (*enable_dma_irq) (void __iomem *ioaddr);
	void (*disable_dma_irq) (void __iomem *ioaddr);
	void (*start_tx) (void __iomem *ioaddr);
	void (*stop_tx) (void __iomem *ioaddr);
	void (*start_rx) (void __iomem *ioaddr);
	void (*stop_rx) (void __iomem *ioaddr);
	int (*dma_interrupt) (void __iomem *ioaddr,
436
			      struct stmmac_extra_stats *x);
437
	/* If supported then get the optional core features */
438 439
	void (*get_hw_feature)(void __iomem *ioaddr,
			       struct dma_features *dma_cap);
440 441
	/* Program the HW RX Watchdog */
	void (*rx_watchdog) (void __iomem *ioaddr, u32 riwt);
442 443 444 445 446
	void (*set_tx_ring_len)(void __iomem *ioaddr, u32 len);
	void (*set_rx_ring_len)(void __iomem *ioaddr, u32 len);
	void (*set_rx_tail_ptr)(void __iomem *ioaddr, u32 tail_ptr, u32 chan);
	void (*set_tx_tail_ptr)(void __iomem *ioaddr, u32 tail_ptr, u32 chan);
	void (*enable_tso)(void __iomem *ioaddr, bool en, u32 chan);
447 448
};

449 450
struct mac_device_info;

451
/* Helpers to program the MAC core */
452 453
struct stmmac_ops {
	/* MAC core initialization */
454
	void (*core_init)(struct mac_device_info *hw, int mtu);
455
	/* Enable and verify that the IPC module is supported */
456
	int (*rx_ipc)(struct mac_device_info *hw);
457
	/* Dump MAC registers */
458
	void (*dump_regs)(struct mac_device_info *hw);
459
	/* Handle extra events on specific interrupts hw dependent */
460 461
	int (*host_irq_status)(struct mac_device_info *hw,
			       struct stmmac_extra_stats *x);
462
	/* Multicast filter setting */
463
	void (*set_filter)(struct mac_device_info *hw, struct net_device *dev);
464
	/* Flow control setting */
465 466
	void (*flow_ctrl)(struct mac_device_info *hw, unsigned int duplex,
			  unsigned int fc, unsigned int pause_time);
467
	/* Set power management mode (e.g. magic frame) */
468
	void (*pmt)(struct mac_device_info *hw, unsigned long mode);
469
	/* Set/Get Unicast MAC addresses */
470 471 472 473 474 475 476 477
	void (*set_umac_addr)(struct mac_device_info *hw, unsigned char *addr,
			      unsigned int reg_n);
	void (*get_umac_addr)(struct mac_device_info *hw, unsigned char *addr,
			      unsigned int reg_n);
	void (*set_eee_mode)(struct mac_device_info *hw);
	void (*reset_eee_mode)(struct mac_device_info *hw);
	void (*set_eee_timer)(struct mac_device_info *hw, int ls, int tw);
	void (*set_eee_pls)(struct mac_device_info *hw, int link);
478
	void (*debug)(void __iomem *ioaddr, struct stmmac_extra_stats *x);
479 480 481 482 483
	/* PCS calls */
	void (*pcs_ctrl_ane)(void __iomem *ioaddr, bool ane, bool srgmi_ral,
			     bool loopback);
	void (*pcs_rane)(void __iomem *ioaddr, bool restart);
	void (*pcs_get_adv_lp)(void __iomem *ioaddr, struct rgmii_adv *adv);
484 485
};

486
/* PTP and HW Timer helpers */
487 488
struct stmmac_hwtimestamp {
	void (*config_hw_tstamping) (void __iomem *ioaddr, u32 data);
489 490
	u32 (*config_sub_second_increment)(void __iomem *ioaddr, u32 ptp_clock,
					   int gmac4);
491
	int (*init_systime) (void __iomem *ioaddr, u32 sec, u32 nsec);
G
Giuseppe CAVALLARO 已提交
492 493
	int (*config_addend) (void __iomem *ioaddr, u32 addend);
	int (*adjust_systime) (void __iomem *ioaddr, u32 sec, u32 nsec,
494
			       int add_sub, int gmac4);
G
Giuseppe CAVALLARO 已提交
495
	 u64(*get_systime) (void __iomem *ioaddr);
496 497
};

A
Andy Shevchenko 已提交
498
extern const struct stmmac_hwtimestamp stmmac_ptp;
499
extern const struct stmmac_mode_ops dwmac4_ring_mode_ops;
A
Andy Shevchenko 已提交
500

501 502 503 504 505 506 507 508 509
struct mac_link {
	int port;
	int duplex;
	int speed;
};

struct mii_regs {
	unsigned int addr;	/* MII Address */
	unsigned int data;	/* MII Data */
L
LABBE Corentin 已提交
510 511 512 513 514 515
	unsigned int addr_shift;	/* MII address shift */
	unsigned int reg_shift;		/* MII reg shift */
	unsigned int addr_mask;		/* MII address mask */
	unsigned int reg_mask;		/* MII reg mask */
	unsigned int clk_csr_shift;
	unsigned int clk_csr_mask;
516 517
};

518
/* Helpers to manage the descriptors for chain and ring modes */
G
Giuseppe CAVALLARO 已提交
519
struct stmmac_mode_ops {
520 521
	void (*init) (void *des, dma_addr_t phy_addr, unsigned int size,
		      unsigned int extend_desc);
522
	unsigned int (*is_jumbo_frm) (int len, int ehn_desc);
G
Giuseppe CAVALLARO 已提交
523
	int (*jumbo_frm)(void *priv, struct sk_buff *skb, int csum);
G
Giuseppe CAVALLARO 已提交
524 525
	int (*set_16kib_bfsize)(int mtu);
	void (*init_desc3)(struct dma_desc *p);
526 527
	void (*refill_desc3) (void *priv, struct dma_desc *p);
	void (*clean_desc3) (void *priv, struct dma_desc *p);
528 529
};

530
struct mac_device_info {
G
Giuseppe CAVALLARO 已提交
531 532 533
	const struct stmmac_ops *mac;
	const struct stmmac_desc_ops *desc;
	const struct stmmac_dma_ops *dma;
G
Giuseppe CAVALLARO 已提交
534
	const struct stmmac_mode_ops *mode;
535
	const struct stmmac_hwtimestamp *ptp;
536 537
	struct mii_regs mii;	/* MII register Addresses */
	struct mac_link link;
538
	void __iomem *pcsr;     /* vpointer to device CSRs */
539 540 541
	int multicast_filter_bins;
	int unicast_filter_entries;
	int mcast_bits_log2;
542
	unsigned int rx_csum;
543 544
	unsigned int pcs;
	unsigned int pmt;
545
	unsigned int ps;
546 547
};

548
struct mac_device_info *dwmac1000_setup(void __iomem *ioaddr, int mcbins,
549 550 551
					int perfect_uc_entries,
					int *synopsys_id);
struct mac_device_info *dwmac100_setup(void __iomem *ioaddr, int *synopsys_id);
552 553
struct mac_device_info *dwmac4_setup(void __iomem *ioaddr, int mcbins,
				     int perfect_uc_entries, int *synopsys_id);
554

555 556 557 558 559
void stmmac_set_mac_addr(void __iomem *ioaddr, u8 addr[6],
			 unsigned int high, unsigned int low);
void stmmac_get_mac_addr(void __iomem *ioaddr, unsigned char *addr,
			 unsigned int high, unsigned int low);
void stmmac_set_mac(void __iomem *ioaddr, bool enable);
560

561 562 563 564 565 566
void stmmac_dwmac4_set_mac_addr(void __iomem *ioaddr, u8 addr[6],
				unsigned int high, unsigned int low);
void stmmac_dwmac4_get_mac_addr(void __iomem *ioaddr, unsigned char *addr,
				unsigned int high, unsigned int low);
void stmmac_dwmac4_set_mac(void __iomem *ioaddr, bool enable);

567
void dwmac_dma_flush_tx_fifo(void __iomem *ioaddr);
568

G
Giuseppe CAVALLARO 已提交
569 570
extern const struct stmmac_mode_ops ring_mode_ops;
extern const struct stmmac_mode_ops chain_mode_ops;
A
Alexandre TORGUE 已提交
571
extern const struct stmmac_desc_ops dwmac4_desc_ops;
572

573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592
/**
 * stmmac_get_synopsys_id - return the SYINID.
 * @priv: driver private structure
 * Description: this simple function is to decode and return the SYINID
 * starting from the HW core register.
 */
static inline u32 stmmac_get_synopsys_id(u32 hwid)
{
	/* Check Synopsys Id (not available on old chips) */
	if (likely(hwid)) {
		u32 uid = ((hwid & 0x0000ff00) >> 8);
		u32 synid = (hwid & 0x000000ff);

		pr_info("stmmac - user ID: 0x%x, Synopsys ID: 0x%x\n",
			uid, synid);

		return synid;
	}
	return 0;
}
593
#endif /* __COMMON_H__ */