common.h 16.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*******************************************************************************
  STMMAC Common Header File

  Copyright (C) 2007-2009  STMicroelectronics Ltd

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
*******************************************************************************/

25 26 27
#ifndef __COMMON_H__
#define __COMMON_H__

28
#include <linux/etherdevice.h>
29
#include <linux/netdevice.h>
30 31
#include <linux/phy.h>
#include <linux/module.h>
32 33 34 35 36
#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
#define STMMAC_VLAN_TAG_USED
#include <linux/if_vlan.h>
#endif

37
#include "descs.h"
38
#include "mmc.h"
39

40 41 42 43
/* Synopsys Core versions */
#define	DWMAC_CORE_3_40	0x34
#define	DWMAC_CORE_3_50	0x35

44 45
#undef FRAME_FILTER_DEBUG
/* #define FRAME_FILTER_DEBUG */
46

47
/* Extra statistic and debug information exposed by ethtool */
48 49 50 51 52
struct stmmac_extra_stats {
	/* Transmit errors */
	unsigned long tx_underflow ____cacheline_aligned;
	unsigned long tx_carrier;
	unsigned long tx_losscarrier;
53
	unsigned long vlan_tag;
54 55 56 57 58 59 60 61
	unsigned long tx_deferred;
	unsigned long tx_vlan;
	unsigned long tx_jabber;
	unsigned long tx_frame_flushed;
	unsigned long tx_payload_error;
	unsigned long tx_ip_header_error;
	/* Receive errors */
	unsigned long rx_desc;
62 63 64
	unsigned long sa_filter_fail;
	unsigned long overflow_error;
	unsigned long ipc_csum_error;
65 66
	unsigned long rx_collision;
	unsigned long rx_crc;
67
	unsigned long dribbling_bit;
68
	unsigned long rx_length;
69 70 71 72 73 74 75 76 77
	unsigned long rx_mii;
	unsigned long rx_multicast;
	unsigned long rx_gmac_overflow;
	unsigned long rx_watchdog;
	unsigned long da_rx_filter_fail;
	unsigned long sa_rx_filter_fail;
	unsigned long rx_missed_cntr;
	unsigned long rx_overflow_cntr;
	unsigned long rx_vlan;
78
	/* Tx/Rx IRQ error info */
79 80 81 82 83 84 85 86 87
	unsigned long tx_undeflow_irq;
	unsigned long tx_process_stopped_irq;
	unsigned long tx_jabber_irq;
	unsigned long rx_overflow_irq;
	unsigned long rx_buf_unav_irq;
	unsigned long rx_process_stopped_irq;
	unsigned long rx_watchdog_irq;
	unsigned long tx_early_irq;
	unsigned long fatal_bus_error_irq;
88 89
	/* Tx/Rx IRQ Events */
	unsigned long rx_early_irq;
90 91 92 93
	unsigned long threshold;
	unsigned long tx_pkt_n;
	unsigned long rx_pkt_n;
	unsigned long normal_irq_n;
94 95 96 97 98
	unsigned long rx_normal_irq_n;
	unsigned long napi_poll;
	unsigned long tx_normal_irq_n;
	unsigned long tx_clean;
	unsigned long tx_reset_ic_bit;
99 100
	unsigned long irq_receive_pmt_irq_n;
	/* MMC info */
101 102 103 104 105 106 107 108 109
	unsigned long mmc_tx_irq_n;
	unsigned long mmc_rx_irq_n;
	unsigned long mmc_rx_csum_offload_irq_n;
	/* EEE */
	unsigned long irq_tx_path_in_lpi_mode_n;
	unsigned long irq_tx_path_exit_lpi_mode_n;
	unsigned long irq_rx_path_in_lpi_mode_n;
	unsigned long irq_rx_path_exit_lpi_mode_n;
	unsigned long phy_eee_wakeup_error_n;
110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132
	/* Extended RDES status */
	unsigned long ip_hdr_err;
	unsigned long ip_payload_err;
	unsigned long ip_csum_bypassed;
	unsigned long ipv4_pkt_rcvd;
	unsigned long ipv6_pkt_rcvd;
	unsigned long rx_msg_type_ext_no_ptp;
	unsigned long rx_msg_type_sync;
	unsigned long rx_msg_type_follow_up;
	unsigned long rx_msg_type_delay_req;
	unsigned long rx_msg_type_delay_resp;
	unsigned long rx_msg_type_pdelay_req;
	unsigned long rx_msg_type_pdelay_resp;
	unsigned long rx_msg_type_pdelay_follow_up;
	unsigned long ptp_frame_type;
	unsigned long ptp_ver;
	unsigned long timestamp_dropped;
	unsigned long av_pkt_rcvd;
	unsigned long av_tagged_pkt_rcvd;
	unsigned long vlan_tag_priority_val;
	unsigned long l3_filter_match;
	unsigned long l4_filter_match;
	unsigned long l3_l4_filter_no_match;
133 134 135 136
	/* PCS */
	unsigned long irq_pcs_ane_n;
	unsigned long irq_pcs_link_n;
	unsigned long irq_rgmii_n;
137 138 139
	unsigned long pcs_link;
	unsigned long pcs_duplex;
	unsigned long pcs_speed;
140 141
};

142 143 144 145 146 147 148 149 150 151
/* CSR Frequency Access Defines*/
#define CSR_F_35M	35000000
#define CSR_F_60M	60000000
#define CSR_F_100M	100000000
#define CSR_F_150M	150000000
#define CSR_F_250M	250000000
#define CSR_F_300M	300000000

#define	MAC_CSR_H_FRQ_MASK	0x20

152 153 154 155 156 157 158 159 160
#define HASH_TABLE_SIZE 64
#define PAUSE_TIME 0x200

/* Flow Control defines */
#define FLOW_OFF	0
#define FLOW_RX		1
#define FLOW_TX		2
#define FLOW_AUTO	(FLOW_TX | FLOW_RX)

161 162 163 164 165 166
/* PCS defines */
#define STMMAC_PCS_RGMII	(1 << 0)
#define STMMAC_PCS_SGMII	(1 << 1)
#define STMMAC_PCS_TBI		(1 << 2)
#define STMMAC_PCS_RTBI		(1 << 3)

G
Giuseppe CAVALLARO 已提交
167
#define SF_DMA_MODE 1		/* DMA STORE-AND-FORWARD Operation Mode */
168

169
/* DAM HW feature register fields */
G
Giuseppe CAVALLARO 已提交
170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197
#define DMA_HW_FEAT_MIISEL	0x00000001	/* 10/100 Mbps Support */
#define DMA_HW_FEAT_GMIISEL	0x00000002	/* 1000 Mbps Support */
#define DMA_HW_FEAT_HDSEL	0x00000004	/* Half-Duplex Support */
#define DMA_HW_FEAT_EXTHASHEN	0x00000008	/* Expanded DA Hash Filter */
#define DMA_HW_FEAT_HASHSEL	0x00000010	/* HASH Filter */
#define DMA_HW_FEAT_ADDMAC	0x00000020	/* Multiple MAC Addr Reg */
#define DMA_HW_FEAT_PCSSEL	0x00000040	/* PCS registers */
#define DMA_HW_FEAT_L3L4FLTREN	0x00000080	/* Layer 3 & Layer 4 Feature */
#define DMA_HW_FEAT_SMASEL	0x00000100	/* SMA(MDIO) Interface */
#define DMA_HW_FEAT_RWKSEL	0x00000200	/* PMT Remote Wakeup */
#define DMA_HW_FEAT_MGKSEL	0x00000400	/* PMT Magic Packet */
#define DMA_HW_FEAT_MMCSEL	0x00000800	/* RMON Module */
#define DMA_HW_FEAT_TSVER1SEL	0x00001000	/* Only IEEE 1588-2002 */
#define DMA_HW_FEAT_TSVER2SEL	0x00002000	/* IEEE 1588-2008 PTPv2 */
#define DMA_HW_FEAT_EEESEL	0x00004000	/* Energy Efficient Ethernet */
#define DMA_HW_FEAT_AVSEL	0x00008000	/* AV Feature */
#define DMA_HW_FEAT_TXCOESEL	0x00010000	/* Checksum Offload in Tx */
#define DMA_HW_FEAT_RXTYP1COE	0x00020000	/* IP COE (Type 1) in Rx */
#define DMA_HW_FEAT_RXTYP2COE	0x00040000	/* IP COE (Type 2) in Rx */
#define DMA_HW_FEAT_RXFIFOSIZE	0x00080000	/* Rx FIFO > 2048 Bytes */
#define DMA_HW_FEAT_RXCHCNT	0x00300000	/* No. additional Rx Channels */
#define DMA_HW_FEAT_TXCHCNT	0x00c00000	/* No. additional Tx Channels */
#define DMA_HW_FEAT_ENHDESSEL	0x01000000	/* Alternate Descriptor */
/* Timestamping with Internal System Time */
#define DMA_HW_FEAT_INTTSEN	0x02000000
#define DMA_HW_FEAT_FLEXIPPSEN	0x04000000	/* Flexible PPS Output */
#define DMA_HW_FEAT_SAVLANINS	0x08000000	/* Source Addr or VLAN */
#define DMA_HW_FEAT_ACTPHYIF	0x70000000	/* Active/selected PHY iface */
198
#define DEFAULT_DMA_PBL		8
199

200 201 202
/* Max/Min RI Watchdog Timer count value */
#define MAX_DMA_RIWT		0xff
#define MIN_DMA_RIWT		0x20
203 204 205 206 207 208
/* Tx coalesce parameters */
#define STMMAC_COAL_TX_TIMER	40000
#define STMMAC_MAX_COAL_TX_TICK	100000
#define STMMAC_TX_MAX_FRAMES	256
#define STMMAC_TX_FRAMES	64

G
Giuseppe CAVALLARO 已提交
209 210
/* Rx IPC status */
enum rx_frame_status {
211 212 213
	good_frame = 0,
	discard_frame = 1,
	csum_none = 2,
214
	llc_snap = 4,
215 216
};

217 218 219 220 221
enum dma_irq_status {
	tx_hard_error = 0x1,
	tx_hard_error_bump_tc = 0x2,
	handle_rx = 0x4,
	handle_tx = 0x8,
222
};
223

224
/* EEE and LPI defines */
225 226 227 228
#define	CORE_IRQ_TX_PATH_IN_LPI_MODE	(1 << 0)
#define	CORE_IRQ_TX_PATH_EXIT_LPI_MODE	(1 << 1)
#define	CORE_IRQ_RX_PATH_IN_LPI_MODE	(1 << 2)
#define	CORE_IRQ_RX_PATH_EXIT_LPI_MODE	(1 << 3)
229 230 231 232

#define	CORE_PCS_ANE_COMPLETE		(1 << 5)
#define	CORE_PCS_LINK_STATUS		(1 << 6)
#define	CORE_RGMII_IRQ			(1 << 7)
233

234
/* Physical Coding Sublayer */
235 236 237 238 239 240 241 242 243 244
struct rgmii_adv {
	unsigned int pause;
	unsigned int duplex;
	unsigned int lp_pause;
	unsigned int lp_duplex;
};

#define STMMAC_PCS_PAUSE	1
#define STMMAC_PCS_ASYM_PAUSE	2

245 246 247 248 249 250 251 252 253 254 255 256
/* DMA HW capabilities */
struct dma_features {
	unsigned int mbps_10_100;
	unsigned int mbps_1000;
	unsigned int half_duplex;
	unsigned int hash_filter;
	unsigned int multi_addr;
	unsigned int pcs;
	unsigned int sma_mdio;
	unsigned int pmt_remote_wake_up;
	unsigned int pmt_magic_frame;
	unsigned int rmon;
G
Giuseppe CAVALLARO 已提交
257
	/* IEEE 1588-2002 */
258
	unsigned int time_stamp;
G
Giuseppe CAVALLARO 已提交
259
	/* IEEE 1588-2008 */
260 261 262 263 264 265 266 267 268 269 270 271
	unsigned int atime_stamp;
	/* 802.3az - Energy-Efficient Ethernet (EEE) */
	unsigned int eee;
	unsigned int av;
	/* TX and RX csum */
	unsigned int tx_coe;
	unsigned int rx_coe_type1;
	unsigned int rx_coe_type2;
	unsigned int rxfifo_over_2048;
	/* TX and RX number of channels */
	unsigned int number_rx_channel;
	unsigned int number_tx_channel;
G
Giuseppe CAVALLARO 已提交
272
	/* Alternate (enhanced) DESC mode */
273 274 275
	unsigned int enh_desc;
};

276 277 278 279 280
/* GMAC TX FIFO is 8K, Rx FIFO is 16K */
#define BUF_SIZE_16KiB 16384
#define BUF_SIZE_8KiB 8192
#define BUF_SIZE_4KiB 4096
#define BUF_SIZE_2KiB 2048
281

282 283 284
/* Power Down and WOL */
#define PMT_NOT_SUPPORTED 0
#define PMT_SUPPORTED 1
285

286 287 288 289
/* Common MAC defines */
#define MAC_CTRL_REG		0x00000000	/* MAC Control */
#define MAC_ENABLE_TX		0x00000008	/* Transmitter Enable */
#define MAC_RNABLE_RX		0x00000004	/* Receiver Enable */
290

291
/* Default LPI timers */
G
Giuseppe CAVALLARO 已提交
292
#define STMMAC_DEFAULT_LIT_LS	0x3E8
293
#define STMMAC_DEFAULT_TWT_LS	0x1E
294

295 296 297
#define STMMAC_CHAIN_MODE	0x1
#define STMMAC_RING_MODE	0x2

298 299
#define JUMBO_LEN		9000

300
/* Descriptors helpers */
301 302
struct stmmac_desc_ops {
	/* DMA RX descriptor ring initialization */
303 304
	void (*init_rx_desc) (struct dma_desc *p, int disable_rx_ic, int mode,
			      int end);
305
	/* DMA TX descriptor ring initialization */
306
	void (*init_tx_desc) (struct dma_desc *p, int mode, int end);
307 308 309

	/* Invoked by the xmit function to prepare the tx descriptor */
	void (*prepare_tx_desc) (struct dma_desc *p, int is_fs, int len,
310
				 int csum_flag, int mode);
311 312 313 314 315 316
	/* Set/get the owner of the descriptor */
	void (*set_tx_owner) (struct dma_desc *p);
	int (*get_tx_owner) (struct dma_desc *p);
	/* Invoked by the xmit function to close the tx descriptor */
	void (*close_tx_desc) (struct dma_desc *p);
	/* Clean the tx descriptor as soon as the tx irq is received */
317
	void (*release_tx_desc) (struct dma_desc *p, int mode);
318 319 320 321 322 323 324
	/* Clear interrupt on tx frame completion. When this bit is
	 * set an interrupt happens as soon as the frame is transmitted */
	void (*clear_tx_ic) (struct dma_desc *p);
	/* Last tx segment reports the transmit status */
	int (*get_tx_ls) (struct dma_desc *p);
	/* Return the transmit status looking at the TDES1 */
	int (*tx_status) (void *data, struct stmmac_extra_stats *x,
325
			  struct dma_desc *p, void __iomem *ioaddr);
326 327 328 329 330 331
	/* Get the buffer size from the descriptor */
	int (*get_tx_len) (struct dma_desc *p);
	/* Handle extra events on specific interrupts hw dependent */
	int (*get_rx_owner) (struct dma_desc *p);
	void (*set_rx_owner) (struct dma_desc *p);
	/* Get the receive frame size */
332
	int (*get_rx_frame_len) (struct dma_desc *p, int rx_coe_type);
333 334 335
	/* Return the reception status looking at the RDES1 */
	int (*rx_status) (void *data, struct stmmac_extra_stats *x,
			  struct dma_desc *p);
336 337
	void (*rx_extended_status) (void *data, struct stmmac_extra_stats *x,
				    struct dma_extended_desc *p);
338 339 340 341 342
	/* Set tx timestamp enable bit */
	void (*enable_tx_timestamp) (struct dma_desc *p);
	/* get tx timestamp status */
	int (*get_tx_timestamp_status) (struct dma_desc *p);
	/* get timestamp value */
G
Giuseppe CAVALLARO 已提交
343
	 u64(*get_timestamp) (void *desc, u32 ats);
344 345
	/* get rx timestamp status */
	int (*get_rx_timestamp_status) (void *desc, u32 ats);
346 347
};

A
Andy Shevchenko 已提交
348 349 350
extern const struct stmmac_desc_ops enh_desc_ops;
extern const struct stmmac_desc_ops ndesc_ops;

351
/* Specific DMA helpers */
352 353
struct stmmac_dma_ops {
	/* DMA core initialization */
354
	int (*init) (void __iomem *ioaddr, int pbl, int fb, int mb,
355
		     int burst_len, u32 dma_tx, u32 dma_rx, int atds);
356
	/* Dump DMA registers */
357
	void (*dump_regs) (void __iomem *ioaddr);
358 359
	/* Set tx/rx threshold in the csr6 register
	 * An invalid value enables the store-and-forward mode */
360
	void (*dma_mode) (void __iomem *ioaddr, int txmode, int rxmode);
361 362
	/* To track extra statistic (if supported) */
	void (*dma_diagnostic_fr) (void *data, struct stmmac_extra_stats *x,
363 364 365 366 367 368 369 370 371
				   void __iomem *ioaddr);
	void (*enable_dma_transmission) (void __iomem *ioaddr);
	void (*enable_dma_irq) (void __iomem *ioaddr);
	void (*disable_dma_irq) (void __iomem *ioaddr);
	void (*start_tx) (void __iomem *ioaddr);
	void (*stop_tx) (void __iomem *ioaddr);
	void (*start_rx) (void __iomem *ioaddr);
	void (*stop_rx) (void __iomem *ioaddr);
	int (*dma_interrupt) (void __iomem *ioaddr,
372
			      struct stmmac_extra_stats *x);
373 374
	/* If supported then get the optional core features */
	unsigned int (*get_hw_feature) (void __iomem *ioaddr);
375 376
	/* Program the HW RX Watchdog */
	void (*rx_watchdog) (void __iomem *ioaddr, u32 riwt);
377 378
};

379 380
struct mac_device_info;

381
/* Helpers to program the MAC core */
382 383
struct stmmac_ops {
	/* MAC core initialization */
384
	void (*core_init)(struct mac_device_info *hw, int mtu);
385
	/* Enable and verify that the IPC module is supported */
386
	int (*rx_ipc)(struct mac_device_info *hw);
387
	/* Dump MAC registers */
388
	void (*dump_regs)(struct mac_device_info *hw);
389
	/* Handle extra events on specific interrupts hw dependent */
390 391
	int (*host_irq_status)(struct mac_device_info *hw,
			       struct stmmac_extra_stats *x);
392
	/* Multicast filter setting */
393
	void (*set_filter)(struct mac_device_info *hw, struct net_device *dev);
394
	/* Flow control setting */
395 396
	void (*flow_ctrl)(struct mac_device_info *hw, unsigned int duplex,
			  unsigned int fc, unsigned int pause_time);
397
	/* Set power management mode (e.g. magic frame) */
398
	void (*pmt)(struct mac_device_info *hw, unsigned long mode);
399
	/* Set/Get Unicast MAC addresses */
400 401 402 403 404 405 406 407 408 409
	void (*set_umac_addr)(struct mac_device_info *hw, unsigned char *addr,
			      unsigned int reg_n);
	void (*get_umac_addr)(struct mac_device_info *hw, unsigned char *addr,
			      unsigned int reg_n);
	void (*set_eee_mode)(struct mac_device_info *hw);
	void (*reset_eee_mode)(struct mac_device_info *hw);
	void (*set_eee_timer)(struct mac_device_info *hw, int ls, int tw);
	void (*set_eee_pls)(struct mac_device_info *hw, int link);
	void (*ctrl_ane)(struct mac_device_info *hw, bool restart);
	void (*get_adv)(struct mac_device_info *hw, struct rgmii_adv *adv);
410 411
};

412
/* PTP and HW Timer helpers */
413 414 415 416
struct stmmac_hwtimestamp {
	void (*config_hw_tstamping) (void __iomem *ioaddr, u32 data);
	void (*config_sub_second_increment) (void __iomem *ioaddr);
	int (*init_systime) (void __iomem *ioaddr, u32 sec, u32 nsec);
G
Giuseppe CAVALLARO 已提交
417 418 419 420
	int (*config_addend) (void __iomem *ioaddr, u32 addend);
	int (*adjust_systime) (void __iomem *ioaddr, u32 sec, u32 nsec,
			       int add_sub);
	 u64(*get_systime) (void __iomem *ioaddr);
421 422
};

A
Andy Shevchenko 已提交
423 424
extern const struct stmmac_hwtimestamp stmmac_ptp;

425 426 427 428 429 430 431 432 433 434 435
struct mac_link {
	int port;
	int duplex;
	int speed;
};

struct mii_regs {
	unsigned int addr;	/* MII Address */
	unsigned int data;	/* MII Data */
};

436
/* Helpers to manage the descriptors for chain and ring modes */
G
Giuseppe CAVALLARO 已提交
437
struct stmmac_mode_ops {
438 439
	void (*init) (void *des, dma_addr_t phy_addr, unsigned int size,
		      unsigned int extend_desc);
440
	unsigned int (*is_jumbo_frm) (int len, int ehn_desc);
G
Giuseppe CAVALLARO 已提交
441
	int (*jumbo_frm)(void *priv, struct sk_buff *skb, int csum);
G
Giuseppe CAVALLARO 已提交
442 443
	int (*set_16kib_bfsize)(int mtu);
	void (*init_desc3)(struct dma_desc *p);
444 445
	void (*refill_desc3) (void *priv, struct dma_desc *p);
	void (*clean_desc3) (void *priv, struct dma_desc *p);
446 447
};

448
struct mac_device_info {
G
Giuseppe CAVALLARO 已提交
449 450 451
	const struct stmmac_ops *mac;
	const struct stmmac_desc_ops *desc;
	const struct stmmac_dma_ops *dma;
G
Giuseppe CAVALLARO 已提交
452
	const struct stmmac_mode_ops *mode;
453
	const struct stmmac_hwtimestamp *ptp;
454 455
	struct mii_regs mii;	/* MII register Addresses */
	struct mac_link link;
456
	unsigned int synopsys_uid;
457
	void __iomem *pcsr;     /* vpointer to device CSRs */
458 459 460
	int multicast_filter_bins;
	int unicast_filter_entries;
	int mcast_bits_log2;
461
	unsigned int rx_csum;
462 463
};

464 465
struct mac_device_info *dwmac1000_setup(void __iomem *ioaddr, int mcbins,
					int perfect_uc_entries);
466
struct mac_device_info *dwmac100_setup(void __iomem *ioaddr);
467

468 469 470 471
void stmmac_set_mac_addr(void __iomem *ioaddr, u8 addr[6],
			 unsigned int high, unsigned int low);
void stmmac_get_mac_addr(void __iomem *ioaddr, unsigned char *addr,
			 unsigned int high, unsigned int low);
472

473
void stmmac_set_mac(void __iomem *ioaddr, bool enable);
474

475
void dwmac_dma_flush_tx_fifo(void __iomem *ioaddr);
G
Giuseppe CAVALLARO 已提交
476 477
extern const struct stmmac_mode_ops ring_mode_ops;
extern const struct stmmac_mode_ops chain_mode_ops;
478 479

#endif /* __COMMON_H__ */