gf100.c 26.8 KB
Newer Older
1
/*
2
 * Copyright 2012 Red Hat Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */
24
#include <engine/fifo.h>
25

26 27 28
#include <core/client.h>
#include <core/engctx.h>
#include <core/enum.h>
29
#include <core/handle.h>
30
#include <subdev/fb.h>
31
#include <subdev/mmu.h>
32
#include <subdev/timer.h>
33

34
#include <nvif/class.h>
35
#include <nvif/ioctl.h>
36
#include <nvif/unpack.h>
37

B
Ben Skeggs 已提交
38
struct gf100_fifo {
39
	struct nvkm_fifo base;
40 41 42 43

	struct work_struct fault;
	u64 mask;

B
Ben Skeggs 已提交
44
	struct {
45
		struct nvkm_gpuobj *mem[2];
B
Ben Skeggs 已提交
46 47 48
		int active;
		wait_queue_head_t wait;
	} runlist;
49

50
	struct {
51 52
		struct nvkm_gpuobj *mem;
		struct nvkm_vma bar;
53
	} user;
54
	int spoon_nr;
55 56
};

57 58 59 60
struct gf100_fifo_base {
	struct nvkm_fifo_base base;
	struct nvkm_gpuobj *pgd;
	struct nvkm_vm *vm;
61 62
};

63 64
struct gf100_fifo_chan {
	struct nvkm_fifo_chan base;
65 66 67 68 69
	enum {
		STOPPED,
		RUNNING,
		KILLED
	} state;
70 71
};

72 73 74 75
/*******************************************************************************
 * FIFO channel objects
 ******************************************************************************/

76
static void
B
Ben Skeggs 已提交
77
gf100_fifo_runlist_update(struct gf100_fifo *fifo)
78
{
79 80
	struct nvkm_subdev *subdev = &fifo->base.engine.subdev;
	struct nvkm_device *device = subdev->device;
81
	struct nvkm_gpuobj *cur;
82 83
	int i, p;

B
Ben Skeggs 已提交
84 85 86
	mutex_lock(&nv_subdev(fifo)->mutex);
	cur = fifo->runlist.mem[fifo->runlist.active];
	fifo->runlist.active = !fifo->runlist.active;
87

88
	nvkm_kmap(cur);
89
	for (i = 0, p = 0; i < 128; i++) {
B
Ben Skeggs 已提交
90
		struct gf100_fifo_chan *chan = (void *)fifo->base.channel[i];
91
		if (chan && chan->state == RUNNING) {
92 93
			nvkm_wo32(cur, p + 0, i);
			nvkm_wo32(cur, p + 4, 0x00000004);
94 95
			p += 8;
		}
96
	}
97
	nvkm_done(cur);
98

99 100
	nvkm_wr32(device, 0x002270, cur->addr >> 12);
	nvkm_wr32(device, 0x002274, 0x01f00000 | (p >> 3));
101

B
Ben Skeggs 已提交
102
	if (wait_event_timeout(fifo->runlist.wait,
103
			       !(nvkm_rd32(device, 0x00227c) & 0x00100000),
104
			       msecs_to_jiffies(2000)) == 0)
105
		nvkm_error(subdev, "runlist update timeout\n");
B
Ben Skeggs 已提交
106
	mutex_unlock(&nv_subdev(fifo)->mutex);
107
}
108

109
static int
110 111
gf100_fifo_context_attach(struct nvkm_object *parent,
			  struct nvkm_object *object)
112
{
113
	struct gf100_fifo_base *base = (void *)parent->parent;
114
	struct nvkm_gpuobj *engn = &base->base.gpuobj;
115
	struct nvkm_engctx *ectx = (void *)object;
116 117
	u32 addr;
	int ret;
118

119
	switch (nv_engidx(object->engine)) {
120 121 122 123 124 125 126
	case NVDEV_ENGINE_SW    : return 0;
	case NVDEV_ENGINE_GR    : addr = 0x0210; break;
	case NVDEV_ENGINE_CE0   : addr = 0x0230; break;
	case NVDEV_ENGINE_CE1   : addr = 0x0240; break;
	case NVDEV_ENGINE_MSVLD : addr = 0x0270; break;
	case NVDEV_ENGINE_MSPDEC: addr = 0x0250; break;
	case NVDEV_ENGINE_MSPPP : addr = 0x0260; break;
127 128 129
	default:
		return -EINVAL;
	}
130

131
	if (!ectx->vma.node) {
132 133
		ret = nvkm_gpuobj_map_vm(nv_gpuobj(ectx), base->vm,
					 NV_MEM_ACCESS_RW, &ectx->vma);
134 135
		if (ret)
			return ret;
136 137

		nv_engctx(ectx)->addr = nv_gpuobj(base)->addr >> 12;
138 139
	}

140 141 142 143
	nvkm_kmap(engn);
	nvkm_wo32(engn, addr + 0x00, lower_32_bits(ectx->vma.offset) | 4);
	nvkm_wo32(engn, addr + 0x04, upper_32_bits(ectx->vma.offset));
	nvkm_done(engn);
144
	return 0;
145 146
}

147
static int
148 149
gf100_fifo_context_detach(struct nvkm_object *parent, bool suspend,
			  struct nvkm_object *object)
150
{
B
Ben Skeggs 已提交
151
	struct gf100_fifo *fifo = (void *)parent->engine;
152 153
	struct gf100_fifo_base *base = (void *)parent->parent;
	struct gf100_fifo_chan *chan = (void *)parent;
154
	struct nvkm_gpuobj *engn = &base->base.gpuobj;
155 156
	struct nvkm_subdev *subdev = &fifo->base.engine.subdev;
	struct nvkm_device *device = subdev->device;
157 158 159
	u32 addr;

	switch (nv_engidx(object->engine)) {
160 161 162 163 164 165 166
	case NVDEV_ENGINE_SW    : return 0;
	case NVDEV_ENGINE_GR    : addr = 0x0210; break;
	case NVDEV_ENGINE_CE0   : addr = 0x0230; break;
	case NVDEV_ENGINE_CE1   : addr = 0x0240; break;
	case NVDEV_ENGINE_MSVLD : addr = 0x0270; break;
	case NVDEV_ENGINE_MSPDEC: addr = 0x0250; break;
	case NVDEV_ENGINE_MSPPP : addr = 0x0260; break;
167 168
	default:
		return -EINVAL;
169 170
	}

171
	nvkm_wr32(device, 0x002634, chan->base.chid);
172 173 174 175
	if (nvkm_msec(device, 2000,
		if (nvkm_rd32(device, 0x002634) == chan->base.chid)
			break;
	) < 0) {
176 177
		nvkm_error(subdev, "channel %d [%s] kick timeout\n",
			   chan->base.chid, nvkm_client_name(chan));
178 179 180 181
		if (suspend)
			return -EBUSY;
	}

182 183 184 185
	nvkm_kmap(engn);
	nvkm_wo32(engn, addr + 0x00, 0x00000000);
	nvkm_wo32(engn, addr + 0x04, 0x00000000);
	nvkm_done(engn);
186
	return 0;
187 188 189
}

static int
190 191 192
gf100_fifo_chan_ctor(struct nvkm_object *parent, struct nvkm_object *engine,
		     struct nvkm_oclass *oclass, void *data, u32 size,
		     struct nvkm_object **pobject)
193
{
194
	union {
195
		struct fermi_channel_gpfifo_v0 v0;
196
	} *args = data;
B
Ben Skeggs 已提交
197
	struct gf100_fifo *fifo = (void *)engine;
198 199
	struct gf100_fifo_base *base = (void *)parent;
	struct gf100_fifo_chan *chan;
200
	struct nvkm_gpuobj *ramfc = &base->base.gpuobj;
201 202
	u64 usermem, ioffset, ilength;
	int ret, i;
203

204
	nvif_ioctl(parent, "create channel gpfifo size %d\n", size);
205
	if (nvif_unpack(args->v0, 0, 0, false)) {
206
		nvif_ioctl(parent, "create channel gpfifo vers %d "
207
				   "ioffset %016llx ilength %08x\n",
208
			   args->v0.version, args->v0.ioffset,
209
			   args->v0.ilength);
210 211
		if (args->v0.vm)
			return -ENOENT;
212 213
	} else
		return ret;
214

215
	ret = nvkm_fifo_channel_create(parent, engine, oclass, 1,
216
				       fifo->user.bar.offset, 0x1000, 0,
217 218 219 220 221 222 223
				       (1ULL << NVDEV_ENGINE_SW) |
				       (1ULL << NVDEV_ENGINE_GR) |
				       (1ULL << NVDEV_ENGINE_CE0) |
				       (1ULL << NVDEV_ENGINE_CE1) |
				       (1ULL << NVDEV_ENGINE_MSVLD) |
				       (1ULL << NVDEV_ENGINE_MSPDEC) |
				       (1ULL << NVDEV_ENGINE_MSPPP), &chan);
224 225 226 227
	*pobject = nv_object(chan);
	if (ret)
		return ret;

228 229
	args->v0.chid = chan->base.chid;

230 231
	nv_parent(chan)->context_attach = gf100_fifo_context_attach;
	nv_parent(chan)->context_detach = gf100_fifo_context_detach;
232 233

	usermem = chan->base.chid * 0x1000;
234 235
	ioffset = args->v0.ioffset;
	ilength = order_base_2(args->v0.ilength / 8);
236

237
	nvkm_kmap(fifo->user.mem);
238
	for (i = 0; i < 0x1000; i += 4)
239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259
		nvkm_wo32(fifo->user.mem, usermem + i, 0x00000000);
	nvkm_done(fifo->user.mem);

	nvkm_kmap(ramfc);
	nvkm_wo32(ramfc, 0x08, lower_32_bits(fifo->user.mem->addr + usermem));
	nvkm_wo32(ramfc, 0x0c, upper_32_bits(fifo->user.mem->addr + usermem));
	nvkm_wo32(ramfc, 0x10, 0x0000face);
	nvkm_wo32(ramfc, 0x30, 0xfffff902);
	nvkm_wo32(ramfc, 0x48, lower_32_bits(ioffset));
	nvkm_wo32(ramfc, 0x4c, upper_32_bits(ioffset) | (ilength << 16));
	nvkm_wo32(ramfc, 0x54, 0x00000002);
	nvkm_wo32(ramfc, 0x84, 0x20400000);
	nvkm_wo32(ramfc, 0x94, 0x30000001);
	nvkm_wo32(ramfc, 0x9c, 0x00000100);
	nvkm_wo32(ramfc, 0xa4, 0x1f1f1f1f);
	nvkm_wo32(ramfc, 0xa8, 0x1f1f1f1f);
	nvkm_wo32(ramfc, 0xac, 0x0000001f);
	nvkm_wo32(ramfc, 0xb8, 0xf8000000);
	nvkm_wo32(ramfc, 0xf8, 0x10003080); /* 0x002310 */
	nvkm_wo32(ramfc, 0xfc, 0x10000010); /* 0x002350 */
	nvkm_done(ramfc);
260 261
	return 0;
}
262

263
static int
264
gf100_fifo_chan_init(struct nvkm_object *object)
265
{
266
	struct nvkm_gpuobj *base = nv_gpuobj(object->parent);
B
Ben Skeggs 已提交
267
	struct gf100_fifo *fifo = (void *)object->engine;
268
	struct gf100_fifo_chan *chan = (void *)object;
269
	struct nvkm_device *device = fifo->base.engine.subdev.device;
270 271
	u32 chid = chan->base.chid;
	int ret;
272

273
	ret = nvkm_fifo_channel_init(&chan->base);
274 275
	if (ret)
		return ret;
276

277
	nvkm_wr32(device, 0x003000 + (chid * 8), 0xc0000000 | base->addr >> 12);
278 279

	if (chan->state == STOPPED && (chan->state = RUNNING) == RUNNING) {
280
		nvkm_wr32(device, 0x003004 + (chid * 8), 0x001f0001);
B
Ben Skeggs 已提交
281
		gf100_fifo_runlist_update(fifo);
282 283
	}

284 285
	return 0;
}
286

B
Ben Skeggs 已提交
287
static void gf100_fifo_intr_engine(struct gf100_fifo *fifo);
B
Ben Skeggs 已提交
288

289
static int
290
gf100_fifo_chan_fini(struct nvkm_object *object, bool suspend)
291
{
B
Ben Skeggs 已提交
292
	struct gf100_fifo *fifo = (void *)object->engine;
293
	struct gf100_fifo_chan *chan = (void *)object;
294
	struct nvkm_device *device = fifo->base.engine.subdev.device;
295
	u32 chid = chan->base.chid;
296

297
	if (chan->state == RUNNING && (chan->state = STOPPED) == STOPPED) {
298
		nvkm_mask(device, 0x003004 + (chid * 8), 0x00000001, 0x00000000);
B
Ben Skeggs 已提交
299
		gf100_fifo_runlist_update(fifo);
300
	}
B
Ben Skeggs 已提交
301

B
Ben Skeggs 已提交
302
	gf100_fifo_intr_engine(fifo);
B
Ben Skeggs 已提交
303

304
	nvkm_wr32(device, 0x003000 + (chid * 8), 0x00000000);
305
	return nvkm_fifo_channel_fini(&chan->base, suspend);
306
}
307

308 309 310 311 312 313 314 315 316 317
static struct nvkm_ofuncs
gf100_fifo_ofuncs = {
	.ctor = gf100_fifo_chan_ctor,
	.dtor = _nvkm_fifo_channel_dtor,
	.init = gf100_fifo_chan_init,
	.fini = gf100_fifo_chan_fini,
	.map  = _nvkm_fifo_channel_map,
	.rd32 = _nvkm_fifo_channel_rd32,
	.wr32 = _nvkm_fifo_channel_wr32,
	.ntfy = _nvkm_fifo_channel_ntfy
318
};
319

320 321 322
static struct nvkm_oclass
gf100_fifo_sclass[] = {
	{ FERMI_CHANNEL_GPFIFO, &gf100_fifo_ofuncs },
323 324 325 326 327 328
	{}
};

/*******************************************************************************
 * FIFO context - instmem heap and vm setup
 ******************************************************************************/
329

330
static int
331 332 333
gf100_fifo_context_ctor(struct nvkm_object *parent, struct nvkm_object *engine,
			struct nvkm_oclass *oclass, void *data, u32 size,
			struct nvkm_object **pobject)
334
{
335
	struct gf100_fifo_base *base;
336
	int ret;
337

338 339 340
	ret = nvkm_fifo_context_create(parent, engine, oclass, NULL, 0x1000,
				       0x1000, NVOBJ_FLAG_ZERO_ALLOC |
				       NVOBJ_FLAG_HEAP, &base);
341 342 343
	*pobject = nv_object(base);
	if (ret)
		return ret;
344

345 346
	ret = nvkm_gpuobj_new(nv_object(base), NULL, 0x10000, 0x1000, 0,
			      &base->pgd);
347 348 349
	if (ret)
		return ret;

350 351 352 353 354 355
	nvkm_kmap(&base->base.gpuobj);
	nvkm_wo32(&base->base.gpuobj, 0x0200, lower_32_bits(base->pgd->addr));
	nvkm_wo32(&base->base.gpuobj, 0x0204, upper_32_bits(base->pgd->addr));
	nvkm_wo32(&base->base.gpuobj, 0x0208, 0xffffffff);
	nvkm_wo32(&base->base.gpuobj, 0x020c, 0x000000ff);
	nvkm_done(&base->base.gpuobj);
356

357
	ret = nvkm_vm_ref(nvkm_client(parent)->vm, &base->vm, base->pgd);
358 359
	if (ret)
		return ret;
360 361 362 363

	return 0;
}

364
static void
365
gf100_fifo_context_dtor(struct nvkm_object *object)
366
{
367 368 369 370
	struct gf100_fifo_base *base = (void *)object;
	nvkm_vm_ref(NULL, &base->vm, base->pgd);
	nvkm_gpuobj_ref(NULL, &base->pgd);
	nvkm_fifo_context_destroy(&base->base);
371 372
}

373 374
static struct nvkm_oclass
gf100_fifo_cclass = {
375
	.handle = NV_ENGCTX(FIFO, 0xc0),
376 377 378 379 380 381 382
	.ofuncs = &(struct nvkm_ofuncs) {
		.ctor = gf100_fifo_context_ctor,
		.dtor = gf100_fifo_context_dtor,
		.init = _nvkm_fifo_context_init,
		.fini = _nvkm_fifo_context_fini,
		.rd32 = _nvkm_fifo_context_rd32,
		.wr32 = _nvkm_fifo_context_wr32,
383 384 385 386 387 388
	},
};

/*******************************************************************************
 * PFIFO engine
 ******************************************************************************/
389

390
static inline int
B
Ben Skeggs 已提交
391
gf100_fifo_engidx(struct gf100_fifo *fifo, u32 engn)
392 393
{
	switch (engn) {
394 395 396 397 398 399
	case NVDEV_ENGINE_GR    : engn = 0; break;
	case NVDEV_ENGINE_MSVLD : engn = 1; break;
	case NVDEV_ENGINE_MSPPP : engn = 2; break;
	case NVDEV_ENGINE_MSPDEC: engn = 3; break;
	case NVDEV_ENGINE_CE0   : engn = 4; break;
	case NVDEV_ENGINE_CE1   : engn = 5; break;
400 401 402 403 404 405 406
	default:
		return -1;
	}

	return engn;
}

407
static inline struct nvkm_engine *
B
Ben Skeggs 已提交
408
gf100_fifo_engine(struct gf100_fifo *fifo, u32 engn)
409 410 411
{
	switch (engn) {
	case 0: engn = NVDEV_ENGINE_GR; break;
412
	case 1: engn = NVDEV_ENGINE_MSVLD; break;
413
	case 2: engn = NVDEV_ENGINE_MSPPP; break;
414
	case 3: engn = NVDEV_ENGINE_MSPDEC; break;
415 416
	case 4: engn = NVDEV_ENGINE_CE0; break;
	case 5: engn = NVDEV_ENGINE_CE1; break;
417 418 419 420
	default:
		return NULL;
	}

B
Ben Skeggs 已提交
421
	return nvkm_engine(fifo, engn);
422 423 424
}

static void
425
gf100_fifo_recover_work(struct work_struct *work)
426
{
B
Ben Skeggs 已提交
427
	struct gf100_fifo *fifo = container_of(work, typeof(*fifo), fault);
428
	struct nvkm_device *device = fifo->base.engine.subdev.device;
429
	struct nvkm_engine *engine;
430 431 432 433
	unsigned long flags;
	u32 engn, engm = 0;
	u64 mask, todo;

B
Ben Skeggs 已提交
434 435 436 437
	spin_lock_irqsave(&fifo->base.lock, flags);
	mask = fifo->mask;
	fifo->mask = 0ULL;
	spin_unlock_irqrestore(&fifo->base.lock, flags);
438 439

	for (todo = mask; engn = __ffs64(todo), todo; todo &= ~(1 << engn))
B
Ben Skeggs 已提交
440
		engm |= 1 << gf100_fifo_engidx(fifo, engn);
441
	nvkm_mask(device, 0x002630, engm, engm);
442 443

	for (todo = mask; engn = __ffs64(todo), todo; todo &= ~(1 << engn)) {
444 445 446
		if ((engine = nvkm_device_engine(device, engn))) {
			nvkm_subdev_fini(&engine->subdev, false);
			WARN_ON(nvkm_subdev_init(&engine->subdev));
447 448 449
		}
	}

B
Ben Skeggs 已提交
450
	gf100_fifo_runlist_update(fifo);
451 452
	nvkm_wr32(device, 0x00262c, engm);
	nvkm_mask(device, 0x002630, engm, 0x00000000);
453 454 455
}

static void
B
Ben Skeggs 已提交
456
gf100_fifo_recover(struct gf100_fifo *fifo, struct nvkm_engine *engine,
457
		   struct gf100_fifo_chan *chan)
458
{
459 460
	struct nvkm_subdev *subdev = &fifo->base.engine.subdev;
	struct nvkm_device *device = subdev->device;
461 462 463
	u32 chid = chan->base.chid;
	unsigned long flags;

464
	nvkm_error(subdev, "%s engine fault on channel %d, recovering...\n",
465
		   nvkm_subdev_name[engine->subdev.index], chid);
466

467
	nvkm_mask(device, 0x003004 + (chid * 0x08), 0x00000001, 0x00000000);
468 469
	chan->state = KILLED;

B
Ben Skeggs 已提交
470 471 472 473
	spin_lock_irqsave(&fifo->base.lock, flags);
	fifo->mask |= 1ULL << nv_engidx(engine);
	spin_unlock_irqrestore(&fifo->base.lock, flags);
	schedule_work(&fifo->fault);
474 475
}

476
static int
B
Ben Skeggs 已提交
477
gf100_fifo_swmthd(struct gf100_fifo *fifo, u32 chid, u32 mthd, u32 data)
478
{
479 480
	struct gf100_fifo_chan *chan = NULL;
	struct nvkm_handle *bind;
481 482 483
	unsigned long flags;
	int ret = -EINVAL;

B
Ben Skeggs 已提交
484 485 486
	spin_lock_irqsave(&fifo->base.lock, flags);
	if (likely(chid >= fifo->base.min && chid <= fifo->base.max))
		chan = (void *)fifo->base.channel[chid];
487 488 489
	if (unlikely(!chan))
		goto out;

490
	bind = nvkm_namedb_get_class(nv_namedb(chan), NVIF_IOCTL_NEW_V0_SW_GF100);
491 492 493
	if (likely(bind)) {
		if (!mthd || !nv_call(bind->object, mthd, data))
			ret = 0;
494
		nvkm_namedb_put(bind);
495 496 497
	}

out:
B
Ben Skeggs 已提交
498
	spin_unlock_irqrestore(&fifo->base.lock, flags);
499 500 501
	return ret;
}

502 503
static const struct nvkm_enum
gf100_fifo_sched_reason[] = {
B
Ben Skeggs 已提交
504 505 506 507
	{ 0x0a, "CTXSW_TIMEOUT" },
	{}
};

508
static void
B
Ben Skeggs 已提交
509
gf100_fifo_intr_sched_ctxsw(struct gf100_fifo *fifo)
510
{
511
	struct nvkm_device *device = fifo->base.engine.subdev.device;
512 513
	struct nvkm_engine *engine;
	struct gf100_fifo_chan *chan;
514 515 516
	u32 engn;

	for (engn = 0; engn < 6; engn++) {
517
		u32 stat = nvkm_rd32(device, 0x002640 + (engn * 0x04));
518 519 520 521 522 523 524 525
		u32 busy = (stat & 0x80000000);
		u32 save = (stat & 0x00100000); /* maybe? */
		u32 unk0 = (stat & 0x00040000);
		u32 unk1 = (stat & 0x00001000);
		u32 chid = (stat & 0x0000007f);
		(void)save;

		if (busy && unk0 && unk1) {
B
Ben Skeggs 已提交
526
			if (!(chan = (void *)fifo->base.channel[chid]))
527
				continue;
B
Ben Skeggs 已提交
528
			if (!(engine = gf100_fifo_engine(fifo, engn)))
529
				continue;
B
Ben Skeggs 已提交
530
			gf100_fifo_recover(fifo, engine, chan);
531 532 533 534
		}
	}
}

B
Ben Skeggs 已提交
535
static void
B
Ben Skeggs 已提交
536
gf100_fifo_intr_sched(struct gf100_fifo *fifo)
B
Ben Skeggs 已提交
537
{
538 539
	struct nvkm_subdev *subdev = &fifo->base.engine.subdev;
	struct nvkm_device *device = subdev->device;
540
	u32 intr = nvkm_rd32(device, 0x00254c);
B
Ben Skeggs 已提交
541
	u32 code = intr & 0x000000ff;
542
	const struct nvkm_enum *en;
B
Ben Skeggs 已提交
543

544
	en = nvkm_enum_find(gf100_fifo_sched_reason, code);
B
Ben Skeggs 已提交
545

546
	nvkm_error(subdev, "SCHED_ERROR %02x [%s]\n", code, en ? en->name : "");
547 548 549

	switch (code) {
	case 0x0a:
B
Ben Skeggs 已提交
550
		gf100_fifo_intr_sched_ctxsw(fifo);
551 552 553 554
		break;
	default:
		break;
	}
B
Ben Skeggs 已提交
555 556
}

557 558
static const struct nvkm_enum
gf100_fifo_fault_engine[] = {
559
	{ 0x00, "PGRAPH", NULL, NVDEV_ENGINE_GR },
560 561 562
	{ 0x03, "PEEPHOLE", NULL, NVDEV_ENGINE_IFB },
	{ 0x04, "BAR1", NULL, NVDEV_SUBDEV_BAR },
	{ 0x05, "BAR3", NULL, NVDEV_SUBDEV_INSTMEM },
563
	{ 0x07, "PFIFO", NULL, NVDEV_ENGINE_FIFO },
564
	{ 0x10, "PMSVLD", NULL, NVDEV_ENGINE_MSVLD },
565
	{ 0x11, "PMSPPP", NULL, NVDEV_ENGINE_MSPPP },
B
Ben Skeggs 已提交
566
	{ 0x13, "PCOUNTER" },
567
	{ 0x14, "PMSPDEC", NULL, NVDEV_ENGINE_MSPDEC },
568 569
	{ 0x15, "PCE0", NULL, NVDEV_ENGINE_CE0 },
	{ 0x16, "PCE1", NULL, NVDEV_ENGINE_CE1 },
B
Ben Skeggs 已提交
570
	{ 0x17, "PDAEMON" },
571 572 573
	{}
};

574 575
static const struct nvkm_enum
gf100_fifo_fault_reason[] = {
B
Ben Skeggs 已提交
576 577 578 579 580 581 582 583 584
	{ 0x00, "PT_NOT_PRESENT" },
	{ 0x01, "PT_TOO_SHORT" },
	{ 0x02, "PAGE_NOT_PRESENT" },
	{ 0x03, "VM_LIMIT_EXCEEDED" },
	{ 0x04, "NO_CHANNEL" },
	{ 0x05, "PAGE_SYSTEM_ONLY" },
	{ 0x06, "PAGE_READ_ONLY" },
	{ 0x0a, "COMPRESSED_SYSRAM" },
	{ 0x0c, "INVALID_STORAGE_TYPE" },
585 586 587
	{}
};

588 589
static const struct nvkm_enum
gf100_fifo_fault_hubclient[] = {
590 591 592 593 594 595 596 597
	{ 0x01, "PCOPY0" },
	{ 0x02, "PCOPY1" },
	{ 0x04, "DISPATCH" },
	{ 0x05, "CTXCTL" },
	{ 0x06, "PFIFO" },
	{ 0x07, "BAR_READ" },
	{ 0x08, "BAR_WRITE" },
	{ 0x0b, "PVP" },
598
	{ 0x0c, "PMSPPP" },
599
	{ 0x0d, "PMSVLD" },
600 601 602 603 604 605 606
	{ 0x11, "PCOUNTER" },
	{ 0x12, "PDAEMON" },
	{ 0x14, "CCACHE" },
	{ 0x15, "CCACHE_POST" },
	{}
};

607 608
static const struct nvkm_enum
gf100_fifo_fault_gpcclient[] = {
609 610 611 612 613 614 615
	{ 0x01, "TEX" },
	{ 0x0c, "ESETUP" },
	{ 0x0e, "CTXCTL" },
	{ 0x0f, "PROP" },
	{}
};

616
static void
B
Ben Skeggs 已提交
617
gf100_fifo_intr_fault(struct gf100_fifo *fifo, int unit)
618
{
619 620
	struct nvkm_subdev *subdev = &fifo->base.engine.subdev;
	struct nvkm_device *device = subdev->device;
621 622 623 624
	u32 inst = nvkm_rd32(device, 0x002800 + (unit * 0x10));
	u32 valo = nvkm_rd32(device, 0x002804 + (unit * 0x10));
	u32 vahi = nvkm_rd32(device, 0x002808 + (unit * 0x10));
	u32 stat = nvkm_rd32(device, 0x00280c + (unit * 0x10));
625
	u32 gpc    = (stat & 0x1f000000) >> 24;
626
	u32 client = (stat & 0x00001f00) >> 8;
627 628 629
	u32 write  = (stat & 0x00000080);
	u32 hub    = (stat & 0x00000040);
	u32 reason = (stat & 0x0000000f);
630 631 632
	struct nvkm_object *engctx = NULL, *object;
	struct nvkm_engine *engine = NULL;
	const struct nvkm_enum *er, *eu, *ec;
633
	char gpcid[8] = "";
634

635 636
	er = nvkm_enum_find(gf100_fifo_fault_reason, reason);
	eu = nvkm_enum_find(gf100_fifo_fault_engine, unit);
637 638 639 640 641 642 643
	if (hub) {
		ec = nvkm_enum_find(gf100_fifo_fault_hubclient, client);
	} else {
		ec = nvkm_enum_find(gf100_fifo_fault_gpcclient, client);
		snprintf(gpcid, sizeof(gpcid), "GPC%d/", gpc);
	}

644
	if (eu) {
645 646
		switch (eu->data2) {
		case NVDEV_SUBDEV_BAR:
647
			nvkm_mask(device, 0x001704, 0x00000000, 0x00000000);
648 649
			break;
		case NVDEV_SUBDEV_INSTMEM:
650
			nvkm_mask(device, 0x001714, 0x00000000, 0x00000000);
651 652
			break;
		case NVDEV_ENGINE_IFB:
653
			nvkm_mask(device, 0x001718, 0x00000000, 0x00000000);
654 655
			break;
		default:
B
Ben Skeggs 已提交
656
			engine = nvkm_engine(fifo, eu->data2);
657
			if (engine)
658
				engctx = nvkm_engctx_get(engine, inst);
659
			break;
660
		}
661
	}
662

663 664 665 666 667 668 669
	nvkm_error(subdev,
		   "%s fault at %010llx engine %02x [%s] client %02x [%s%s] "
		   "reason %02x [%s] on channel %d [%010llx %s]\n",
		   write ? "write" : "read", (u64)vahi << 32 | valo,
		   unit, eu ? eu->name : "", client, gpcid, ec ? ec->name : "",
		   reason, er ? er->name : "", -1, (u64)inst << 12,
		   nvkm_client_name(engctx));
670

671 672 673
	object = engctx;
	while (object) {
		switch (nv_mclass(object)) {
674
		case FERMI_CHANNEL_GPFIFO:
B
Ben Skeggs 已提交
675
			gf100_fifo_recover(fifo, engine, (void *)object);
676 677 678 679 680
			break;
		}
		object = object->parent;
	}

681
	nvkm_engctx_put(engctx);
682 683
}

684 685
static const struct nvkm_bitfield
gf100_fifo_pbdma_intr[] = {
686 687 688 689 690
/*	{ 0x00008000, "" }	seen with null ib push */
	{ 0x00200000, "ILLEGAL_MTHD" },
	{ 0x00800000, "EMPTY_SUBC" },
	{}
};
691

692
static void
B
Ben Skeggs 已提交
693
gf100_fifo_intr_pbdma(struct gf100_fifo *fifo, int unit)
694
{
695 696
	struct nvkm_subdev *subdev = &fifo->base.engine.subdev;
	struct nvkm_device *device = subdev->device;
697 698 699 700
	u32 stat = nvkm_rd32(device, 0x040108 + (unit * 0x2000));
	u32 addr = nvkm_rd32(device, 0x0400c0 + (unit * 0x2000));
	u32 data = nvkm_rd32(device, 0x0400c4 + (unit * 0x2000));
	u32 chid = nvkm_rd32(device, 0x040120 + (unit * 0x2000)) & 0x7f;
701
	u32 subc = (addr & 0x00070000) >> 16;
702
	u32 mthd = (addr & 0x00003ffc);
703 704
	u32 show= stat;
	char msg[128];
705

706
	if (stat & 0x00800000) {
B
Ben Skeggs 已提交
707
		if (!gf100_fifo_swmthd(fifo, chid, mthd, data))
708 709 710
			show &= ~0x00800000;
	}

711
	if (show) {
712 713 714 715 716 717
		nvkm_snprintbf(msg, sizeof(msg), gf100_fifo_pbdma_intr, show);
		nvkm_error(subdev, "PBDMA%d: %08x [%s] ch %d [%s] subc %d "
				   "mthd %04x data %08x\n",
			   unit, show, msg, chid,
			   nvkm_client_name_for_fifo_chid(&fifo->base, chid),
			   subc, mthd, data);
718
	}
719

720 721
	nvkm_wr32(device, 0x0400c0 + (unit * 0x2000), 0x80600008);
	nvkm_wr32(device, 0x040108 + (unit * 0x2000), stat);
722 723
}

B
Ben Skeggs 已提交
724
static void
B
Ben Skeggs 已提交
725
gf100_fifo_intr_runlist(struct gf100_fifo *fifo)
B
Ben Skeggs 已提交
726
{
727 728
	struct nvkm_subdev *subdev = &fifo->base.engine.subdev;
	struct nvkm_device *device = subdev->device;
729
	u32 intr = nvkm_rd32(device, 0x002a00);
B
Ben Skeggs 已提交
730 731

	if (intr & 0x10000000) {
B
Ben Skeggs 已提交
732
		wake_up(&fifo->runlist.wait);
733
		nvkm_wr32(device, 0x002a00, 0x10000000);
B
Ben Skeggs 已提交
734 735 736 737
		intr &= ~0x10000000;
	}

	if (intr) {
738
		nvkm_error(subdev, "RUNLIST %08x\n", intr);
739
		nvkm_wr32(device, 0x002a00, intr);
B
Ben Skeggs 已提交
740 741 742
	}
}

B
Ben Skeggs 已提交
743
static void
B
Ben Skeggs 已提交
744
gf100_fifo_intr_engine_unit(struct gf100_fifo *fifo, int engn)
B
Ben Skeggs 已提交
745
{
746 747
	struct nvkm_subdev *subdev = &fifo->base.engine.subdev;
	struct nvkm_device *device = subdev->device;
748 749
	u32 intr = nvkm_rd32(device, 0x0025a8 + (engn * 0x04));
	u32 inte = nvkm_rd32(device, 0x002628);
B
Ben Skeggs 已提交
750 751
	u32 unkn;

752
	nvkm_wr32(device, 0x0025a8 + (engn * 0x04), intr);
753

B
Ben Skeggs 已提交
754 755 756
	for (unkn = 0; unkn < 8; unkn++) {
		u32 ints = (intr >> (unkn * 0x04)) & inte;
		if (ints & 0x1) {
B
Ben Skeggs 已提交
757
			nvkm_fifo_uevent(&fifo->base);
B
Ben Skeggs 已提交
758 759 760
			ints &= ~1;
		}
		if (ints) {
761 762
			nvkm_error(subdev, "ENGINE %d %d %01x",
				   engn, unkn, ints);
763
			nvkm_mask(device, 0x002628, ints, 0);
B
Ben Skeggs 已提交
764 765 766 767 768
		}
	}
}

static void
B
Ben Skeggs 已提交
769
gf100_fifo_intr_engine(struct gf100_fifo *fifo)
B
Ben Skeggs 已提交
770
{
771 772
	struct nvkm_device *device = fifo->base.engine.subdev.device;
	u32 mask = nvkm_rd32(device, 0x0025a4);
B
Ben Skeggs 已提交
773 774
	while (mask) {
		u32 unit = __ffs(mask);
B
Ben Skeggs 已提交
775
		gf100_fifo_intr_engine_unit(fifo, unit);
B
Ben Skeggs 已提交
776 777 778 779
		mask &= ~(1 << unit);
	}
}

780
static void
781
gf100_fifo_intr(struct nvkm_subdev *subdev)
782
{
B
Ben Skeggs 已提交
783
	struct gf100_fifo *fifo = (void *)subdev;
784 785 786
	struct nvkm_device *device = fifo->base.engine.subdev.device;
	u32 mask = nvkm_rd32(device, 0x002140);
	u32 stat = nvkm_rd32(device, 0x002100) & mask;
787

788
	if (stat & 0x00000001) {
789
		u32 intr = nvkm_rd32(device, 0x00252c);
790
		nvkm_warn(subdev, "INTR 00000001: %08x\n", intr);
791
		nvkm_wr32(device, 0x002100, 0x00000001);
792 793 794
		stat &= ~0x00000001;
	}

795
	if (stat & 0x00000100) {
B
Ben Skeggs 已提交
796
		gf100_fifo_intr_sched(fifo);
797
		nvkm_wr32(device, 0x002100, 0x00000100);
798 799 800
		stat &= ~0x00000100;
	}

801
	if (stat & 0x00010000) {
802
		u32 intr = nvkm_rd32(device, 0x00256c);
803
		nvkm_warn(subdev, "INTR 00010000: %08x\n", intr);
804
		nvkm_wr32(device, 0x002100, 0x00010000);
805 806 807 808
		stat &= ~0x00010000;
	}

	if (stat & 0x01000000) {
809
		u32 intr = nvkm_rd32(device, 0x00258c);
810
		nvkm_warn(subdev, "INTR 01000000: %08x\n", intr);
811
		nvkm_wr32(device, 0x002100, 0x01000000);
812 813 814
		stat &= ~0x01000000;
	}

815
	if (stat & 0x10000000) {
816
		u32 mask = nvkm_rd32(device, 0x00259c);
817 818
		while (mask) {
			u32 unit = __ffs(mask);
B
Ben Skeggs 已提交
819
			gf100_fifo_intr_fault(fifo, unit);
820
			nvkm_wr32(device, 0x00259c, (1 << unit));
821
			mask &= ~(1 << unit);
822 823 824 825 826
		}
		stat &= ~0x10000000;
	}

	if (stat & 0x20000000) {
827
		u32 mask = nvkm_rd32(device, 0x0025a0);
828 829
		while (mask) {
			u32 unit = __ffs(mask);
B
Ben Skeggs 已提交
830
			gf100_fifo_intr_pbdma(fifo, unit);
831
			nvkm_wr32(device, 0x0025a0, (1 << unit));
832
			mask &= ~(1 << unit);
833 834 835 836
		}
		stat &= ~0x20000000;
	}

837
	if (stat & 0x40000000) {
B
Ben Skeggs 已提交
838
		gf100_fifo_intr_runlist(fifo);
839 840 841
		stat &= ~0x40000000;
	}

842
	if (stat & 0x80000000) {
B
Ben Skeggs 已提交
843
		gf100_fifo_intr_engine(fifo);
844 845 846
		stat &= ~0x80000000;
	}

847
	if (stat) {
848
		nvkm_error(subdev, "INTR %08x\n", stat);
849 850
		nvkm_mask(device, 0x002140, stat, 0x00000000);
		nvkm_wr32(device, 0x002100, stat);
851 852
	}
}
853

854
static void
855
gf100_fifo_uevent_init(struct nvkm_event *event, int type, int index)
856
{
857
	struct nvkm_fifo *fifo = container_of(event, typeof(*fifo), uevent);
858 859
	struct nvkm_device *device = fifo->engine.subdev.device;
	nvkm_mask(device, 0x002140, 0x80000000, 0x80000000);
860 861 862
}

static void
863
gf100_fifo_uevent_fini(struct nvkm_event *event, int type, int index)
864
{
865
	struct nvkm_fifo *fifo = container_of(event, typeof(*fifo), uevent);
866 867
	struct nvkm_device *device = fifo->engine.subdev.device;
	nvkm_mask(device, 0x002140, 0x80000000, 0x00000000);
868 869
}

870
static const struct nvkm_event_func
871 872 873 874
gf100_fifo_uevent_func = {
	.ctor = nvkm_fifo_uevent_ctor,
	.init = gf100_fifo_uevent_init,
	.fini = gf100_fifo_uevent_fini,
875 876
};

877
static int
878 879 880
gf100_fifo_ctor(struct nvkm_object *parent, struct nvkm_object *engine,
		struct nvkm_oclass *oclass, void *data, u32 size,
		struct nvkm_object **pobject)
881
{
B
Ben Skeggs 已提交
882
	struct gf100_fifo *fifo;
883 884
	int ret;

B
Ben Skeggs 已提交
885 886
	ret = nvkm_fifo_create(parent, engine, oclass, 0, 127, &fifo);
	*pobject = nv_object(fifo);
887 888 889
	if (ret)
		return ret;

B
Ben Skeggs 已提交
890
	INIT_WORK(&fifo->fault, gf100_fifo_recover_work);
891

B
Ben Skeggs 已提交
892 893
	ret = nvkm_gpuobj_new(nv_object(fifo), NULL, 0x1000, 0x1000, 0,
			      &fifo->runlist.mem[0]);
894 895 896
	if (ret)
		return ret;

B
Ben Skeggs 已提交
897 898
	ret = nvkm_gpuobj_new(nv_object(fifo), NULL, 0x1000, 0x1000, 0,
			      &fifo->runlist.mem[1]);
899 900 901
	if (ret)
		return ret;

B
Ben Skeggs 已提交
902
	init_waitqueue_head(&fifo->runlist.wait);
B
Ben Skeggs 已提交
903

B
Ben Skeggs 已提交
904 905
	ret = nvkm_gpuobj_new(nv_object(fifo), NULL, 128 * 0x1000, 0x1000, 0,
			      &fifo->user.mem);
906 907 908
	if (ret)
		return ret;

B
Ben Skeggs 已提交
909 910
	ret = nvkm_gpuobj_map(fifo->user.mem, NV_MEM_ACCESS_RW,
			      &fifo->user.bar);
911 912 913
	if (ret)
		return ret;

B
Ben Skeggs 已提交
914
	ret = nvkm_event_init(&gf100_fifo_uevent_func, 1, 1, &fifo->base.uevent);
915 916
	if (ret)
		return ret;
917

B
Ben Skeggs 已提交
918 919 920 921
	nv_subdev(fifo)->unit = 0x00000100;
	nv_subdev(fifo)->intr = gf100_fifo_intr;
	nv_engine(fifo)->cclass = &gf100_fifo_cclass;
	nv_engine(fifo)->sclass = gf100_fifo_sclass;
922 923 924
	return 0;
}

925
static void
926
gf100_fifo_dtor(struct nvkm_object *object)
927
{
B
Ben Skeggs 已提交
928
	struct gf100_fifo *fifo = (void *)object;
929

B
Ben Skeggs 已提交
930 931 932 933
	nvkm_gpuobj_unmap(&fifo->user.bar);
	nvkm_gpuobj_ref(NULL, &fifo->user.mem);
	nvkm_gpuobj_ref(NULL, &fifo->runlist.mem[0]);
	nvkm_gpuobj_ref(NULL, &fifo->runlist.mem[1]);
934

B
Ben Skeggs 已提交
935
	nvkm_fifo_destroy(&fifo->base);
936 937
}

938
static int
939
gf100_fifo_init(struct nvkm_object *object)
940
{
B
Ben Skeggs 已提交
941
	struct gf100_fifo *fifo = (void *)object;
942 943
	struct nvkm_subdev *subdev = &fifo->base.engine.subdev;
	struct nvkm_device *device = subdev->device;
944
	int ret, i;
945

B
Ben Skeggs 已提交
946
	ret = nvkm_fifo_init(&fifo->base);
947 948
	if (ret)
		return ret;
949

950 951
	nvkm_wr32(device, 0x000204, 0xffffffff);
	nvkm_wr32(device, 0x002204, 0xffffffff);
952

953
	fifo->spoon_nr = hweight32(nvkm_rd32(device, 0x002204));
954
	nvkm_debug(subdev, "%d PBDMA unit(s)\n", fifo->spoon_nr);
955

956
	/* assign engines to PBDMAs */
B
Ben Skeggs 已提交
957
	if (fifo->spoon_nr >= 3) {
958 959 960 961 962 963
		nvkm_wr32(device, 0x002208, ~(1 << 0)); /* PGRAPH */
		nvkm_wr32(device, 0x00220c, ~(1 << 1)); /* PVP */
		nvkm_wr32(device, 0x002210, ~(1 << 1)); /* PMSPP */
		nvkm_wr32(device, 0x002214, ~(1 << 1)); /* PMSVLD */
		nvkm_wr32(device, 0x002218, ~(1 << 2)); /* PCE0 */
		nvkm_wr32(device, 0x00221c, ~(1 << 1)); /* PCE1 */
964
	}
965

966
	/* PBDMA[n] */
B
Ben Skeggs 已提交
967
	for (i = 0; i < fifo->spoon_nr; i++) {
968 969 970
		nvkm_mask(device, 0x04013c + (i * 0x2000), 0x10000100, 0x00000000);
		nvkm_wr32(device, 0x040108 + (i * 0x2000), 0xffffffff); /* INTR */
		nvkm_wr32(device, 0x04010c + (i * 0x2000), 0xfffffeff); /* INTREN */
971
	}
972

973 974
	nvkm_mask(device, 0x002200, 0x00000001, 0x00000001);
	nvkm_wr32(device, 0x002254, 0x10000000 | fifo->user.bar.offset >> 12);
975

976 977 978
	nvkm_wr32(device, 0x002100, 0xffffffff);
	nvkm_wr32(device, 0x002140, 0x7fffffff);
	nvkm_wr32(device, 0x002628, 0x00000001); /* ENGINE_INTR_EN */
979
	return 0;
980
}
981

982 983
struct nvkm_oclass *
gf100_fifo_oclass = &(struct nvkm_oclass) {
984
	.handle = NV_ENGINE(FIFO, 0xc0),
985 986 987 988 989
	.ofuncs = &(struct nvkm_ofuncs) {
		.ctor = gf100_fifo_ctor,
		.dtor = gf100_fifo_dtor,
		.init = gf100_fifo_init,
		.fini = _nvkm_fifo_fini,
990 991
	},
};