gf100.c 27.0 KB
Newer Older
1
/*
2
 * Copyright 2012 Red Hat Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */
24
#include <engine/fifo.h>
25

26 27 28
#include <core/client.h>
#include <core/engctx.h>
#include <core/enum.h>
29
#include <core/handle.h>
30
#include <subdev/bar.h>
31
#include <subdev/fb.h>
32
#include <subdev/mmu.h>
33
#include <subdev/timer.h>
34

35
#include <nvif/class.h>
36
#include <nvif/ioctl.h>
37
#include <nvif/unpack.h>
38

B
Ben Skeggs 已提交
39
struct gf100_fifo {
40
	struct nvkm_fifo base;
41 42 43 44

	struct work_struct fault;
	u64 mask;

B
Ben Skeggs 已提交
45
	struct {
46
		struct nvkm_gpuobj *mem[2];
B
Ben Skeggs 已提交
47 48 49
		int active;
		wait_queue_head_t wait;
	} runlist;
50

51
	struct {
52 53
		struct nvkm_gpuobj *mem;
		struct nvkm_vma bar;
54
	} user;
55
	int spoon_nr;
56 57
};

58 59 60 61
struct gf100_fifo_base {
	struct nvkm_fifo_base base;
	struct nvkm_gpuobj *pgd;
	struct nvkm_vm *vm;
62 63
};

64 65
struct gf100_fifo_chan {
	struct nvkm_fifo_chan base;
66 67 68 69 70
	enum {
		STOPPED,
		RUNNING,
		KILLED
	} state;
71 72
};

73 74 75 76
/*******************************************************************************
 * FIFO channel objects
 ******************************************************************************/

77
static void
B
Ben Skeggs 已提交
78
gf100_fifo_runlist_update(struct gf100_fifo *fifo)
79
{
80 81
	struct nvkm_subdev *subdev = &fifo->base.engine.subdev;
	struct nvkm_device *device = subdev->device;
82
	struct nvkm_bar *bar = device->bar;
83
	struct nvkm_gpuobj *cur;
84 85
	int i, p;

B
Ben Skeggs 已提交
86 87 88
	mutex_lock(&nv_subdev(fifo)->mutex);
	cur = fifo->runlist.mem[fifo->runlist.active];
	fifo->runlist.active = !fifo->runlist.active;
89

90
	nvkm_kmap(cur);
91
	for (i = 0, p = 0; i < 128; i++) {
B
Ben Skeggs 已提交
92
		struct gf100_fifo_chan *chan = (void *)fifo->base.channel[i];
93
		if (chan && chan->state == RUNNING) {
94 95
			nvkm_wo32(cur, p + 0, i);
			nvkm_wo32(cur, p + 4, 0x00000004);
96 97
			p += 8;
		}
98
	}
99
	bar->flush(bar);
100
	nvkm_done(cur);
101

102 103
	nvkm_wr32(device, 0x002270, cur->addr >> 12);
	nvkm_wr32(device, 0x002274, 0x01f00000 | (p >> 3));
104

B
Ben Skeggs 已提交
105
	if (wait_event_timeout(fifo->runlist.wait,
106
			       !(nvkm_rd32(device, 0x00227c) & 0x00100000),
107
			       msecs_to_jiffies(2000)) == 0)
108
		nvkm_error(subdev, "runlist update timeout\n");
B
Ben Skeggs 已提交
109
	mutex_unlock(&nv_subdev(fifo)->mutex);
110
}
111

112
static int
113 114
gf100_fifo_context_attach(struct nvkm_object *parent,
			  struct nvkm_object *object)
115
{
116 117
	struct nvkm_bar *bar = nvkm_bar(parent);
	struct gf100_fifo_base *base = (void *)parent->parent;
118
	struct nvkm_gpuobj *engn = &base->base.gpuobj;
119
	struct nvkm_engctx *ectx = (void *)object;
120 121
	u32 addr;
	int ret;
122

123
	switch (nv_engidx(object->engine)) {
124 125 126 127 128 129 130
	case NVDEV_ENGINE_SW    : return 0;
	case NVDEV_ENGINE_GR    : addr = 0x0210; break;
	case NVDEV_ENGINE_CE0   : addr = 0x0230; break;
	case NVDEV_ENGINE_CE1   : addr = 0x0240; break;
	case NVDEV_ENGINE_MSVLD : addr = 0x0270; break;
	case NVDEV_ENGINE_MSPDEC: addr = 0x0250; break;
	case NVDEV_ENGINE_MSPPP : addr = 0x0260; break;
131 132 133
	default:
		return -EINVAL;
	}
134

135
	if (!ectx->vma.node) {
136 137
		ret = nvkm_gpuobj_map_vm(nv_gpuobj(ectx), base->vm,
					 NV_MEM_ACCESS_RW, &ectx->vma);
138 139
		if (ret)
			return ret;
140 141

		nv_engctx(ectx)->addr = nv_gpuobj(base)->addr >> 12;
142 143
	}

144 145 146
	nvkm_kmap(engn);
	nvkm_wo32(engn, addr + 0x00, lower_32_bits(ectx->vma.offset) | 4);
	nvkm_wo32(engn, addr + 0x04, upper_32_bits(ectx->vma.offset));
147
	bar->flush(bar);
148
	nvkm_done(engn);
149
	return 0;
150 151
}

152
static int
153 154
gf100_fifo_context_detach(struct nvkm_object *parent, bool suspend,
			  struct nvkm_object *object)
155
{
B
Ben Skeggs 已提交
156
	struct gf100_fifo *fifo = (void *)parent->engine;
157 158
	struct gf100_fifo_base *base = (void *)parent->parent;
	struct gf100_fifo_chan *chan = (void *)parent;
159
	struct nvkm_gpuobj *engn = &base->base.gpuobj;
160 161
	struct nvkm_subdev *subdev = &fifo->base.engine.subdev;
	struct nvkm_device *device = subdev->device;
162
	struct nvkm_bar *bar = device->bar;
163 164 165
	u32 addr;

	switch (nv_engidx(object->engine)) {
166 167 168 169 170 171 172
	case NVDEV_ENGINE_SW    : return 0;
	case NVDEV_ENGINE_GR    : addr = 0x0210; break;
	case NVDEV_ENGINE_CE0   : addr = 0x0230; break;
	case NVDEV_ENGINE_CE1   : addr = 0x0240; break;
	case NVDEV_ENGINE_MSVLD : addr = 0x0270; break;
	case NVDEV_ENGINE_MSPDEC: addr = 0x0250; break;
	case NVDEV_ENGINE_MSPPP : addr = 0x0260; break;
173 174
	default:
		return -EINVAL;
175 176
	}

177
	nvkm_wr32(device, 0x002634, chan->base.chid);
178 179 180 181
	if (nvkm_msec(device, 2000,
		if (nvkm_rd32(device, 0x002634) == chan->base.chid)
			break;
	) < 0) {
182 183
		nvkm_error(subdev, "channel %d [%s] kick timeout\n",
			   chan->base.chid, nvkm_client_name(chan));
184 185 186 187
		if (suspend)
			return -EBUSY;
	}

188 189 190
	nvkm_kmap(engn);
	nvkm_wo32(engn, addr + 0x00, 0x00000000);
	nvkm_wo32(engn, addr + 0x04, 0x00000000);
191
	bar->flush(bar);
192
	nvkm_done(engn);
193
	return 0;
194 195 196
}

static int
197 198 199
gf100_fifo_chan_ctor(struct nvkm_object *parent, struct nvkm_object *engine,
		     struct nvkm_oclass *oclass, void *data, u32 size,
		     struct nvkm_object **pobject)
200
{
201
	union {
202
		struct fermi_channel_gpfifo_v0 v0;
203
	} *args = data;
204
	struct nvkm_bar *bar = nvkm_bar(parent);
B
Ben Skeggs 已提交
205
	struct gf100_fifo *fifo = (void *)engine;
206 207
	struct gf100_fifo_base *base = (void *)parent;
	struct gf100_fifo_chan *chan;
208
	struct nvkm_gpuobj *ramfc = &base->base.gpuobj;
209 210
	u64 usermem, ioffset, ilength;
	int ret, i;
211

212
	nvif_ioctl(parent, "create channel gpfifo size %d\n", size);
213
	if (nvif_unpack(args->v0, 0, 0, false)) {
214
		nvif_ioctl(parent, "create channel gpfifo vers %d "
215
				   "ioffset %016llx ilength %08x\n",
216
			   args->v0.version, args->v0.ioffset,
217
			   args->v0.ilength);
218 219
		if (args->v0.vm)
			return -ENOENT;
220 221
	} else
		return ret;
222

223
	ret = nvkm_fifo_channel_create(parent, engine, oclass, 1,
224
				       fifo->user.bar.offset, 0x1000, 0,
225 226 227 228 229 230 231
				       (1ULL << NVDEV_ENGINE_SW) |
				       (1ULL << NVDEV_ENGINE_GR) |
				       (1ULL << NVDEV_ENGINE_CE0) |
				       (1ULL << NVDEV_ENGINE_CE1) |
				       (1ULL << NVDEV_ENGINE_MSVLD) |
				       (1ULL << NVDEV_ENGINE_MSPDEC) |
				       (1ULL << NVDEV_ENGINE_MSPPP), &chan);
232 233 234 235
	*pobject = nv_object(chan);
	if (ret)
		return ret;

236 237
	args->v0.chid = chan->base.chid;

238 239
	nv_parent(chan)->context_attach = gf100_fifo_context_attach;
	nv_parent(chan)->context_detach = gf100_fifo_context_detach;
240 241

	usermem = chan->base.chid * 0x1000;
242 243
	ioffset = args->v0.ioffset;
	ilength = order_base_2(args->v0.ilength / 8);
244

245
	nvkm_kmap(fifo->user.mem);
246
	for (i = 0; i < 0x1000; i += 4)
247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266
		nvkm_wo32(fifo->user.mem, usermem + i, 0x00000000);
	nvkm_done(fifo->user.mem);

	nvkm_kmap(ramfc);
	nvkm_wo32(ramfc, 0x08, lower_32_bits(fifo->user.mem->addr + usermem));
	nvkm_wo32(ramfc, 0x0c, upper_32_bits(fifo->user.mem->addr + usermem));
	nvkm_wo32(ramfc, 0x10, 0x0000face);
	nvkm_wo32(ramfc, 0x30, 0xfffff902);
	nvkm_wo32(ramfc, 0x48, lower_32_bits(ioffset));
	nvkm_wo32(ramfc, 0x4c, upper_32_bits(ioffset) | (ilength << 16));
	nvkm_wo32(ramfc, 0x54, 0x00000002);
	nvkm_wo32(ramfc, 0x84, 0x20400000);
	nvkm_wo32(ramfc, 0x94, 0x30000001);
	nvkm_wo32(ramfc, 0x9c, 0x00000100);
	nvkm_wo32(ramfc, 0xa4, 0x1f1f1f1f);
	nvkm_wo32(ramfc, 0xa8, 0x1f1f1f1f);
	nvkm_wo32(ramfc, 0xac, 0x0000001f);
	nvkm_wo32(ramfc, 0xb8, 0xf8000000);
	nvkm_wo32(ramfc, 0xf8, 0x10003080); /* 0x002310 */
	nvkm_wo32(ramfc, 0xfc, 0x10000010); /* 0x002350 */
267
	bar->flush(bar);
268
	nvkm_done(ramfc);
269 270
	return 0;
}
271

272
static int
273
gf100_fifo_chan_init(struct nvkm_object *object)
274
{
275
	struct nvkm_gpuobj *base = nv_gpuobj(object->parent);
B
Ben Skeggs 已提交
276
	struct gf100_fifo *fifo = (void *)object->engine;
277
	struct gf100_fifo_chan *chan = (void *)object;
278
	struct nvkm_device *device = fifo->base.engine.subdev.device;
279 280
	u32 chid = chan->base.chid;
	int ret;
281

282
	ret = nvkm_fifo_channel_init(&chan->base);
283 284
	if (ret)
		return ret;
285

286
	nvkm_wr32(device, 0x003000 + (chid * 8), 0xc0000000 | base->addr >> 12);
287 288

	if (chan->state == STOPPED && (chan->state = RUNNING) == RUNNING) {
289
		nvkm_wr32(device, 0x003004 + (chid * 8), 0x001f0001);
B
Ben Skeggs 已提交
290
		gf100_fifo_runlist_update(fifo);
291 292
	}

293 294
	return 0;
}
295

B
Ben Skeggs 已提交
296
static void gf100_fifo_intr_engine(struct gf100_fifo *fifo);
B
Ben Skeggs 已提交
297

298
static int
299
gf100_fifo_chan_fini(struct nvkm_object *object, bool suspend)
300
{
B
Ben Skeggs 已提交
301
	struct gf100_fifo *fifo = (void *)object->engine;
302
	struct gf100_fifo_chan *chan = (void *)object;
303
	struct nvkm_device *device = fifo->base.engine.subdev.device;
304
	u32 chid = chan->base.chid;
305

306
	if (chan->state == RUNNING && (chan->state = STOPPED) == STOPPED) {
307
		nvkm_mask(device, 0x003004 + (chid * 8), 0x00000001, 0x00000000);
B
Ben Skeggs 已提交
308
		gf100_fifo_runlist_update(fifo);
309
	}
B
Ben Skeggs 已提交
310

B
Ben Skeggs 已提交
311
	gf100_fifo_intr_engine(fifo);
B
Ben Skeggs 已提交
312

313
	nvkm_wr32(device, 0x003000 + (chid * 8), 0x00000000);
314
	return nvkm_fifo_channel_fini(&chan->base, suspend);
315
}
316

317 318 319 320 321 322 323 324 325 326
static struct nvkm_ofuncs
gf100_fifo_ofuncs = {
	.ctor = gf100_fifo_chan_ctor,
	.dtor = _nvkm_fifo_channel_dtor,
	.init = gf100_fifo_chan_init,
	.fini = gf100_fifo_chan_fini,
	.map  = _nvkm_fifo_channel_map,
	.rd32 = _nvkm_fifo_channel_rd32,
	.wr32 = _nvkm_fifo_channel_wr32,
	.ntfy = _nvkm_fifo_channel_ntfy
327
};
328

329 330 331
static struct nvkm_oclass
gf100_fifo_sclass[] = {
	{ FERMI_CHANNEL_GPFIFO, &gf100_fifo_ofuncs },
332 333 334 335 336 337
	{}
};

/*******************************************************************************
 * FIFO context - instmem heap and vm setup
 ******************************************************************************/
338

339
static int
340 341 342
gf100_fifo_context_ctor(struct nvkm_object *parent, struct nvkm_object *engine,
			struct nvkm_oclass *oclass, void *data, u32 size,
			struct nvkm_object **pobject)
343
{
344
	struct gf100_fifo_base *base;
345
	int ret;
346

347 348 349
	ret = nvkm_fifo_context_create(parent, engine, oclass, NULL, 0x1000,
				       0x1000, NVOBJ_FLAG_ZERO_ALLOC |
				       NVOBJ_FLAG_HEAP, &base);
350 351 352
	*pobject = nv_object(base);
	if (ret)
		return ret;
353

354 355
	ret = nvkm_gpuobj_new(nv_object(base), NULL, 0x10000, 0x1000, 0,
			      &base->pgd);
356 357 358
	if (ret)
		return ret;

359 360 361 362 363 364
	nvkm_kmap(&base->base.gpuobj);
	nvkm_wo32(&base->base.gpuobj, 0x0200, lower_32_bits(base->pgd->addr));
	nvkm_wo32(&base->base.gpuobj, 0x0204, upper_32_bits(base->pgd->addr));
	nvkm_wo32(&base->base.gpuobj, 0x0208, 0xffffffff);
	nvkm_wo32(&base->base.gpuobj, 0x020c, 0x000000ff);
	nvkm_done(&base->base.gpuobj);
365

366
	ret = nvkm_vm_ref(nvkm_client(parent)->vm, &base->vm, base->pgd);
367 368
	if (ret)
		return ret;
369 370 371 372

	return 0;
}

373
static void
374
gf100_fifo_context_dtor(struct nvkm_object *object)
375
{
376 377 378 379
	struct gf100_fifo_base *base = (void *)object;
	nvkm_vm_ref(NULL, &base->vm, base->pgd);
	nvkm_gpuobj_ref(NULL, &base->pgd);
	nvkm_fifo_context_destroy(&base->base);
380 381
}

382 383
static struct nvkm_oclass
gf100_fifo_cclass = {
384
	.handle = NV_ENGCTX(FIFO, 0xc0),
385 386 387 388 389 390 391
	.ofuncs = &(struct nvkm_ofuncs) {
		.ctor = gf100_fifo_context_ctor,
		.dtor = gf100_fifo_context_dtor,
		.init = _nvkm_fifo_context_init,
		.fini = _nvkm_fifo_context_fini,
		.rd32 = _nvkm_fifo_context_rd32,
		.wr32 = _nvkm_fifo_context_wr32,
392 393 394 395 396 397
	},
};

/*******************************************************************************
 * PFIFO engine
 ******************************************************************************/
398

399
static inline int
B
Ben Skeggs 已提交
400
gf100_fifo_engidx(struct gf100_fifo *fifo, u32 engn)
401 402
{
	switch (engn) {
403 404 405 406 407 408
	case NVDEV_ENGINE_GR    : engn = 0; break;
	case NVDEV_ENGINE_MSVLD : engn = 1; break;
	case NVDEV_ENGINE_MSPPP : engn = 2; break;
	case NVDEV_ENGINE_MSPDEC: engn = 3; break;
	case NVDEV_ENGINE_CE0   : engn = 4; break;
	case NVDEV_ENGINE_CE1   : engn = 5; break;
409 410 411 412 413 414 415
	default:
		return -1;
	}

	return engn;
}

416
static inline struct nvkm_engine *
B
Ben Skeggs 已提交
417
gf100_fifo_engine(struct gf100_fifo *fifo, u32 engn)
418 419 420
{
	switch (engn) {
	case 0: engn = NVDEV_ENGINE_GR; break;
421
	case 1: engn = NVDEV_ENGINE_MSVLD; break;
422
	case 2: engn = NVDEV_ENGINE_MSPPP; break;
423
	case 3: engn = NVDEV_ENGINE_MSPDEC; break;
424 425
	case 4: engn = NVDEV_ENGINE_CE0; break;
	case 5: engn = NVDEV_ENGINE_CE1; break;
426 427 428 429
	default:
		return NULL;
	}

B
Ben Skeggs 已提交
430
	return nvkm_engine(fifo, engn);
431 432 433
}

static void
434
gf100_fifo_recover_work(struct work_struct *work)
435
{
B
Ben Skeggs 已提交
436
	struct gf100_fifo *fifo = container_of(work, typeof(*fifo), fault);
437
	struct nvkm_device *device = fifo->base.engine.subdev.device;
438
	struct nvkm_object *engine;
439 440 441 442
	unsigned long flags;
	u32 engn, engm = 0;
	u64 mask, todo;

B
Ben Skeggs 已提交
443 444 445 446
	spin_lock_irqsave(&fifo->base.lock, flags);
	mask = fifo->mask;
	fifo->mask = 0ULL;
	spin_unlock_irqrestore(&fifo->base.lock, flags);
447 448

	for (todo = mask; engn = __ffs64(todo), todo; todo &= ~(1 << engn))
B
Ben Skeggs 已提交
449
		engm |= 1 << gf100_fifo_engidx(fifo, engn);
450
	nvkm_mask(device, 0x002630, engm, engm);
451 452

	for (todo = mask; engn = __ffs64(todo), todo; todo &= ~(1 << engn)) {
B
Ben Skeggs 已提交
453
		if ((engine = (void *)nvkm_engine(fifo, engn))) {
454 455
			nvkm_object_fini(engine, false);
			WARN_ON(nvkm_object_init(engine));
456 457 458
		}
	}

B
Ben Skeggs 已提交
459
	gf100_fifo_runlist_update(fifo);
460 461
	nvkm_wr32(device, 0x00262c, engm);
	nvkm_mask(device, 0x002630, engm, 0x00000000);
462 463 464
}

static void
B
Ben Skeggs 已提交
465
gf100_fifo_recover(struct gf100_fifo *fifo, struct nvkm_engine *engine,
466
		   struct gf100_fifo_chan *chan)
467
{
468 469
	struct nvkm_subdev *subdev = &fifo->base.engine.subdev;
	struct nvkm_device *device = subdev->device;
470 471 472
	u32 chid = chan->base.chid;
	unsigned long flags;

473 474
	nvkm_error(subdev, "%s engine fault on channel %d, recovering...\n",
		   engine->subdev.name, chid);
475

476
	nvkm_mask(device, 0x003004 + (chid * 0x08), 0x00000001, 0x00000000);
477 478
	chan->state = KILLED;

B
Ben Skeggs 已提交
479 480 481 482
	spin_lock_irqsave(&fifo->base.lock, flags);
	fifo->mask |= 1ULL << nv_engidx(engine);
	spin_unlock_irqrestore(&fifo->base.lock, flags);
	schedule_work(&fifo->fault);
483 484
}

485
static int
B
Ben Skeggs 已提交
486
gf100_fifo_swmthd(struct gf100_fifo *fifo, u32 chid, u32 mthd, u32 data)
487
{
488 489
	struct gf100_fifo_chan *chan = NULL;
	struct nvkm_handle *bind;
490 491 492
	unsigned long flags;
	int ret = -EINVAL;

B
Ben Skeggs 已提交
493 494 495
	spin_lock_irqsave(&fifo->base.lock, flags);
	if (likely(chid >= fifo->base.min && chid <= fifo->base.max))
		chan = (void *)fifo->base.channel[chid];
496 497 498
	if (unlikely(!chan))
		goto out;

499
	bind = nvkm_namedb_get_class(nv_namedb(chan), NVIF_IOCTL_NEW_V0_SW_GF100);
500 501 502
	if (likely(bind)) {
		if (!mthd || !nv_call(bind->object, mthd, data))
			ret = 0;
503
		nvkm_namedb_put(bind);
504 505 506
	}

out:
B
Ben Skeggs 已提交
507
	spin_unlock_irqrestore(&fifo->base.lock, flags);
508 509 510
	return ret;
}

511 512
static const struct nvkm_enum
gf100_fifo_sched_reason[] = {
B
Ben Skeggs 已提交
513 514 515 516
	{ 0x0a, "CTXSW_TIMEOUT" },
	{}
};

517
static void
B
Ben Skeggs 已提交
518
gf100_fifo_intr_sched_ctxsw(struct gf100_fifo *fifo)
519
{
520
	struct nvkm_device *device = fifo->base.engine.subdev.device;
521 522
	struct nvkm_engine *engine;
	struct gf100_fifo_chan *chan;
523 524 525
	u32 engn;

	for (engn = 0; engn < 6; engn++) {
526
		u32 stat = nvkm_rd32(device, 0x002640 + (engn * 0x04));
527 528 529 530 531 532 533 534
		u32 busy = (stat & 0x80000000);
		u32 save = (stat & 0x00100000); /* maybe? */
		u32 unk0 = (stat & 0x00040000);
		u32 unk1 = (stat & 0x00001000);
		u32 chid = (stat & 0x0000007f);
		(void)save;

		if (busy && unk0 && unk1) {
B
Ben Skeggs 已提交
535
			if (!(chan = (void *)fifo->base.channel[chid]))
536
				continue;
B
Ben Skeggs 已提交
537
			if (!(engine = gf100_fifo_engine(fifo, engn)))
538
				continue;
B
Ben Skeggs 已提交
539
			gf100_fifo_recover(fifo, engine, chan);
540 541 542 543
		}
	}
}

B
Ben Skeggs 已提交
544
static void
B
Ben Skeggs 已提交
545
gf100_fifo_intr_sched(struct gf100_fifo *fifo)
B
Ben Skeggs 已提交
546
{
547 548
	struct nvkm_subdev *subdev = &fifo->base.engine.subdev;
	struct nvkm_device *device = subdev->device;
549
	u32 intr = nvkm_rd32(device, 0x00254c);
B
Ben Skeggs 已提交
550
	u32 code = intr & 0x000000ff;
551
	const struct nvkm_enum *en;
B
Ben Skeggs 已提交
552

553
	en = nvkm_enum_find(gf100_fifo_sched_reason, code);
B
Ben Skeggs 已提交
554

555
	nvkm_error(subdev, "SCHED_ERROR %02x [%s]\n", code, en ? en->name : "");
556 557 558

	switch (code) {
	case 0x0a:
B
Ben Skeggs 已提交
559
		gf100_fifo_intr_sched_ctxsw(fifo);
560 561 562 563
		break;
	default:
		break;
	}
B
Ben Skeggs 已提交
564 565
}

566 567
static const struct nvkm_enum
gf100_fifo_fault_engine[] = {
568
	{ 0x00, "PGRAPH", NULL, NVDEV_ENGINE_GR },
569 570 571
	{ 0x03, "PEEPHOLE", NULL, NVDEV_ENGINE_IFB },
	{ 0x04, "BAR1", NULL, NVDEV_SUBDEV_BAR },
	{ 0x05, "BAR3", NULL, NVDEV_SUBDEV_INSTMEM },
572
	{ 0x07, "PFIFO", NULL, NVDEV_ENGINE_FIFO },
573
	{ 0x10, "PMSVLD", NULL, NVDEV_ENGINE_MSVLD },
574
	{ 0x11, "PMSPPP", NULL, NVDEV_ENGINE_MSPPP },
B
Ben Skeggs 已提交
575
	{ 0x13, "PCOUNTER" },
576
	{ 0x14, "PMSPDEC", NULL, NVDEV_ENGINE_MSPDEC },
577 578
	{ 0x15, "PCE0", NULL, NVDEV_ENGINE_CE0 },
	{ 0x16, "PCE1", NULL, NVDEV_ENGINE_CE1 },
B
Ben Skeggs 已提交
579
	{ 0x17, "PDAEMON" },
580 581 582
	{}
};

583 584
static const struct nvkm_enum
gf100_fifo_fault_reason[] = {
B
Ben Skeggs 已提交
585 586 587 588 589 590 591 592 593
	{ 0x00, "PT_NOT_PRESENT" },
	{ 0x01, "PT_TOO_SHORT" },
	{ 0x02, "PAGE_NOT_PRESENT" },
	{ 0x03, "VM_LIMIT_EXCEEDED" },
	{ 0x04, "NO_CHANNEL" },
	{ 0x05, "PAGE_SYSTEM_ONLY" },
	{ 0x06, "PAGE_READ_ONLY" },
	{ 0x0a, "COMPRESSED_SYSRAM" },
	{ 0x0c, "INVALID_STORAGE_TYPE" },
594 595 596
	{}
};

597 598
static const struct nvkm_enum
gf100_fifo_fault_hubclient[] = {
599 600 601 602 603 604 605 606
	{ 0x01, "PCOPY0" },
	{ 0x02, "PCOPY1" },
	{ 0x04, "DISPATCH" },
	{ 0x05, "CTXCTL" },
	{ 0x06, "PFIFO" },
	{ 0x07, "BAR_READ" },
	{ 0x08, "BAR_WRITE" },
	{ 0x0b, "PVP" },
607
	{ 0x0c, "PMSPPP" },
608
	{ 0x0d, "PMSVLD" },
609 610 611 612 613 614 615
	{ 0x11, "PCOUNTER" },
	{ 0x12, "PDAEMON" },
	{ 0x14, "CCACHE" },
	{ 0x15, "CCACHE_POST" },
	{}
};

616 617
static const struct nvkm_enum
gf100_fifo_fault_gpcclient[] = {
618 619 620 621 622 623 624
	{ 0x01, "TEX" },
	{ 0x0c, "ESETUP" },
	{ 0x0e, "CTXCTL" },
	{ 0x0f, "PROP" },
	{}
};

625
static void
B
Ben Skeggs 已提交
626
gf100_fifo_intr_fault(struct gf100_fifo *fifo, int unit)
627
{
628 629
	struct nvkm_subdev *subdev = &fifo->base.engine.subdev;
	struct nvkm_device *device = subdev->device;
630 631 632 633
	u32 inst = nvkm_rd32(device, 0x002800 + (unit * 0x10));
	u32 valo = nvkm_rd32(device, 0x002804 + (unit * 0x10));
	u32 vahi = nvkm_rd32(device, 0x002808 + (unit * 0x10));
	u32 stat = nvkm_rd32(device, 0x00280c + (unit * 0x10));
634
	u32 gpc    = (stat & 0x1f000000) >> 24;
635
	u32 client = (stat & 0x00001f00) >> 8;
636 637 638
	u32 write  = (stat & 0x00000080);
	u32 hub    = (stat & 0x00000040);
	u32 reason = (stat & 0x0000000f);
639 640 641
	struct nvkm_object *engctx = NULL, *object;
	struct nvkm_engine *engine = NULL;
	const struct nvkm_enum *er, *eu, *ec;
642
	char gpcid[8] = "";
643

644 645
	er = nvkm_enum_find(gf100_fifo_fault_reason, reason);
	eu = nvkm_enum_find(gf100_fifo_fault_engine, unit);
646 647 648 649 650 651 652
	if (hub) {
		ec = nvkm_enum_find(gf100_fifo_fault_hubclient, client);
	} else {
		ec = nvkm_enum_find(gf100_fifo_fault_gpcclient, client);
		snprintf(gpcid, sizeof(gpcid), "GPC%d/", gpc);
	}

653
	if (eu) {
654 655
		switch (eu->data2) {
		case NVDEV_SUBDEV_BAR:
656
			nvkm_mask(device, 0x001704, 0x00000000, 0x00000000);
657 658
			break;
		case NVDEV_SUBDEV_INSTMEM:
659
			nvkm_mask(device, 0x001714, 0x00000000, 0x00000000);
660 661
			break;
		case NVDEV_ENGINE_IFB:
662
			nvkm_mask(device, 0x001718, 0x00000000, 0x00000000);
663 664
			break;
		default:
B
Ben Skeggs 已提交
665
			engine = nvkm_engine(fifo, eu->data2);
666
			if (engine)
667
				engctx = nvkm_engctx_get(engine, inst);
668
			break;
669
		}
670
	}
671

672 673 674 675 676 677 678
	nvkm_error(subdev,
		   "%s fault at %010llx engine %02x [%s] client %02x [%s%s] "
		   "reason %02x [%s] on channel %d [%010llx %s]\n",
		   write ? "write" : "read", (u64)vahi << 32 | valo,
		   unit, eu ? eu->name : "", client, gpcid, ec ? ec->name : "",
		   reason, er ? er->name : "", -1, (u64)inst << 12,
		   nvkm_client_name(engctx));
679

680 681 682
	object = engctx;
	while (object) {
		switch (nv_mclass(object)) {
683
		case FERMI_CHANNEL_GPFIFO:
B
Ben Skeggs 已提交
684
			gf100_fifo_recover(fifo, engine, (void *)object);
685 686 687 688 689
			break;
		}
		object = object->parent;
	}

690
	nvkm_engctx_put(engctx);
691 692
}

693 694
static const struct nvkm_bitfield
gf100_fifo_pbdma_intr[] = {
695 696 697 698 699
/*	{ 0x00008000, "" }	seen with null ib push */
	{ 0x00200000, "ILLEGAL_MTHD" },
	{ 0x00800000, "EMPTY_SUBC" },
	{}
};
700

701
static void
B
Ben Skeggs 已提交
702
gf100_fifo_intr_pbdma(struct gf100_fifo *fifo, int unit)
703
{
704 705
	struct nvkm_subdev *subdev = &fifo->base.engine.subdev;
	struct nvkm_device *device = subdev->device;
706 707 708 709
	u32 stat = nvkm_rd32(device, 0x040108 + (unit * 0x2000));
	u32 addr = nvkm_rd32(device, 0x0400c0 + (unit * 0x2000));
	u32 data = nvkm_rd32(device, 0x0400c4 + (unit * 0x2000));
	u32 chid = nvkm_rd32(device, 0x040120 + (unit * 0x2000)) & 0x7f;
710
	u32 subc = (addr & 0x00070000) >> 16;
711
	u32 mthd = (addr & 0x00003ffc);
712 713
	u32 show= stat;
	char msg[128];
714

715
	if (stat & 0x00800000) {
B
Ben Skeggs 已提交
716
		if (!gf100_fifo_swmthd(fifo, chid, mthd, data))
717 718 719
			show &= ~0x00800000;
	}

720
	if (show) {
721 722 723 724 725 726
		nvkm_snprintbf(msg, sizeof(msg), gf100_fifo_pbdma_intr, show);
		nvkm_error(subdev, "PBDMA%d: %08x [%s] ch %d [%s] subc %d "
				   "mthd %04x data %08x\n",
			   unit, show, msg, chid,
			   nvkm_client_name_for_fifo_chid(&fifo->base, chid),
			   subc, mthd, data);
727
	}
728

729 730
	nvkm_wr32(device, 0x0400c0 + (unit * 0x2000), 0x80600008);
	nvkm_wr32(device, 0x040108 + (unit * 0x2000), stat);
731 732
}

B
Ben Skeggs 已提交
733
static void
B
Ben Skeggs 已提交
734
gf100_fifo_intr_runlist(struct gf100_fifo *fifo)
B
Ben Skeggs 已提交
735
{
736 737
	struct nvkm_subdev *subdev = &fifo->base.engine.subdev;
	struct nvkm_device *device = subdev->device;
738
	u32 intr = nvkm_rd32(device, 0x002a00);
B
Ben Skeggs 已提交
739 740

	if (intr & 0x10000000) {
B
Ben Skeggs 已提交
741
		wake_up(&fifo->runlist.wait);
742
		nvkm_wr32(device, 0x002a00, 0x10000000);
B
Ben Skeggs 已提交
743 744 745 746
		intr &= ~0x10000000;
	}

	if (intr) {
747
		nvkm_error(subdev, "RUNLIST %08x\n", intr);
748
		nvkm_wr32(device, 0x002a00, intr);
B
Ben Skeggs 已提交
749 750 751
	}
}

B
Ben Skeggs 已提交
752
static void
B
Ben Skeggs 已提交
753
gf100_fifo_intr_engine_unit(struct gf100_fifo *fifo, int engn)
B
Ben Skeggs 已提交
754
{
755 756
	struct nvkm_subdev *subdev = &fifo->base.engine.subdev;
	struct nvkm_device *device = subdev->device;
757 758
	u32 intr = nvkm_rd32(device, 0x0025a8 + (engn * 0x04));
	u32 inte = nvkm_rd32(device, 0x002628);
B
Ben Skeggs 已提交
759 760
	u32 unkn;

761
	nvkm_wr32(device, 0x0025a8 + (engn * 0x04), intr);
762

B
Ben Skeggs 已提交
763 764 765
	for (unkn = 0; unkn < 8; unkn++) {
		u32 ints = (intr >> (unkn * 0x04)) & inte;
		if (ints & 0x1) {
B
Ben Skeggs 已提交
766
			nvkm_fifo_uevent(&fifo->base);
B
Ben Skeggs 已提交
767 768 769
			ints &= ~1;
		}
		if (ints) {
770 771
			nvkm_error(subdev, "ENGINE %d %d %01x",
				   engn, unkn, ints);
772
			nvkm_mask(device, 0x002628, ints, 0);
B
Ben Skeggs 已提交
773 774 775 776 777
		}
	}
}

static void
B
Ben Skeggs 已提交
778
gf100_fifo_intr_engine(struct gf100_fifo *fifo)
B
Ben Skeggs 已提交
779
{
780 781
	struct nvkm_device *device = fifo->base.engine.subdev.device;
	u32 mask = nvkm_rd32(device, 0x0025a4);
B
Ben Skeggs 已提交
782 783
	while (mask) {
		u32 unit = __ffs(mask);
B
Ben Skeggs 已提交
784
		gf100_fifo_intr_engine_unit(fifo, unit);
B
Ben Skeggs 已提交
785 786 787 788
		mask &= ~(1 << unit);
	}
}

789
static void
790
gf100_fifo_intr(struct nvkm_subdev *subdev)
791
{
B
Ben Skeggs 已提交
792
	struct gf100_fifo *fifo = (void *)subdev;
793 794 795
	struct nvkm_device *device = fifo->base.engine.subdev.device;
	u32 mask = nvkm_rd32(device, 0x002140);
	u32 stat = nvkm_rd32(device, 0x002100) & mask;
796

797
	if (stat & 0x00000001) {
798
		u32 intr = nvkm_rd32(device, 0x00252c);
799
		nvkm_warn(subdev, "INTR 00000001: %08x\n", intr);
800
		nvkm_wr32(device, 0x002100, 0x00000001);
801 802 803
		stat &= ~0x00000001;
	}

804
	if (stat & 0x00000100) {
B
Ben Skeggs 已提交
805
		gf100_fifo_intr_sched(fifo);
806
		nvkm_wr32(device, 0x002100, 0x00000100);
807 808 809
		stat &= ~0x00000100;
	}

810
	if (stat & 0x00010000) {
811
		u32 intr = nvkm_rd32(device, 0x00256c);
812
		nvkm_warn(subdev, "INTR 00010000: %08x\n", intr);
813
		nvkm_wr32(device, 0x002100, 0x00010000);
814 815 816 817
		stat &= ~0x00010000;
	}

	if (stat & 0x01000000) {
818
		u32 intr = nvkm_rd32(device, 0x00258c);
819
		nvkm_warn(subdev, "INTR 01000000: %08x\n", intr);
820
		nvkm_wr32(device, 0x002100, 0x01000000);
821 822 823
		stat &= ~0x01000000;
	}

824
	if (stat & 0x10000000) {
825
		u32 mask = nvkm_rd32(device, 0x00259c);
826 827
		while (mask) {
			u32 unit = __ffs(mask);
B
Ben Skeggs 已提交
828
			gf100_fifo_intr_fault(fifo, unit);
829
			nvkm_wr32(device, 0x00259c, (1 << unit));
830
			mask &= ~(1 << unit);
831 832 833 834 835
		}
		stat &= ~0x10000000;
	}

	if (stat & 0x20000000) {
836
		u32 mask = nvkm_rd32(device, 0x0025a0);
837 838
		while (mask) {
			u32 unit = __ffs(mask);
B
Ben Skeggs 已提交
839
			gf100_fifo_intr_pbdma(fifo, unit);
840
			nvkm_wr32(device, 0x0025a0, (1 << unit));
841
			mask &= ~(1 << unit);
842 843 844 845
		}
		stat &= ~0x20000000;
	}

846
	if (stat & 0x40000000) {
B
Ben Skeggs 已提交
847
		gf100_fifo_intr_runlist(fifo);
848 849 850
		stat &= ~0x40000000;
	}

851
	if (stat & 0x80000000) {
B
Ben Skeggs 已提交
852
		gf100_fifo_intr_engine(fifo);
853 854 855
		stat &= ~0x80000000;
	}

856
	if (stat) {
857
		nvkm_error(subdev, "INTR %08x\n", stat);
858 859
		nvkm_mask(device, 0x002140, stat, 0x00000000);
		nvkm_wr32(device, 0x002100, stat);
860 861
	}
}
862

863
static void
864
gf100_fifo_uevent_init(struct nvkm_event *event, int type, int index)
865
{
866
	struct nvkm_fifo *fifo = container_of(event, typeof(*fifo), uevent);
867 868
	struct nvkm_device *device = fifo->engine.subdev.device;
	nvkm_mask(device, 0x002140, 0x80000000, 0x80000000);
869 870 871
}

static void
872
gf100_fifo_uevent_fini(struct nvkm_event *event, int type, int index)
873
{
874
	struct nvkm_fifo *fifo = container_of(event, typeof(*fifo), uevent);
875 876
	struct nvkm_device *device = fifo->engine.subdev.device;
	nvkm_mask(device, 0x002140, 0x80000000, 0x00000000);
877 878
}

879
static const struct nvkm_event_func
880 881 882 883
gf100_fifo_uevent_func = {
	.ctor = nvkm_fifo_uevent_ctor,
	.init = gf100_fifo_uevent_init,
	.fini = gf100_fifo_uevent_fini,
884 885
};

886
static int
887 888 889
gf100_fifo_ctor(struct nvkm_object *parent, struct nvkm_object *engine,
		struct nvkm_oclass *oclass, void *data, u32 size,
		struct nvkm_object **pobject)
890
{
B
Ben Skeggs 已提交
891
	struct gf100_fifo *fifo;
892 893
	int ret;

B
Ben Skeggs 已提交
894 895
	ret = nvkm_fifo_create(parent, engine, oclass, 0, 127, &fifo);
	*pobject = nv_object(fifo);
896 897 898
	if (ret)
		return ret;

B
Ben Skeggs 已提交
899
	INIT_WORK(&fifo->fault, gf100_fifo_recover_work);
900

B
Ben Skeggs 已提交
901 902
	ret = nvkm_gpuobj_new(nv_object(fifo), NULL, 0x1000, 0x1000, 0,
			      &fifo->runlist.mem[0]);
903 904 905
	if (ret)
		return ret;

B
Ben Skeggs 已提交
906 907
	ret = nvkm_gpuobj_new(nv_object(fifo), NULL, 0x1000, 0x1000, 0,
			      &fifo->runlist.mem[1]);
908 909 910
	if (ret)
		return ret;

B
Ben Skeggs 已提交
911
	init_waitqueue_head(&fifo->runlist.wait);
B
Ben Skeggs 已提交
912

B
Ben Skeggs 已提交
913 914
	ret = nvkm_gpuobj_new(nv_object(fifo), NULL, 128 * 0x1000, 0x1000, 0,
			      &fifo->user.mem);
915 916 917
	if (ret)
		return ret;

B
Ben Skeggs 已提交
918 919
	ret = nvkm_gpuobj_map(fifo->user.mem, NV_MEM_ACCESS_RW,
			      &fifo->user.bar);
920 921 922
	if (ret)
		return ret;

B
Ben Skeggs 已提交
923
	ret = nvkm_event_init(&gf100_fifo_uevent_func, 1, 1, &fifo->base.uevent);
924 925
	if (ret)
		return ret;
926

B
Ben Skeggs 已提交
927 928 929 930
	nv_subdev(fifo)->unit = 0x00000100;
	nv_subdev(fifo)->intr = gf100_fifo_intr;
	nv_engine(fifo)->cclass = &gf100_fifo_cclass;
	nv_engine(fifo)->sclass = gf100_fifo_sclass;
931 932 933
	return 0;
}

934
static void
935
gf100_fifo_dtor(struct nvkm_object *object)
936
{
B
Ben Skeggs 已提交
937
	struct gf100_fifo *fifo = (void *)object;
938

B
Ben Skeggs 已提交
939 940 941 942
	nvkm_gpuobj_unmap(&fifo->user.bar);
	nvkm_gpuobj_ref(NULL, &fifo->user.mem);
	nvkm_gpuobj_ref(NULL, &fifo->runlist.mem[0]);
	nvkm_gpuobj_ref(NULL, &fifo->runlist.mem[1]);
943

B
Ben Skeggs 已提交
944
	nvkm_fifo_destroy(&fifo->base);
945 946
}

947
static int
948
gf100_fifo_init(struct nvkm_object *object)
949
{
B
Ben Skeggs 已提交
950
	struct gf100_fifo *fifo = (void *)object;
951 952
	struct nvkm_subdev *subdev = &fifo->base.engine.subdev;
	struct nvkm_device *device = subdev->device;
953
	int ret, i;
954

B
Ben Skeggs 已提交
955
	ret = nvkm_fifo_init(&fifo->base);
956 957
	if (ret)
		return ret;
958

959 960
	nvkm_wr32(device, 0x000204, 0xffffffff);
	nvkm_wr32(device, 0x002204, 0xffffffff);
961

962
	fifo->spoon_nr = hweight32(nvkm_rd32(device, 0x002204));
963
	nvkm_debug(subdev, "%d PBDMA unit(s)\n", fifo->spoon_nr);
964

965
	/* assign engines to PBDMAs */
B
Ben Skeggs 已提交
966
	if (fifo->spoon_nr >= 3) {
967 968 969 970 971 972
		nvkm_wr32(device, 0x002208, ~(1 << 0)); /* PGRAPH */
		nvkm_wr32(device, 0x00220c, ~(1 << 1)); /* PVP */
		nvkm_wr32(device, 0x002210, ~(1 << 1)); /* PMSPP */
		nvkm_wr32(device, 0x002214, ~(1 << 1)); /* PMSVLD */
		nvkm_wr32(device, 0x002218, ~(1 << 2)); /* PCE0 */
		nvkm_wr32(device, 0x00221c, ~(1 << 1)); /* PCE1 */
973
	}
974

975
	/* PBDMA[n] */
B
Ben Skeggs 已提交
976
	for (i = 0; i < fifo->spoon_nr; i++) {
977 978 979
		nvkm_mask(device, 0x04013c + (i * 0x2000), 0x10000100, 0x00000000);
		nvkm_wr32(device, 0x040108 + (i * 0x2000), 0xffffffff); /* INTR */
		nvkm_wr32(device, 0x04010c + (i * 0x2000), 0xfffffeff); /* INTREN */
980
	}
981

982 983
	nvkm_mask(device, 0x002200, 0x00000001, 0x00000001);
	nvkm_wr32(device, 0x002254, 0x10000000 | fifo->user.bar.offset >> 12);
984

985 986 987
	nvkm_wr32(device, 0x002100, 0xffffffff);
	nvkm_wr32(device, 0x002140, 0x7fffffff);
	nvkm_wr32(device, 0x002628, 0x00000001); /* ENGINE_INTR_EN */
988
	return 0;
989
}
990

991 992
struct nvkm_oclass *
gf100_fifo_oclass = &(struct nvkm_oclass) {
993
	.handle = NV_ENGINE(FIFO, 0xc0),
994 995 996 997 998
	.ofuncs = &(struct nvkm_ofuncs) {
		.ctor = gf100_fifo_ctor,
		.dtor = gf100_fifo_dtor,
		.init = gf100_fifo_init,
		.fini = _nvkm_fifo_fini,
999 1000
	},
};