imx28.dtsi 27.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11
/*
 * Copyright 2012 Freescale Semiconductor, Inc.
 *
 * The code contained herein is licensed under the GNU General Public
 * License. You may obtain a copy of the GNU General Public License
 * Version 2 or later at the following locations:
 *
 * http://www.opensource.org/licenses/gpl-license.html
 * http://www.gnu.org/copyleft/gpl.html
 */

12 13
#include "skeleton.dtsi"
#include "imx28-pinfunc.h"
14 15 16 17

/ {
	interrupt-parent = <&icoll>;

18
	aliases {
F
Fabio Estevam 已提交
19 20
		ethernet0 = &mac0;
		ethernet1 = &mac1;
21 22 23 24 25
		gpio0 = &gpio0;
		gpio1 = &gpio1;
		gpio2 = &gpio2;
		gpio3 = &gpio3;
		gpio4 = &gpio4;
26 27
		saif0 = &saif0;
		saif1 = &saif1;
28 29 30 31 32
		serial0 = &auart0;
		serial1 = &auart1;
		serial2 = &auart2;
		serial3 = &auart3;
		serial4 = &auart4;
F
Fabio Estevam 已提交
33 34
		spi0 = &ssp1;
		spi1 = &ssp2;
35 36
	};

37
	cpus {
38 39 40 41 42 43
		#address-cells = <0>;
		#size-cells = <0>;

		cpu {
			compatible = "arm,arm926ej-s";
			device_type = "cpu";
44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61
		};
	};

	apb@80000000 {
		compatible = "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		reg = <0x80000000 0x80000>;
		ranges;

		apbh@80000000 {
			compatible = "simple-bus";
			#address-cells = <1>;
			#size-cells = <1>;
			reg = <0x80000000 0x3c900>;
			ranges;

			icoll: interrupt-controller@80000000 {
62
				compatible = "fsl,imx28-icoll", "fsl,icoll";
63 64 65 66 67
				interrupt-controller;
				#interrupt-cells = <1>;
				reg = <0x80000000 0x2000>;
			};

68
			hsadc: hsadc@80002000 {
F
Fabio Estevam 已提交
69
				reg = <0x80002000 0x2000>;
70
				interrupts = <13>;
71 72
				dmas = <&dma_apbh 12>;
				dma-names = "rx";
73 74 75
				status = "disabled";
			};

76
			dma_apbh: dma-apbh@80004000 {
D
Dong Aisheng 已提交
77
				compatible = "fsl,imx28-dma-apbh";
F
Fabio Estevam 已提交
78
				reg = <0x80004000 0x2000>;
79 80 81 82 83 84 85 86 87 88
				interrupts = <82 83 84 85
					      88 88 88 88
					      88 88 88 88
					      87 86 0 0>;
				interrupt-names = "ssp0", "ssp1", "ssp2", "ssp3",
						  "gpmi0", "gmpi1", "gpmi2", "gmpi3",
						  "gpmi4", "gmpi5", "gpmi6", "gmpi7",
						  "hsadc", "lcdif", "empty", "empty";
				#dma-cells = <1>;
				dma-channels = <16>;
89
				clocks = <&clks 25>;
90 91
			};

92
			perfmon: perfmon@80006000 {
F
Fabio Estevam 已提交
93
				reg = <0x80006000 0x800>;
94 95 96 97
				interrupts = <27>;
				status = "disabled";
			};

98
			gpmi: gpmi-nand@8000c000 {
H
Huang Shijie 已提交
99 100 101
				compatible = "fsl,imx28-gpmi-nand";
				#address-cells = <1>;
				#size-cells = <1>;
F
Fabio Estevam 已提交
102
				reg = <0x8000c000 0x2000>, <0x8000a000 0x2000>;
H
Huang Shijie 已提交
103
				reg-names = "gpmi-nand", "bch";
104 105
				interrupts = <41>;
				interrupt-names = "bch";
106
				clocks = <&clks 50>;
107
				clock-names = "gpmi_io";
108 109
				dmas = <&dma_apbh 4>;
				dma-names = "rx-tx";
110 111 112 113
				status = "disabled";
			};

			ssp0: ssp@80010000 {
114 115
				#address-cells = <1>;
				#size-cells = <0>;
F
Fabio Estevam 已提交
116
				reg = <0x80010000 0x2000>;
117
				interrupts = <96>;
118
				clocks = <&clks 46>;
119 120
				dmas = <&dma_apbh 0>;
				dma-names = "rx-tx";
121 122 123 124
				status = "disabled";
			};

			ssp1: ssp@80012000 {
125 126
				#address-cells = <1>;
				#size-cells = <0>;
F
Fabio Estevam 已提交
127
				reg = <0x80012000 0x2000>;
128
				interrupts = <97>;
129
				clocks = <&clks 47>;
130 131
				dmas = <&dma_apbh 1>;
				dma-names = "rx-tx";
132 133 134 135
				status = "disabled";
			};

			ssp2: ssp@80014000 {
136 137
				#address-cells = <1>;
				#size-cells = <0>;
F
Fabio Estevam 已提交
138
				reg = <0x80014000 0x2000>;
139
				interrupts = <98>;
140
				clocks = <&clks 48>;
141 142
				dmas = <&dma_apbh 2>;
				dma-names = "rx-tx";
143 144 145 146
				status = "disabled";
			};

			ssp3: ssp@80016000 {
147 148
				#address-cells = <1>;
				#size-cells = <0>;
F
Fabio Estevam 已提交
149
				reg = <0x80016000 0x2000>;
150
				interrupts = <99>;
151
				clocks = <&clks 49>;
152 153
				dmas = <&dma_apbh 3>;
				dma-names = "rx-tx";
154 155 156
				status = "disabled";
			};

157
			pinctrl: pinctrl@80018000 {
158 159
				#address-cells = <1>;
				#size-cells = <0>;
160
				compatible = "fsl,imx28-pinctrl", "simple-bus";
F
Fabio Estevam 已提交
161
				reg = <0x80018000 0x2000>;
162

163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207
				gpio0: gpio@0 {
					compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
					interrupts = <127>;
					gpio-controller;
					#gpio-cells = <2>;
					interrupt-controller;
					#interrupt-cells = <2>;
				};

				gpio1: gpio@1 {
					compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
					interrupts = <126>;
					gpio-controller;
					#gpio-cells = <2>;
					interrupt-controller;
					#interrupt-cells = <2>;
				};

				gpio2: gpio@2 {
					compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
					interrupts = <125>;
					gpio-controller;
					#gpio-cells = <2>;
					interrupt-controller;
					#interrupt-cells = <2>;
				};

				gpio3: gpio@3 {
					compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
					interrupts = <124>;
					gpio-controller;
					#gpio-cells = <2>;
					interrupt-controller;
					#interrupt-cells = <2>;
				};

				gpio4: gpio@4 {
					compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
					interrupts = <123>;
					gpio-controller;
					#gpio-cells = <2>;
					interrupt-controller;
					#interrupt-cells = <2>;
				};

208 209
				duart_pins_a: duart@0 {
					reg = <0>;
210
					fsl,pinmux-ids = <
211 212
						MX28_PAD_PWM0__DUART_RX
						MX28_PAD_PWM1__DUART_TX
213
					>;
214 215 216
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
217 218
				};

219 220
				duart_pins_b: duart@1 {
					reg = <1>;
221
					fsl,pinmux-ids = <
222 223
						MX28_PAD_AUART0_CTS__DUART_RX
						MX28_PAD_AUART0_RTS__DUART_TX
224
					>;
225 226 227
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
228 229
				};

230 231 232
				duart_4pins_a: duart-4pins@0 {
					reg = <0>;
					fsl,pinmux-ids = <
233 234 235 236
						MX28_PAD_AUART0_CTS__DUART_RX
						MX28_PAD_AUART0_RTS__DUART_TX
						MX28_PAD_AUART0_RX__DUART_CTS
						MX28_PAD_AUART0_TX__DUART_RTS
237
					>;
238 239 240
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
241 242
				};

H
Huang Shijie 已提交
243 244
				gpmi_pins_a: gpmi-nand@0 {
					reg = <0>;
245
					fsl,pinmux-ids = <
246 247 248 249 250 251 252 253 254 255 256 257 258 259 260
						MX28_PAD_GPMI_D00__GPMI_D0
						MX28_PAD_GPMI_D01__GPMI_D1
						MX28_PAD_GPMI_D02__GPMI_D2
						MX28_PAD_GPMI_D03__GPMI_D3
						MX28_PAD_GPMI_D04__GPMI_D4
						MX28_PAD_GPMI_D05__GPMI_D5
						MX28_PAD_GPMI_D06__GPMI_D6
						MX28_PAD_GPMI_D07__GPMI_D7
						MX28_PAD_GPMI_CE0N__GPMI_CE0N
						MX28_PAD_GPMI_RDY0__GPMI_READY0
						MX28_PAD_GPMI_RDN__GPMI_RDN
						MX28_PAD_GPMI_WRN__GPMI_WRN
						MX28_PAD_GPMI_ALE__GPMI_ALE
						MX28_PAD_GPMI_CLE__GPMI_CLE
						MX28_PAD_GPMI_RESETN__GPMI_RESETN
261
					>;
262 263 264
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
H
Huang Shijie 已提交
265 266 267
				};

				gpmi_status_cfg: gpmi-status-cfg {
268
					fsl,pinmux-ids = <
269 270 271
						MX28_PAD_GPMI_RDN__GPMI_RDN
						MX28_PAD_GPMI_WRN__GPMI_WRN
						MX28_PAD_GPMI_RESETN__GPMI_RESETN
272
					>;
273
					fsl,drive-strength = <MXS_DRIVE_12mA>;
H
Huang Shijie 已提交
274 275
				};

276 277
				auart0_pins_a: auart0@0 {
					reg = <0>;
278
					fsl,pinmux-ids = <
279 280 281 282
						MX28_PAD_AUART0_RX__AUART0_RX
						MX28_PAD_AUART0_TX__AUART0_TX
						MX28_PAD_AUART0_CTS__AUART0_CTS
						MX28_PAD_AUART0_RTS__AUART0_RTS
283
					>;
284 285 286
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
287 288 289 290 291
				};

				auart0_2pins_a: auart0-2pins@0 {
					reg = <0>;
					fsl,pinmux-ids = <
292 293
						MX28_PAD_AUART0_RX__AUART0_RX
						MX28_PAD_AUART0_TX__AUART0_TX
294
					>;
295 296 297
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
298 299
				};

300 301 302
				auart1_pins_a: auart1@0 {
					reg = <0>;
					fsl,pinmux-ids = <
303 304 305 306
						MX28_PAD_AUART1_RX__AUART1_RX
						MX28_PAD_AUART1_TX__AUART1_TX
						MX28_PAD_AUART1_CTS__AUART1_CTS
						MX28_PAD_AUART1_RTS__AUART1_RTS
307
					>;
308 309 310
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
311 312
				};

313 314 315
				auart1_2pins_a: auart1-2pins@0 {
					reg = <0>;
					fsl,pinmux-ids = <
316 317
						MX28_PAD_AUART1_RX__AUART1_RX
						MX28_PAD_AUART1_TX__AUART1_TX
318
					>;
319 320 321
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
322 323 324 325 326
				};

				auart2_2pins_a: auart2-2pins@0 {
					reg = <0>;
					fsl,pinmux-ids = <
327 328
						MX28_PAD_SSP2_SCK__AUART2_RX
						MX28_PAD_SSP2_MOSI__AUART2_TX
329
					>;
330 331 332
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
333 334
				};

335 336 337
				auart2_2pins_b: auart2-2pins@1 {
					reg = <1>;
					fsl,pinmux-ids = <
338 339
						MX28_PAD_AUART2_RX__AUART2_RX
						MX28_PAD_AUART2_TX__AUART2_TX
340
					>;
341 342 343
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
344 345
				};

346 347
				auart3_pins_a: auart3@0 {
					reg = <0>;
348
					fsl,pinmux-ids = <
349 350 351 352
						MX28_PAD_AUART3_RX__AUART3_RX
						MX28_PAD_AUART3_TX__AUART3_TX
						MX28_PAD_AUART3_CTS__AUART3_CTS
						MX28_PAD_AUART3_RTS__AUART3_RTS
353
					>;
354 355 356
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
357 358
				};

359 360 361
				auart3_2pins_a: auart3-2pins@0 {
					reg = <0>;
					fsl,pinmux-ids = <
362 363
						MX28_PAD_SSP2_MISO__AUART3_RX
						MX28_PAD_SSP2_SS0__AUART3_TX
364
					>;
365 366 367
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
368 369
				};

370 371 372
				auart3_2pins_b: auart3-2pins@1 {
					reg = <1>;
					fsl,pinmux-ids = <
373 374
						MX28_PAD_AUART3_RX__AUART3_RX
						MX28_PAD_AUART3_TX__AUART3_TX
375
					>;
376 377 378
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
379 380
				};

381 382 383
				auart4_2pins_a: auart4@0 {
					reg = <0>;
					fsl,pinmux-ids = <
384 385
						MX28_PAD_SSP3_SCK__AUART4_TX
						MX28_PAD_SSP3_MOSI__AUART4_RX
386
					>;
387 388 389
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
390 391
				};

392 393
				mac0_pins_a: mac0@0 {
					reg = <0>;
394
					fsl,pinmux-ids = <
395 396 397 398 399 400 401 402 403
						MX28_PAD_ENET0_MDC__ENET0_MDC
						MX28_PAD_ENET0_MDIO__ENET0_MDIO
						MX28_PAD_ENET0_RX_EN__ENET0_RX_EN
						MX28_PAD_ENET0_RXD0__ENET0_RXD0
						MX28_PAD_ENET0_RXD1__ENET0_RXD1
						MX28_PAD_ENET0_TX_EN__ENET0_TX_EN
						MX28_PAD_ENET0_TXD0__ENET0_TXD0
						MX28_PAD_ENET0_TXD1__ENET0_TXD1
						MX28_PAD_ENET_CLK__CLKCTRL_ENET
404
					>;
405 406 407
					fsl,drive-strength = <MXS_DRIVE_8mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_ENABLE>;
408 409 410 411
				};

				mac1_pins_a: mac1@0 {
					reg = <0>;
412
					fsl,pinmux-ids = <
413 414 415 416 417 418
						MX28_PAD_ENET0_CRS__ENET1_RX_EN
						MX28_PAD_ENET0_RXD2__ENET1_RXD0
						MX28_PAD_ENET0_RXD3__ENET1_RXD1
						MX28_PAD_ENET0_COL__ENET1_TX_EN
						MX28_PAD_ENET0_TXD2__ENET1_TXD0
						MX28_PAD_ENET0_TXD3__ENET1_TXD1
419
					>;
420 421 422
					fsl,drive-strength = <MXS_DRIVE_8mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_ENABLE>;
423
				};
S
Shawn Guo 已提交
424 425 426

				mmc0_8bit_pins_a: mmc0-8bit@0 {
					reg = <0>;
427
					fsl,pinmux-ids = <
428 429 430 431 432 433 434 435 436 437 438
						MX28_PAD_SSP0_DATA0__SSP0_D0
						MX28_PAD_SSP0_DATA1__SSP0_D1
						MX28_PAD_SSP0_DATA2__SSP0_D2
						MX28_PAD_SSP0_DATA3__SSP0_D3
						MX28_PAD_SSP0_DATA4__SSP0_D4
						MX28_PAD_SSP0_DATA5__SSP0_D5
						MX28_PAD_SSP0_DATA6__SSP0_D6
						MX28_PAD_SSP0_DATA7__SSP0_D7
						MX28_PAD_SSP0_CMD__SSP0_CMD
						MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT
						MX28_PAD_SSP0_SCK__SSP0_SCK
439
					>;
440 441 442
					fsl,drive-strength = <MXS_DRIVE_8mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_ENABLE>;
S
Shawn Guo 已提交
443 444
				};

445 446
				mmc0_4bit_pins_a: mmc0-4bit@0 {
					reg = <0>;
447
					fsl,pinmux-ids = <
448 449 450 451 452 453 454
						MX28_PAD_SSP0_DATA0__SSP0_D0
						MX28_PAD_SSP0_DATA1__SSP0_D1
						MX28_PAD_SSP0_DATA2__SSP0_D2
						MX28_PAD_SSP0_DATA3__SSP0_D3
						MX28_PAD_SSP0_CMD__SSP0_CMD
						MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT
						MX28_PAD_SSP0_SCK__SSP0_SCK
455
					>;
456 457 458
					fsl,drive-strength = <MXS_DRIVE_8mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_ENABLE>;
459 460
				};

S
Shawn Guo 已提交
461
				mmc0_cd_cfg: mmc0-cd-cfg {
462
					fsl,pinmux-ids = <
463
						MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT
464
					>;
465
					fsl,pull-up = <MXS_PULL_DISABLE>;
S
Shawn Guo 已提交
466 467 468
				};

				mmc0_sck_cfg: mmc0-sck-cfg {
469
					fsl,pinmux-ids = <
470
						MX28_PAD_SSP0_SCK__SSP0_SCK
471
					>;
472 473
					fsl,drive-strength = <MXS_DRIVE_12mA>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
S
Shawn Guo 已提交
474
				};
475

476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504
				mmc2_4bit_pins_a: mmc2-4bit@0 {
					reg = <0>;
					fsl,pinmux-ids = <
						MX28_PAD_SSP0_DATA4__SSP2_D0
						MX28_PAD_SSP1_SCK__SSP2_D1
						MX28_PAD_SSP1_CMD__SSP2_D2
						MX28_PAD_SSP0_DATA5__SSP2_D3
						MX28_PAD_SSP0_DATA6__SSP2_CMD
						MX28_PAD_AUART1_RX__SSP2_CARD_DETECT
						MX28_PAD_SSP0_DATA7__SSP2_SCK
					>;
					fsl,drive-strength = <MXS_DRIVE_8mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_ENABLE>;
				};

				mmc2_cd_cfg: mmc2-cd-cfg {
					fsl,pinmux-ids = <
						MX28_PAD_AUART1_RX__SSP2_CARD_DETECT
					>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
				};

				mmc2_sck_cfg: mmc2-sck-cfg {
					fsl,pinmux-ids = <
						MX28_PAD_SSP0_DATA7__SSP2_SCK
					>;
					fsl,drive-strength = <MXS_DRIVE_12mA>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
S
Shawn Guo 已提交
505
				};
506 507 508

				i2c0_pins_a: i2c0@0 {
					reg = <0>;
509
					fsl,pinmux-ids = <
510 511
						MX28_PAD_I2C0_SCL__I2C0_SCL
						MX28_PAD_I2C0_SDA__I2C0_SDA
512
					>;
513 514 515
					fsl,drive-strength = <MXS_DRIVE_8mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_ENABLE>;
516
				};
517

518 519 520
				i2c0_pins_b: i2c0@1 {
					reg = <1>;
					fsl,pinmux-ids = <
521 522
						MX28_PAD_AUART0_RX__I2C0_SCL
						MX28_PAD_AUART0_TX__I2C0_SDA
523
					>;
524 525 526
					fsl,drive-strength = <MXS_DRIVE_8mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_ENABLE>;
527 528
				};

529 530 531
				i2c1_pins_a: i2c1@0 {
					reg = <0>;
					fsl,pinmux-ids = <
532 533
						MX28_PAD_PWM0__I2C1_SCL
						MX28_PAD_PWM1__I2C1_SDA
534
					>;
535 536 537
					fsl,drive-strength = <MXS_DRIVE_8mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_ENABLE>;
538 539
				};

540 541
				saif0_pins_a: saif0@0 {
					reg = <0>;
542
					fsl,pinmux-ids = <
543 544 545 546
						MX28_PAD_SAIF0_MCLK__SAIF0_MCLK
						MX28_PAD_SAIF0_LRCLK__SAIF0_LRCLK
						MX28_PAD_SAIF0_BITCLK__SAIF0_BITCLK
						MX28_PAD_SAIF0_SDATA0__SAIF0_SDATA0
547
					>;
548 549 550
					fsl,drive-strength = <MXS_DRIVE_12mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_ENABLE>;
551 552
				};

553 554 555
				saif0_pins_b: saif0@1 {
					reg = <1>;
					fsl,pinmux-ids = <
556 557 558
						MX28_PAD_SAIF0_LRCLK__SAIF0_LRCLK
						MX28_PAD_SAIF0_BITCLK__SAIF0_BITCLK
						MX28_PAD_SAIF0_SDATA0__SAIF0_SDATA0
559
					>;
560 561 562
					fsl,drive-strength = <MXS_DRIVE_12mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_ENABLE>;
563 564
				};

565 566
				saif1_pins_a: saif1@0 {
					reg = <0>;
567
					fsl,pinmux-ids = <
568
						MX28_PAD_SAIF1_SDATA0__SAIF1_SDATA0
569
					>;
570 571 572
					fsl,drive-strength = <MXS_DRIVE_12mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_ENABLE>;
573
				};
574

575 576 577
				pwm0_pins_a: pwm0@0 {
					reg = <0>;
					fsl,pinmux-ids = <
578
						MX28_PAD_PWM0__PWM_0
579
					>;
580 581 582
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
583 584
				};

585 586 587
				pwm2_pins_a: pwm2@0 {
					reg = <0>;
					fsl,pinmux-ids = <
588
						MX28_PAD_PWM2__PWM_2
589
					>;
590 591 592
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
593
				};
594

595 596 597
				pwm3_pins_a: pwm3@0 {
					reg = <0>;
					fsl,pinmux-ids = <
598
						MX28_PAD_PWM3__PWM_3
599
					>;
600 601 602
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
603 604
				};

605 606 607
				pwm3_pins_b: pwm3@1 {
					reg = <1>;
					fsl,pinmux-ids = <
608
						MX28_PAD_SAIF0_MCLK__PWM_3
609
					>;
610 611 612
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
613 614
				};

615 616 617
				pwm4_pins_a: pwm4@0 {
					reg = <0>;
					fsl,pinmux-ids = <
618
						MX28_PAD_PWM4__PWM_4
619
					>;
620 621 622
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
623 624
				};

625 626 627
				lcdif_24bit_pins_a: lcdif-24bit@0 {
					reg = <0>;
					fsl,pinmux-ids = <
628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651
						MX28_PAD_LCD_D00__LCD_D0
						MX28_PAD_LCD_D01__LCD_D1
						MX28_PAD_LCD_D02__LCD_D2
						MX28_PAD_LCD_D03__LCD_D3
						MX28_PAD_LCD_D04__LCD_D4
						MX28_PAD_LCD_D05__LCD_D5
						MX28_PAD_LCD_D06__LCD_D6
						MX28_PAD_LCD_D07__LCD_D7
						MX28_PAD_LCD_D08__LCD_D8
						MX28_PAD_LCD_D09__LCD_D9
						MX28_PAD_LCD_D10__LCD_D10
						MX28_PAD_LCD_D11__LCD_D11
						MX28_PAD_LCD_D12__LCD_D12
						MX28_PAD_LCD_D13__LCD_D13
						MX28_PAD_LCD_D14__LCD_D14
						MX28_PAD_LCD_D15__LCD_D15
						MX28_PAD_LCD_D16__LCD_D16
						MX28_PAD_LCD_D17__LCD_D17
						MX28_PAD_LCD_D18__LCD_D18
						MX28_PAD_LCD_D19__LCD_D19
						MX28_PAD_LCD_D20__LCD_D20
						MX28_PAD_LCD_D21__LCD_D21
						MX28_PAD_LCD_D22__LCD_D22
						MX28_PAD_LCD_D23__LCD_D23
652
					>;
653 654 655
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
656
				};
657

658 659 660
				lcdif_16bit_pins_a: lcdif-16bit@0 {
					reg = <0>;
					fsl,pinmux-ids = <
661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676
						MX28_PAD_LCD_D00__LCD_D0
						MX28_PAD_LCD_D01__LCD_D1
						MX28_PAD_LCD_D02__LCD_D2
						MX28_PAD_LCD_D03__LCD_D3
						MX28_PAD_LCD_D04__LCD_D4
						MX28_PAD_LCD_D05__LCD_D5
						MX28_PAD_LCD_D06__LCD_D6
						MX28_PAD_LCD_D07__LCD_D7
						MX28_PAD_LCD_D08__LCD_D8
						MX28_PAD_LCD_D09__LCD_D9
						MX28_PAD_LCD_D10__LCD_D10
						MX28_PAD_LCD_D11__LCD_D11
						MX28_PAD_LCD_D12__LCD_D12
						MX28_PAD_LCD_D13__LCD_D13
						MX28_PAD_LCD_D14__LCD_D14
						MX28_PAD_LCD_D15__LCD_D15
677
					>;
678 679 680
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
681 682
				};

683 684 685
				lcdif_sync_pins_a: lcdif-sync@0 {
					reg = <0>;
					fsl,pinmux-ids = <
686 687 688 689
						MX28_PAD_LCD_RS__LCD_DOTCLK
						MX28_PAD_LCD_CS__LCD_ENABLE
						MX28_PAD_LCD_RD_E__LCD_VSYNC
						MX28_PAD_LCD_WR_RWN__LCD_HSYNC
690
					>;
691 692 693
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
694 695
				};

696 697 698
				can0_pins_a: can0@0 {
					reg = <0>;
					fsl,pinmux-ids = <
699 700
						MX28_PAD_GPMI_RDY2__CAN0_TX
						MX28_PAD_GPMI_RDY3__CAN0_RX
701
					>;
702 703 704
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
705 706 707 708 709
				};

				can1_pins_a: can1@0 {
					reg = <0>;
					fsl,pinmux-ids = <
710 711
						MX28_PAD_GPMI_CE2N__CAN1_TX
						MX28_PAD_GPMI_CE3N__CAN1_RX
712
					>;
713 714 715
					fsl,drive-strength = <MXS_DRIVE_4mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
716
				};
717 718 719 720

				spi2_pins_a: spi2@0 {
					reg = <0>;
					fsl,pinmux-ids = <
721 722 723 724
						MX28_PAD_SSP2_SCK__SSP2_SCK
						MX28_PAD_SSP2_MOSI__SSP2_CMD
						MX28_PAD_SSP2_MISO__SSP2_D0
						MX28_PAD_SSP2_SS0__SSP2_D3
725
					>;
726 727 728
					fsl,drive-strength = <MXS_DRIVE_8mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_ENABLE>;
729
				};
730

731 732 733
				spi3_pins_a: spi3@0 {
					reg = <0>;
					fsl,pinmux-ids = <
734 735 736 737 738 739
						MX28_PAD_AUART2_RX__SSP3_D4
						MX28_PAD_AUART2_TX__SSP3_D5
						MX28_PAD_SSP3_SCK__SSP3_SCK
						MX28_PAD_SSP3_MOSI__SSP3_CMD
						MX28_PAD_SSP3_MISO__SSP3_D0
						MX28_PAD_SSP3_SS0__SSP3_D3
740
					>;
741 742 743
					fsl,drive-strength = <MXS_DRIVE_8mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
744 745
				};

746 747 748
				usbphy0_pins_a: usbphy0@0 {
					reg = <0>;
					fsl,pinmux-ids = <
749
						MX28_PAD_SSP2_SS2__USB0_OVERCURRENT
750
					>;
751 752 753
					fsl,drive-strength = <MXS_DRIVE_12mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
754 755 756 757 758
				};

				usbphy0_pins_b: usbphy0@1 {
					reg = <1>;
					fsl,pinmux-ids = <
759
						MX28_PAD_AUART1_CTS__USB0_OVERCURRENT
760
					>;
761 762 763
					fsl,drive-strength = <MXS_DRIVE_12mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
764 765 766 767 768
				};

				usbphy1_pins_a: usbphy1@0 {
					reg = <0>;
					fsl,pinmux-ids = <
769
						MX28_PAD_SSP2_SS1__USB1_OVERCURRENT
770
					>;
771 772 773
					fsl,drive-strength = <MXS_DRIVE_12mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_DISABLE>;
774
				};
775 776 777 778

				usb0_id_pins_a: usb0id@0 {
					reg = <0>;
					fsl,pinmux-ids = <
779
						MX28_PAD_AUART1_RTS__USB0_ID
780
					>;
781 782 783
					fsl,drive-strength = <MXS_DRIVE_12mA>;
					fsl,voltage = <MXS_VOLTAGE_HIGH>;
					fsl,pull-up = <MXS_PULL_ENABLE>;
784
				};
785 786
			};

787
			digctl: digctl@8001c000 {
788
				compatible = "fsl,imx28-digctl", "fsl,imx23-digctl";
F
Fabio Estevam 已提交
789
				reg = <0x8001c000 0x2000>;
790 791 792 793
				interrupts = <89>;
				status = "disabled";
			};

794
			etm: etm@80022000 {
F
Fabio Estevam 已提交
795
				reg = <0x80022000 0x2000>;
796 797 798
				status = "disabled";
			};

799
			dma_apbx: dma-apbx@80024000 {
D
Dong Aisheng 已提交
800
				compatible = "fsl,imx28-dma-apbx";
F
Fabio Estevam 已提交
801
				reg = <0x80024000 0x2000>;
802 803 804 805 806 807 808 809 810 811
				interrupts = <78 79 66 0
					      80 81 68 69
					      70 71 72 73
					      74 75 76 77>;
				interrupt-names = "auart4-rx", "aurat4-tx", "spdif-tx", "empty",
						  "saif0", "saif1", "i2c0", "i2c1",
						  "auart0-rx", "auart0-tx", "auart1-rx", "auart1-tx",
						  "auart2-rx", "auart2-tx", "auart3-rx", "auart3-tx";
				#dma-cells = <1>;
				dma-channels = <16>;
812
				clocks = <&clks 26>;
813 814
			};

815
			dcp: dcp@80028000 {
F
Fabio Estevam 已提交
816
				reg = <0x80028000 0x2000>;
817
				interrupts = <52 53 54>;
818
				compatible = "fsl-dcp";
819 820
			};

821
			pxp: pxp@8002a000 {
F
Fabio Estevam 已提交
822
				reg = <0x8002a000 0x2000>;
823 824 825 826
				interrupts = <39>;
				status = "disabled";
			};

827
			ocotp: ocotp@8002c000 {
828
				compatible = "fsl,ocotp";
F
Fabio Estevam 已提交
829
				reg = <0x8002c000 0x2000>;
830 831 832 833
				status = "disabled";
			};

			axi-ahb@8002e000 {
F
Fabio Estevam 已提交
834
				reg = <0x8002e000 0x2000>;
835 836 837
				status = "disabled";
			};

838
			lcdif: lcdif@80030000 {
839
				compatible = "fsl,imx28-lcdif";
F
Fabio Estevam 已提交
840
				reg = <0x80030000 0x2000>;
841
				interrupts = <38>;
842
				clocks = <&clks 55>;
843 844
				dmas = <&dma_apbh 13>;
				dma-names = "rx";
845 846 847 848
				status = "disabled";
			};

			can0: can@80032000 {
849
				compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
F
Fabio Estevam 已提交
850
				reg = <0x80032000 0x2000>;
851
				interrupts = <8>;
852 853
				clocks = <&clks 58>, <&clks 58>;
				clock-names = "ipg", "per";
854 855 856 857
				status = "disabled";
			};

			can1: can@80034000 {
858
				compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
F
Fabio Estevam 已提交
859
				reg = <0x80034000 0x2000>;
860
				interrupts = <9>;
861 862
				clocks = <&clks 59>, <&clks 59>;
				clock-names = "ipg", "per";
863 864 865
				status = "disabled";
			};

866
			simdbg: simdbg@8003c000 {
F
Fabio Estevam 已提交
867
				reg = <0x8003c000 0x200>;
868 869 870
				status = "disabled";
			};

871
			simgpmisel: simgpmisel@8003c200 {
F
Fabio Estevam 已提交
872
				reg = <0x8003c200 0x100>;
873 874 875
				status = "disabled";
			};

876
			simsspsel: simsspsel@8003c300 {
F
Fabio Estevam 已提交
877
				reg = <0x8003c300 0x100>;
878 879 880
				status = "disabled";
			};

881
			simmemsel: simmemsel@8003c400 {
F
Fabio Estevam 已提交
882
				reg = <0x8003c400 0x100>;
883 884 885
				status = "disabled";
			};

886
			gpiomon: gpiomon@8003c500 {
F
Fabio Estevam 已提交
887
				reg = <0x8003c500 0x100>;
888 889 890
				status = "disabled";
			};

891
			simenet: simenet@8003c700 {
F
Fabio Estevam 已提交
892
				reg = <0x8003c700 0x100>;
893 894 895
				status = "disabled";
			};

896
			armjtag: armjtag@8003c800 {
F
Fabio Estevam 已提交
897
				reg = <0x8003c800 0x100>;
898 899
				status = "disabled";
			};
900
		};
901 902 903 904 905 906 907 908

		apbx@80040000 {
			compatible = "simple-bus";
			#address-cells = <1>;
			#size-cells = <1>;
			reg = <0x80040000 0x40000>;
			ranges;

909
			clks: clkctrl@80040000 {
910
				compatible = "fsl,imx28-clkctrl", "fsl,clkctrl";
F
Fabio Estevam 已提交
911
				reg = <0x80040000 0x2000>;
912
				#clock-cells = <1>;
913 914 915
			};

			saif0: saif@80042000 {
916
				compatible = "fsl,imx28-saif";
F
Fabio Estevam 已提交
917
				reg = <0x80042000 0x2000>;
918
				interrupts = <59>;
919
				#clock-cells = <0>;
920
				clocks = <&clks 53>;
921 922
				dmas = <&dma_apbx 4>;
				dma-names = "rx-tx";
923 924 925
				status = "disabled";
			};

926
			power: power@80044000 {
F
Fabio Estevam 已提交
927
				reg = <0x80044000 0x2000>;
928 929 930 931
				status = "disabled";
			};

			saif1: saif@80046000 {
932
				compatible = "fsl,imx28-saif";
F
Fabio Estevam 已提交
933
				reg = <0x80046000 0x2000>;
934
				interrupts = <58>;
935
				clocks = <&clks 54>;
936 937
				dmas = <&dma_apbx 5>;
				dma-names = "rx-tx";
938 939 940
				status = "disabled";
			};

941
			lradc: lradc@80050000 {
942
				compatible = "fsl,imx28-lradc";
F
Fabio Estevam 已提交
943
				reg = <0x80050000 0x2000>;
944 945
				interrupts = <10 14 15 16 17 18 19
						20 21 22 23 24 25>;
946
				status = "disabled";
947
				clocks = <&clks 41>;
948 949
			};

950
			spdif: spdif@80054000 {
F
Fabio Estevam 已提交
951
				reg = <0x80054000 0x2000>;
952
				interrupts = <45>;
953 954
				dmas = <&dma_apbx 2>;
				dma-names = "tx";
955 956 957
				status = "disabled";
			};

958
			mxs_rtc: rtc@80056000 {
959
				compatible = "fsl,imx28-rtc", "fsl,stmp3xxx-rtc";
F
Fabio Estevam 已提交
960
				reg = <0x80056000 0x2000>;
961
				interrupts = <29>;
962 963 964
			};

			i2c0: i2c@80058000 {
965 966 967
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "fsl,imx28-i2c";
F
Fabio Estevam 已提交
968
				reg = <0x80058000 0x2000>;
969
				interrupts = <111>;
970
				clock-frequency = <100000>;
971 972
				dmas = <&dma_apbx 6>;
				dma-names = "rx-tx";
973 974 975 976
				status = "disabled";
			};

			i2c1: i2c@8005a000 {
977 978 979
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "fsl,imx28-i2c";
F
Fabio Estevam 已提交
980
				reg = <0x8005a000 0x2000>;
981
				interrupts = <110>;
982
				clock-frequency = <100000>;
983 984
				dmas = <&dma_apbx 7>;
				dma-names = "rx-tx";
985 986 987
				status = "disabled";
			};

988 989
			pwm: pwm@80064000 {
				compatible = "fsl,imx28-pwm", "fsl,imx23-pwm";
F
Fabio Estevam 已提交
990
				reg = <0x80064000 0x2000>;
991
				clocks = <&clks 44>;
992 993
				#pwm-cells = <2>;
				fsl,pwm-number = <8>;
994 995 996
				status = "disabled";
			};

997
			timer: timrot@80068000 {
998
				compatible = "fsl,imx28-timrot", "fsl,timrot";
F
Fabio Estevam 已提交
999
				reg = <0x80068000 0x2000>;
1000
				interrupts = <48 49 50 51>;
1001
				clocks = <&clks 26>;
1002 1003 1004
			};

			auart0: serial@8006a000 {
1005
				compatible = "fsl,imx28-auart", "fsl,imx23-auart";
1006
				reg = <0x8006a000 0x2000>;
1007
				interrupts = <112>;
1008 1009
				dmas = <&dma_apbx 8>, <&dma_apbx 9>;
				dma-names = "rx", "tx";
1010
				clocks = <&clks 45>;
1011 1012 1013 1014
				status = "disabled";
			};

			auart1: serial@8006c000 {
1015
				compatible = "fsl,imx28-auart", "fsl,imx23-auart";
1016
				reg = <0x8006c000 0x2000>;
1017
				interrupts = <113>;
1018 1019
				dmas = <&dma_apbx 10>, <&dma_apbx 11>;
				dma-names = "rx", "tx";
1020
				clocks = <&clks 45>;
1021 1022 1023 1024
				status = "disabled";
			};

			auart2: serial@8006e000 {
1025
				compatible = "fsl,imx28-auart", "fsl,imx23-auart";
1026
				reg = <0x8006e000 0x2000>;
1027
				interrupts = <114>;
1028 1029
				dmas = <&dma_apbx 12>, <&dma_apbx 13>;
				dma-names = "rx", "tx";
1030
				clocks = <&clks 45>;
1031 1032 1033 1034
				status = "disabled";
			};

			auart3: serial@80070000 {
1035
				compatible = "fsl,imx28-auart", "fsl,imx23-auart";
1036
				reg = <0x80070000 0x2000>;
1037
				interrupts = <115>;
1038 1039
				dmas = <&dma_apbx 14>, <&dma_apbx 15>;
				dma-names = "rx", "tx";
1040
				clocks = <&clks 45>;
1041 1042 1043 1044
				status = "disabled";
			};

			auart4: serial@80072000 {
1045
				compatible = "fsl,imx28-auart", "fsl,imx23-auart";
1046
				reg = <0x80072000 0x2000>;
1047
				interrupts = <116>;
1048 1049
				dmas = <&dma_apbx 0>, <&dma_apbx 1>;
				dma-names = "rx", "tx";
1050
				clocks = <&clks 45>;
1051 1052 1053 1054 1055 1056 1057
				status = "disabled";
			};

			duart: serial@80074000 {
				compatible = "arm,pl011", "arm,primecell";
				reg = <0x80074000 0x1000>;
				interrupts = <47>;
1058 1059
				clocks = <&clks 45>, <&clks 26>;
				clock-names = "uart", "apb_pclk";
1060 1061 1062 1063
				status = "disabled";
			};

			usbphy0: usbphy@8007c000 {
1064
				compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
1065
				reg = <0x8007c000 0x2000>;
1066
				clocks = <&clks 62>;
1067 1068 1069 1070
				status = "disabled";
			};

			usbphy1: usbphy@8007e000 {
1071
				compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
1072
				reg = <0x8007e000 0x2000>;
1073
				clocks = <&clks 63>;
1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085
				status = "disabled";
			};
		};
	};

	ahb@80080000 {
		compatible = "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		reg = <0x80080000 0x80000>;
		ranges;

1086 1087
		usb0: usb@80080000 {
			compatible = "fsl,imx28-usb", "fsl,imx27-usb";
1088
			reg = <0x80080000 0x10000>;
1089
			interrupts = <93>;
1090
			clocks = <&clks 60>;
1091
			fsl,usbphy = <&usbphy0>;
1092 1093 1094
			status = "disabled";
		};

1095 1096
		usb1: usb@80090000 {
			compatible = "fsl,imx28-usb", "fsl,imx27-usb";
1097
			reg = <0x80090000 0x10000>;
1098
			interrupts = <92>;
1099
			clocks = <&clks 61>;
1100
			fsl,usbphy = <&usbphy1>;
1101 1102 1103
			status = "disabled";
		};

1104
		dflpt: dflpt@800c0000 {
1105 1106 1107 1108 1109 1110 1111 1112
			reg = <0x800c0000 0x10000>;
			status = "disabled";
		};

		mac0: ethernet@800f0000 {
			compatible = "fsl,imx28-fec";
			reg = <0x800f0000 0x4000>;
			interrupts = <101>;
1113 1114
			clocks = <&clks 57>, <&clks 57>, <&clks 64>;
			clock-names = "ipg", "ahb", "enet_out";
1115 1116 1117 1118 1119 1120 1121
			status = "disabled";
		};

		mac1: ethernet@800f4000 {
			compatible = "fsl,imx28-fec";
			reg = <0x800f4000 0x4000>;
			interrupts = <102>;
1122 1123
			clocks = <&clks 57>, <&clks 57>;
			clock-names = "ipg", "ahb";
1124 1125 1126
			status = "disabled";
		};

1127
		etn_switch: switch@800f8000 {
1128 1129 1130 1131 1132
			reg = <0x800f8000 0x8000>;
			status = "disabled";
		};
	};
};