dma.c 46.7 KB
Newer Older
1
/*
2
 * Intel I/OAT DMA Linux driver
3
 * Copyright(c) 2004 - 2009 Intel Corporation.
4 5
 *
 * This program is free software; you can redistribute it and/or modify it
6 7
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
8 9 10 11 12 13 14
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
15 16 17 18 19
 * this program; if not, write to the Free Software Foundation, Inc.,
 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
 *
 * The full GNU General Public License is included in this distribution in
 * the file called "COPYING".
20 21 22 23 24 25 26 27 28 29 30 31 32 33
 *
 */

/*
 * This driver supports an Intel I/OAT DMA engine, which does asynchronous
 * copy operations.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/interrupt.h>
#include <linux/dmaengine.h>
#include <linux/delay.h>
34
#include <linux/dma-mapping.h>
35
#include <linux/workqueue.h>
36
#include <linux/i7300_idle.h>
D
Dan Williams 已提交
37 38 39
#include "dma.h"
#include "registers.h"
#include "hw.h"
40

41 42 43 44 45
static int ioat_pending_level = 4;
module_param(ioat_pending_level, int, 0644);
MODULE_PARM_DESC(ioat_pending_level,
		 "high-water mark for pushing ioat descriptors (default: 4)");

46 47 48
static void ioat_dma_chan_reset_part2(struct work_struct *work);
static void ioat_dma_chan_watchdog(struct work_struct *work);

49
/* internal functions */
50 51
static void ioat_dma_start_null_desc(struct ioat_dma_chan *ioat_chan);
static void ioat_dma_memcpy_cleanup(struct ioat_dma_chan *ioat_chan);
52 53 54

static struct ioat_desc_sw *
ioat1_dma_get_next_descriptor(struct ioat_dma_chan *ioat_chan);
55
static struct ioat_desc_sw *
56
ioat2_dma_get_next_descriptor(struct ioat_dma_chan *ioat_chan);
57

58 59
static inline struct ioat_dma_chan *
ioat_chan_by_index(struct ioatdma_device *device, int index)
60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88
{
	return device->idx[index];
}

/**
 * ioat_dma_do_interrupt - handler used for single vector interrupt mode
 * @irq: interrupt id
 * @data: interrupt data
 */
static irqreturn_t ioat_dma_do_interrupt(int irq, void *data)
{
	struct ioatdma_device *instance = data;
	struct ioat_dma_chan *ioat_chan;
	unsigned long attnstatus;
	int bit;
	u8 intrctrl;

	intrctrl = readb(instance->reg_base + IOAT_INTRCTRL_OFFSET);

	if (!(intrctrl & IOAT_INTRCTRL_MASTER_INT_EN))
		return IRQ_NONE;

	if (!(intrctrl & IOAT_INTRCTRL_INT_STATUS)) {
		writeb(intrctrl, instance->reg_base + IOAT_INTRCTRL_OFFSET);
		return IRQ_NONE;
	}

	attnstatus = readl(instance->reg_base + IOAT_ATTNSTATUS_OFFSET);
	for_each_bit(bit, &attnstatus, BITS_PER_LONG) {
89
		ioat_chan = ioat_chan_by_index(instance, bit);
90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116
		tasklet_schedule(&ioat_chan->cleanup_task);
	}

	writeb(intrctrl, instance->reg_base + IOAT_INTRCTRL_OFFSET);
	return IRQ_HANDLED;
}

/**
 * ioat_dma_do_interrupt_msix - handler used for vector-per-channel interrupt mode
 * @irq: interrupt id
 * @data: interrupt data
 */
static irqreturn_t ioat_dma_do_interrupt_msix(int irq, void *data)
{
	struct ioat_dma_chan *ioat_chan = data;

	tasklet_schedule(&ioat_chan->cleanup_task);

	return IRQ_HANDLED;
}

static void ioat_dma_cleanup_tasklet(unsigned long data);

/**
 * ioat_dma_enumerate_channels - find and initialize the device's channels
 * @device: the device to be enumerated
 */
117
static int ioat_dma_enumerate_channels(struct ioatdma_device *device)
118 119 120 121 122
{
	u8 xfercap_scale;
	u32 xfercap;
	int i;
	struct ioat_dma_chan *ioat_chan;
123
	struct device *dev = &device->pdev->dev;
124
	struct dma_device *dma = &device->common;
125

126 127
	INIT_LIST_HEAD(&dma->channels);
	dma->chancnt = readb(device->reg_base + IOAT_CHANCNT_OFFSET);
128
	xfercap_scale = readb(device->reg_base + IOAT_XFERCAP_OFFSET);
129 130
	xfercap = (xfercap_scale == 0 ? -1 : (1UL << xfercap_scale));

131
#ifdef  CONFIG_I7300_IDLE_IOAT_CHANNEL
132 133
	if (i7300_idle_platform_probe(NULL, NULL, 1) == 0)
		dma->chancnt--;
A
Andy Henroid 已提交
134
#endif
135
	for (i = 0; i < dma->chancnt; i++) {
136
		ioat_chan = devm_kzalloc(dev, sizeof(*ioat_chan), GFP_KERNEL);
137
		if (!ioat_chan) {
138
			dma->chancnt = i;
139 140 141 142 143 144
			break;
		}

		ioat_chan->device = device;
		ioat_chan->reg_base = device->reg_base + (0x80 * (i + 1));
		ioat_chan->xfercap = xfercap;
145
		ioat_chan->desccount = 0;
146
		INIT_DELAYED_WORK(&ioat_chan->work, ioat_dma_chan_reset_part2);
147 148 149 150 151 152
		spin_lock_init(&ioat_chan->cleanup_lock);
		spin_lock_init(&ioat_chan->desc_lock);
		INIT_LIST_HEAD(&ioat_chan->free_desc);
		INIT_LIST_HEAD(&ioat_chan->used_desc);
		/* This should be made common somewhere in dmaengine.c */
		ioat_chan->common.device = &device->common;
153
		list_add_tail(&ioat_chan->common.device_node, &dma->channels);
154 155 156 157 158
		device->idx[i] = ioat_chan;
		tasklet_init(&ioat_chan->cleanup_task,
			     ioat_dma_cleanup_tasklet,
			     (unsigned long) ioat_chan);
		tasklet_disable(&ioat_chan->cleanup_task);
159
	}
160
	return dma->chancnt;
161 162
}

S
Shannon Nelson 已提交
163 164 165 166 167
/**
 * ioat_dma_memcpy_issue_pending - push potentially unrecognized appended
 *                                 descriptors to hw
 * @chan: DMA channel handle
 */
168 169
static inline void
__ioat1_dma_memcpy_issue_pending(struct ioat_dma_chan *ioat_chan)
S
Shannon Nelson 已提交
170 171 172 173 174 175 176 177 178
{
	ioat_chan->pending = 0;
	writeb(IOAT_CHANCMD_APPEND, ioat_chan->reg_base + IOAT1_CHANCMD_OFFSET);
}

static void ioat1_dma_memcpy_issue_pending(struct dma_chan *chan)
{
	struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);

179
	if (ioat_chan->pending > 0) {
S
Shannon Nelson 已提交
180 181 182 183 184 185
		spin_lock_bh(&ioat_chan->desc_lock);
		__ioat1_dma_memcpy_issue_pending(ioat_chan);
		spin_unlock_bh(&ioat_chan->desc_lock);
	}
}

186 187
static inline void
__ioat2_dma_memcpy_issue_pending(struct ioat_dma_chan *ioat_chan)
S
Shannon Nelson 已提交
188 189 190 191 192 193 194 195 196 197
{
	ioat_chan->pending = 0;
	writew(ioat_chan->dmacount,
	       ioat_chan->reg_base + IOAT_CHAN_DMACOUNT_OFFSET);
}

static void ioat2_dma_memcpy_issue_pending(struct dma_chan *chan)
{
	struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);

198
	if (ioat_chan->pending > 0) {
S
Shannon Nelson 已提交
199 200 201 202 203
		spin_lock_bh(&ioat_chan->desc_lock);
		__ioat2_dma_memcpy_issue_pending(ioat_chan);
		spin_unlock_bh(&ioat_chan->desc_lock);
	}
}
204

205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241

/**
 * ioat_dma_chan_reset_part2 - reinit the channel after a reset
 */
static void ioat_dma_chan_reset_part2(struct work_struct *work)
{
	struct ioat_dma_chan *ioat_chan =
		container_of(work, struct ioat_dma_chan, work.work);
	struct ioat_desc_sw *desc;

	spin_lock_bh(&ioat_chan->cleanup_lock);
	spin_lock_bh(&ioat_chan->desc_lock);

	ioat_chan->completion_virt->low = 0;
	ioat_chan->completion_virt->high = 0;
	ioat_chan->pending = 0;

	/*
	 * count the descriptors waiting, and be sure to do it
	 * right for both the CB1 line and the CB2 ring
	 */
	ioat_chan->dmacount = 0;
	if (ioat_chan->used_desc.prev) {
		desc = to_ioat_desc(ioat_chan->used_desc.prev);
		do {
			ioat_chan->dmacount++;
			desc = to_ioat_desc(desc->node.next);
		} while (&desc->node != ioat_chan->used_desc.next);
	}

	/*
	 * write the new starting descriptor address
	 * this puts channel engine into ARMED state
	 */
	desc = to_ioat_desc(ioat_chan->used_desc.prev);
	switch (ioat_chan->device->version) {
	case IOAT_VER_1_2:
242
		writel(((u64) desc->txd.phys) & 0x00000000FFFFFFFF,
243
		       ioat_chan->reg_base + IOAT1_CHAINADDR_OFFSET_LOW);
244
		writel(((u64) desc->txd.phys) >> 32,
245 246 247 248 249 250
		       ioat_chan->reg_base + IOAT1_CHAINADDR_OFFSET_HIGH);

		writeb(IOAT_CHANCMD_START, ioat_chan->reg_base
			+ IOAT_CHANCMD_OFFSET(ioat_chan->device->version));
		break;
	case IOAT_VER_2_0:
251
		writel(((u64) desc->txd.phys) & 0x00000000FFFFFFFF,
252
		       ioat_chan->reg_base + IOAT2_CHAINADDR_OFFSET_LOW);
253
		writel(((u64) desc->txd.phys) >> 32,
254 255 256 257 258 259 260 261
		       ioat_chan->reg_base + IOAT2_CHAINADDR_OFFSET_HIGH);

		/* tell the engine to go with what's left to be done */
		writew(ioat_chan->dmacount,
		       ioat_chan->reg_base + IOAT_CHAN_DMACOUNT_OFFSET);

		break;
	}
262
	dev_err(to_dev(ioat_chan),
263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284
		"chan%d reset - %d descs waiting, %d total desc\n",
		chan_num(ioat_chan), ioat_chan->dmacount, ioat_chan->desccount);

	spin_unlock_bh(&ioat_chan->desc_lock);
	spin_unlock_bh(&ioat_chan->cleanup_lock);
}

/**
 * ioat_dma_reset_channel - restart a channel
 * @ioat_chan: IOAT DMA channel handle
 */
static void ioat_dma_reset_channel(struct ioat_dma_chan *ioat_chan)
{
	u32 chansts, chanerr;

	if (!ioat_chan->used_desc.prev)
		return;

	chanerr = readl(ioat_chan->reg_base + IOAT_CHANERR_OFFSET);
	chansts = (ioat_chan->completion_virt->low
					& IOAT_CHANSTS_DMA_TRANSFER_STATUS);
	if (chanerr) {
285
		dev_err(to_dev(ioat_chan),
286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329
			"chan%d, CHANSTS = 0x%08x CHANERR = 0x%04x, clearing\n",
			chan_num(ioat_chan), chansts, chanerr);
		writel(chanerr, ioat_chan->reg_base + IOAT_CHANERR_OFFSET);
	}

	/*
	 * whack it upside the head with a reset
	 * and wait for things to settle out.
	 * force the pending count to a really big negative
	 * to make sure no one forces an issue_pending
	 * while we're waiting.
	 */

	spin_lock_bh(&ioat_chan->desc_lock);
	ioat_chan->pending = INT_MIN;
	writeb(IOAT_CHANCMD_RESET,
	       ioat_chan->reg_base
	       + IOAT_CHANCMD_OFFSET(ioat_chan->device->version));
	spin_unlock_bh(&ioat_chan->desc_lock);

	/* schedule the 2nd half instead of sleeping a long time */
	schedule_delayed_work(&ioat_chan->work, RESET_DELAY);
}

/**
 * ioat_dma_chan_watchdog - watch for stuck channels
 */
static void ioat_dma_chan_watchdog(struct work_struct *work)
{
	struct ioatdma_device *device =
		container_of(work, struct ioatdma_device, work.work);
	struct ioat_dma_chan *ioat_chan;
	int i;

	union {
		u64 full;
		struct {
			u32 low;
			u32 high;
		};
	} completion_hw;
	unsigned long compl_desc_addr_hw;

	for (i = 0; i < device->common.chancnt; i++) {
330
		ioat_chan = ioat_chan_by_index(device, i);
331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419

		if (ioat_chan->device->version == IOAT_VER_1_2
			/* have we started processing anything yet */
		    && ioat_chan->last_completion
			/* have we completed any since last watchdog cycle? */
		    && (ioat_chan->last_completion ==
				ioat_chan->watchdog_completion)
			/* has TCP stuck on one cookie since last watchdog? */
		    && (ioat_chan->watchdog_tcp_cookie ==
				ioat_chan->watchdog_last_tcp_cookie)
		    && (ioat_chan->watchdog_tcp_cookie !=
				ioat_chan->completed_cookie)
			/* is there something in the chain to be processed? */
			/* CB1 chain always has at least the last one processed */
		    && (ioat_chan->used_desc.prev != ioat_chan->used_desc.next)
		    && ioat_chan->pending == 0) {

			/*
			 * check CHANSTS register for completed
			 * descriptor address.
			 * if it is different than completion writeback,
			 * it is not zero
			 * and it has changed since the last watchdog
			 *     we can assume that channel
			 *     is still working correctly
			 *     and the problem is in completion writeback.
			 *     update completion writeback
			 *     with actual CHANSTS value
			 * else
			 *     try resetting the channel
			 */

			completion_hw.low = readl(ioat_chan->reg_base +
				IOAT_CHANSTS_OFFSET_LOW(ioat_chan->device->version));
			completion_hw.high = readl(ioat_chan->reg_base +
				IOAT_CHANSTS_OFFSET_HIGH(ioat_chan->device->version));
#if (BITS_PER_LONG == 64)
			compl_desc_addr_hw =
				completion_hw.full
				& IOAT_CHANSTS_COMPLETED_DESCRIPTOR_ADDR;
#else
			compl_desc_addr_hw =
				completion_hw.low & IOAT_LOW_COMPLETION_MASK;
#endif

			if ((compl_desc_addr_hw != 0)
			   && (compl_desc_addr_hw != ioat_chan->watchdog_completion)
			   && (compl_desc_addr_hw != ioat_chan->last_compl_desc_addr_hw)) {
				ioat_chan->last_compl_desc_addr_hw = compl_desc_addr_hw;
				ioat_chan->completion_virt->low = completion_hw.low;
				ioat_chan->completion_virt->high = completion_hw.high;
			} else {
				ioat_dma_reset_channel(ioat_chan);
				ioat_chan->watchdog_completion = 0;
				ioat_chan->last_compl_desc_addr_hw = 0;
			}

		/*
		 * for version 2.0 if there are descriptors yet to be processed
		 * and the last completed hasn't changed since the last watchdog
		 *      if they haven't hit the pending level
		 *          issue the pending to push them through
		 *      else
		 *          try resetting the channel
		 */
		} else if (ioat_chan->device->version == IOAT_VER_2_0
		    && ioat_chan->used_desc.prev
		    && ioat_chan->last_completion
		    && ioat_chan->last_completion == ioat_chan->watchdog_completion) {

			if (ioat_chan->pending < ioat_pending_level)
				ioat2_dma_memcpy_issue_pending(&ioat_chan->common);
			else {
				ioat_dma_reset_channel(ioat_chan);
				ioat_chan->watchdog_completion = 0;
			}
		} else {
			ioat_chan->last_compl_desc_addr_hw = 0;
			ioat_chan->watchdog_completion
					= ioat_chan->last_completion;
		}

		ioat_chan->watchdog_last_tcp_cookie =
			ioat_chan->watchdog_tcp_cookie;
	}

	schedule_delayed_work(&device->work, WATCHDOG_DELAY);
}

420
static dma_cookie_t ioat1_tx_submit(struct dma_async_tx_descriptor *tx)
421 422
{
	struct ioat_dma_chan *ioat_chan = to_ioat_chan(tx->chan);
423 424 425
	struct ioat_desc_sw *first = tx_to_ioat_desc(tx);
	struct ioat_desc_sw *prev, *new;
	struct ioat_dma_descriptor *hw;
426
	dma_cookie_t cookie;
427 428 429 430
	LIST_HEAD(new_chain);
	u32 copy;
	size_t len;
	dma_addr_t src, dst;
431
	unsigned long orig_flags;
432 433 434 435 436 437
	unsigned int desc_count = 0;

	/* src and dest and len are stored in the initial descriptor */
	len = first->len;
	src = first->src;
	dst = first->dst;
438
	orig_flags = first->txd.flags;
439
	new = first;
440 441

	spin_lock_bh(&ioat_chan->desc_lock);
442 443 444
	prev = to_ioat_desc(ioat_chan->used_desc.prev);
	prefetch(prev->hw);
	do {
S
Shannon Nelson 已提交
445
		copy = min_t(size_t, len, ioat_chan->xfercap);
446

447
		async_tx_ack(&new->txd);
448 449 450 451 452 453 454 455 456 457

		hw = new->hw;
		hw->size = copy;
		hw->ctl = 0;
		hw->src_addr = src;
		hw->dst_addr = dst;
		hw->next = 0;

		/* chain together the physical address list for the HW */
		wmb();
458
		prev->hw->next = (u64) new->txd.phys;
459 460 461 462 463 464 465 466

		len -= copy;
		dst += copy;
		src += copy;

		list_add_tail(&new->node, &new_chain);
		desc_count++;
		prev = new;
467
	} while (len && (new = ioat1_dma_get_next_descriptor(ioat_chan)));
468

469
	if (!new) {
470
		dev_err(to_dev(ioat_chan), "tx submit failed\n");
471 472 473 474
		spin_unlock_bh(&ioat_chan->desc_lock);
		return -ENOMEM;
	}

475
	hw->ctl = IOAT_DMA_DESCRIPTOR_CTL_CP_STS;
476
	if (first->txd.callback) {
477 478 479
		hw->ctl |= IOAT_DMA_DESCRIPTOR_CTL_INT_GN;
		if (first != new) {
			/* move callback into to last desc */
480 481 482 483 484
			new->txd.callback = first->txd.callback;
			new->txd.callback_param
					= first->txd.callback_param;
			first->txd.callback = NULL;
			first->txd.callback_param = NULL;
485 486 487
		}
	}

488
	new->tx_cnt = desc_count;
489
	new->txd.flags = orig_flags; /* client is in control of this ack */
490 491 492 493 494 495 496 497

	/* store the original values for use in later cleanup */
	if (new != first) {
		new->src = first->src;
		new->dst = first->dst;
		new->len = first->len;
	}

498 499 500 501 502
	/* cookie incr and addition to used_list must be atomic */
	cookie = ioat_chan->common.cookie;
	cookie++;
	if (cookie < 0)
		cookie = 1;
503
	ioat_chan->common.cookie = new->txd.cookie = cookie;
504 505 506

	/* write address into NextDescriptor field of last desc in chain */
	to_ioat_desc(ioat_chan->used_desc.prev)->hw->next =
507
							first->txd.phys;
508
	list_splice_tail(&new_chain, &ioat_chan->used_desc);
509

510
	ioat_chan->dmacount += desc_count;
511
	ioat_chan->pending += desc_count;
512 513
	if (ioat_chan->pending >= ioat_pending_level)
		__ioat1_dma_memcpy_issue_pending(ioat_chan);
514 515
	spin_unlock_bh(&ioat_chan->desc_lock);

516 517 518 519 520 521 522 523 524 525 526 527 528
	return cookie;
}

static dma_cookie_t ioat2_tx_submit(struct dma_async_tx_descriptor *tx)
{
	struct ioat_dma_chan *ioat_chan = to_ioat_chan(tx->chan);
	struct ioat_desc_sw *first = tx_to_ioat_desc(tx);
	struct ioat_desc_sw *new;
	struct ioat_dma_descriptor *hw;
	dma_cookie_t cookie;
	u32 copy;
	size_t len;
	dma_addr_t src, dst;
529
	unsigned long orig_flags;
530 531 532 533 534 535
	unsigned int desc_count = 0;

	/* src and dest and len are stored in the initial descriptor */
	len = first->len;
	src = first->src;
	dst = first->dst;
536
	orig_flags = first->txd.flags;
537 538
	new = first;

S
Shannon Nelson 已提交
539 540 541 542
	/*
	 * ioat_chan->desc_lock is still in force in version 2 path
	 * it gets unlocked at end of this function
	 */
543
	do {
S
Shannon Nelson 已提交
544
		copy = min_t(size_t, len, ioat_chan->xfercap);
545

546
		async_tx_ack(&new->txd);
547 548 549 550 551 552 553 554 555 556 557 558 559

		hw = new->hw;
		hw->size = copy;
		hw->ctl = 0;
		hw->src_addr = src;
		hw->dst_addr = dst;

		len -= copy;
		dst += copy;
		src += copy;
		desc_count++;
	} while (len && (new = ioat2_dma_get_next_descriptor(ioat_chan)));

560
	if (!new) {
561
		dev_err(to_dev(ioat_chan), "tx submit failed\n");
562 563 564 565 566
		spin_unlock_bh(&ioat_chan->desc_lock);
		return -ENOMEM;
	}

	hw->ctl |= IOAT_DMA_DESCRIPTOR_CTL_CP_STS;
567
	if (first->txd.callback) {
568 569 570
		hw->ctl |= IOAT_DMA_DESCRIPTOR_CTL_INT_GN;
		if (first != new) {
			/* move callback into to last desc */
571 572 573 574 575
			new->txd.callback = first->txd.callback;
			new->txd.callback_param
					= first->txd.callback_param;
			first->txd.callback = NULL;
			first->txd.callback_param = NULL;
576 577 578 579
		}
	}

	new->tx_cnt = desc_count;
580
	new->txd.flags = orig_flags; /* client is in control of this ack */
581 582 583 584 585 586 587 588 589 590 591 592 593

	/* store the original values for use in later cleanup */
	if (new != first) {
		new->src = first->src;
		new->dst = first->dst;
		new->len = first->len;
	}

	/* cookie incr and addition to used_list must be atomic */
	cookie = ioat_chan->common.cookie;
	cookie++;
	if (cookie < 0)
		cookie = 1;
594
	ioat_chan->common.cookie = new->txd.cookie = cookie;
595 596 597 598 599 600

	ioat_chan->dmacount += desc_count;
	ioat_chan->pending += desc_count;
	if (ioat_chan->pending >= ioat_pending_level)
		__ioat2_dma_memcpy_issue_pending(ioat_chan);
	spin_unlock_bh(&ioat_chan->desc_lock);
S
Shannon Nelson 已提交
601

602 603 604
	return cookie;
}

605 606 607 608 609
/**
 * ioat_dma_alloc_descriptor - allocate and return a sw and hw descriptor pair
 * @ioat_chan: the channel supplying the memory pool for the descriptors
 * @flags: allocation flags
 */
610 611
static struct ioat_desc_sw *
ioat_dma_alloc_descriptor(struct ioat_dma_chan *ioat_chan, gfp_t flags)
612 613 614
{
	struct ioat_dma_descriptor *desc;
	struct ioat_desc_sw *desc_sw;
615
	struct ioatdma_device *ioatdma_device;
616 617
	dma_addr_t phys;

618 619
	ioatdma_device = to_ioatdma_device(ioat_chan->common.device);
	desc = pci_pool_alloc(ioatdma_device->dma_pool, flags, &phys);
620 621 622 623 624
	if (unlikely(!desc))
		return NULL;

	desc_sw = kzalloc(sizeof(*desc_sw), flags);
	if (unlikely(!desc_sw)) {
625
		pci_pool_free(ioatdma_device->dma_pool, desc, phys);
626 627 628 629
		return NULL;
	}

	memset(desc, 0, sizeof(*desc));
630
	dma_async_tx_descriptor_init(&desc_sw->txd, &ioat_chan->common);
631 632
	switch (ioat_chan->device->version) {
	case IOAT_VER_1_2:
633
		desc_sw->txd.tx_submit = ioat1_tx_submit;
634 635
		break;
	case IOAT_VER_2_0:
636
	case IOAT_VER_3_0:
637
		desc_sw->txd.tx_submit = ioat2_tx_submit;
638 639 640
		break;
	}

641
	desc_sw->hw = desc;
642
	desc_sw->txd.phys = phys;
643 644 645 646

	return desc_sw;
}

647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671
static int ioat_initial_desc_count = 256;
module_param(ioat_initial_desc_count, int, 0644);
MODULE_PARM_DESC(ioat_initial_desc_count,
		 "initial descriptors per channel (default: 256)");

/**
 * ioat2_dma_massage_chan_desc - link the descriptors into a circle
 * @ioat_chan: the channel to be massaged
 */
static void ioat2_dma_massage_chan_desc(struct ioat_dma_chan *ioat_chan)
{
	struct ioat_desc_sw *desc, *_desc;

	/* setup used_desc */
	ioat_chan->used_desc.next = ioat_chan->free_desc.next;
	ioat_chan->used_desc.prev = NULL;

	/* pull free_desc out of the circle so that every node is a hw
	 * descriptor, but leave it pointing to the list
	 */
	ioat_chan->free_desc.prev->next = ioat_chan->free_desc.next;
	ioat_chan->free_desc.next->prev = ioat_chan->free_desc.prev;

	/* circle link the hw descriptors */
	desc = to_ioat_desc(ioat_chan->free_desc.next);
672
	desc->hw->next = to_ioat_desc(desc->node.next)->txd.phys;
673
	list_for_each_entry_safe(desc, _desc, ioat_chan->free_desc.next, node) {
674
		desc->hw->next = to_ioat_desc(desc->node.next)->txd.phys;
675 676 677 678 679 680 681
	}
}

/**
 * ioat_dma_alloc_chan_resources - returns the number of allocated descriptors
 * @chan: the channel to be filled out
 */
682
static int ioat_dma_alloc_chan_resources(struct dma_chan *chan)
683 684
{
	struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
S
Shannon Nelson 已提交
685
	struct ioat_desc_sw *desc;
686 687 688 689 690
	u16 chanctrl;
	u32 chanerr;
	int i;
	LIST_HEAD(tmp_list);

691 692
	/* have we already been set up? */
	if (!list_empty(&ioat_chan->free_desc))
693
		return ioat_chan->desccount;
694

695
	/* Setup register to interrupt and write completion status on error */
696
	chanctrl = IOAT_CHANCTRL_ERR_INT_EN |
697 698
		IOAT_CHANCTRL_ANY_ERR_ABORT_EN |
		IOAT_CHANCTRL_ERR_COMPLETION_EN;
699
	writew(chanctrl, ioat_chan->reg_base + IOAT_CHANCTRL_OFFSET);
700

701
	chanerr = readl(ioat_chan->reg_base + IOAT_CHANERR_OFFSET);
702
	if (chanerr) {
703
		dev_err(to_dev(ioat_chan), "CHANERR = %x, clearing\n", chanerr);
704
		writel(chanerr, ioat_chan->reg_base + IOAT_CHANERR_OFFSET);
705 706 707
	}

	/* Allocate descriptors */
708
	for (i = 0; i < ioat_initial_desc_count; i++) {
709 710
		desc = ioat_dma_alloc_descriptor(ioat_chan, GFP_KERNEL);
		if (!desc) {
711
			dev_err(to_dev(ioat_chan),
712
				"Only %d initial descriptors\n", i);
713 714 715 716 717
			break;
		}
		list_add_tail(&desc->node, &tmp_list);
	}
	spin_lock_bh(&ioat_chan->desc_lock);
718
	ioat_chan->desccount = i;
719
	list_splice(&tmp_list, &ioat_chan->free_desc);
720 721
	if (ioat_chan->device->version != IOAT_VER_1_2)
		ioat2_dma_massage_chan_desc(ioat_chan);
722 723 724 725 726 727
	spin_unlock_bh(&ioat_chan->desc_lock);

	/* allocate a completion writeback area */
	/* doing 2 32bit writes to mmio since 1 64b write doesn't work */
	ioat_chan->completion_virt =
		pci_pool_alloc(ioat_chan->device->completion_pool,
728 729
			       GFP_KERNEL,
			       &ioat_chan->completion_addr);
730 731
	memset(ioat_chan->completion_virt, 0,
	       sizeof(*ioat_chan->completion_virt));
732 733 734 735
	writel(((u64) ioat_chan->completion_addr) & 0x00000000FFFFFFFF,
	       ioat_chan->reg_base + IOAT_CHANCMP_OFFSET_LOW);
	writel(((u64) ioat_chan->completion_addr) >> 32,
	       ioat_chan->reg_base + IOAT_CHANCMP_OFFSET_HIGH);
736

737
	tasklet_enable(&ioat_chan->cleanup_task);
738 739
	ioat_dma_start_null_desc(ioat_chan);  /* give chain to dma device */
	return ioat_chan->desccount;
740 741
}

742 743 744 745
/**
 * ioat_dma_free_chan_resources - release all the descriptors
 * @chan: the channel to be cleaned
 */
746 747 748
static void ioat_dma_free_chan_resources(struct dma_chan *chan)
{
	struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
749
	struct ioatdma_device *ioatdma_device = to_ioatdma_device(chan->device);
750 751 752
	struct ioat_desc_sw *desc, *_desc;
	int in_use_descs = 0;

753 754 755 756 757 758
	/* Before freeing channel resources first check
	 * if they have been previously allocated for this channel.
	 */
	if (ioat_chan->desccount == 0)
		return;

759
	tasklet_disable(&ioat_chan->cleanup_task);
760 761
	ioat_dma_memcpy_cleanup(ioat_chan);

762 763 764
	/* Delay 100ms after reset to allow internal DMA logic to quiesce
	 * before removing DMA descriptor resources.
	 */
765 766 767
	writeb(IOAT_CHANCMD_RESET,
	       ioat_chan->reg_base
			+ IOAT_CHANCMD_OFFSET(ioat_chan->device->version));
768
	mdelay(100);
769 770

	spin_lock_bh(&ioat_chan->desc_lock);
771 772 773 774 775 776 777
	switch (ioat_chan->device->version) {
	case IOAT_VER_1_2:
		list_for_each_entry_safe(desc, _desc,
					 &ioat_chan->used_desc, node) {
			in_use_descs++;
			list_del(&desc->node);
			pci_pool_free(ioatdma_device->dma_pool, desc->hw,
778
				      desc->txd.phys);
779 780 781 782 783 784
			kfree(desc);
		}
		list_for_each_entry_safe(desc, _desc,
					 &ioat_chan->free_desc, node) {
			list_del(&desc->node);
			pci_pool_free(ioatdma_device->dma_pool, desc->hw,
785
				      desc->txd.phys);
786 787 788 789
			kfree(desc);
		}
		break;
	case IOAT_VER_2_0:
790
	case IOAT_VER_3_0:
791 792 793 794
		list_for_each_entry_safe(desc, _desc,
					 ioat_chan->free_desc.next, node) {
			list_del(&desc->node);
			pci_pool_free(ioatdma_device->dma_pool, desc->hw,
795
				      desc->txd.phys);
796 797 798
			kfree(desc);
		}
		desc = to_ioat_desc(ioat_chan->free_desc.next);
799
		pci_pool_free(ioatdma_device->dma_pool, desc->hw,
800
			      desc->txd.phys);
801
		kfree(desc);
802 803 804
		INIT_LIST_HEAD(&ioat_chan->free_desc);
		INIT_LIST_HEAD(&ioat_chan->used_desc);
		break;
805 806 807
	}
	spin_unlock_bh(&ioat_chan->desc_lock);

808
	pci_pool_free(ioatdma_device->completion_pool,
809 810
		      ioat_chan->completion_virt,
		      ioat_chan->completion_addr);
811 812 813

	/* one is ok since we left it on there on purpose */
	if (in_use_descs > 1)
814
		dev_err(to_dev(ioat_chan), "Freeing %d in use descriptors!\n",
815 816 817
			in_use_descs - 1);

	ioat_chan->last_completion = ioat_chan->completion_addr = 0;
818
	ioat_chan->pending = 0;
819
	ioat_chan->dmacount = 0;
820
	ioat_chan->desccount = 0;
821 822 823 824
	ioat_chan->watchdog_completion = 0;
	ioat_chan->last_compl_desc_addr_hw = 0;
	ioat_chan->watchdog_tcp_cookie =
		ioat_chan->watchdog_last_tcp_cookie = 0;
825
}
826

827 828 829 830 831 832 833 834
/**
 * ioat_dma_get_next_descriptor - return the next available descriptor
 * @ioat_chan: IOAT DMA channel handle
 *
 * Gets the next descriptor from the chain, and must be called with the
 * channel's desc_lock held.  Allocates more descriptors if the channel
 * has run out.
 */
835
static struct ioat_desc_sw *
836
ioat1_dma_get_next_descriptor(struct ioat_dma_chan *ioat_chan)
837
{
S
Shannon Nelson 已提交
838
	struct ioat_desc_sw *new;
839 840 841 842 843 844 845

	if (!list_empty(&ioat_chan->free_desc)) {
		new = to_ioat_desc(ioat_chan->free_desc.next);
		list_del(&new->node);
	} else {
		/* try to get another desc */
		new = ioat_dma_alloc_descriptor(ioat_chan, GFP_ATOMIC);
S
Shannon Nelson 已提交
846
		if (!new) {
847
			dev_err(to_dev(ioat_chan), "alloc failed\n");
S
Shannon Nelson 已提交
848 849
			return NULL;
		}
850 851 852 853
	}

	prefetch(new->hw);
	return new;
854 855
}

856 857 858
static struct ioat_desc_sw *
ioat2_dma_get_next_descriptor(struct ioat_dma_chan *ioat_chan)
{
S
Shannon Nelson 已提交
859
	struct ioat_desc_sw *new;
860 861 862 863 864 865 866 867 868 869 870 871 872

	/*
	 * used.prev points to where to start processing
	 * used.next points to next free descriptor
	 * if used.prev == NULL, there are none waiting to be processed
	 * if used.next == used.prev.prev, there is only one free descriptor,
	 *      and we need to use it to as a noop descriptor before
	 *      linking in a new set of descriptors, since the device
	 *      has probably already read the pointer to it
	 */
	if (ioat_chan->used_desc.prev &&
	    ioat_chan->used_desc.next == ioat_chan->used_desc.prev->prev) {

S
Shannon Nelson 已提交
873 874
		struct ioat_desc_sw *desc;
		struct ioat_desc_sw *noop_desc;
875 876 877 878
		int i;

		/* set up the noop descriptor */
		noop_desc = to_ioat_desc(ioat_chan->used_desc.next);
879 880
		/* set size to non-zero value (channel returns error when size is 0) */
		noop_desc->hw->size = NULL_DESC_BUFFER_SIZE;
881 882 883 884 885 886 887 888
		noop_desc->hw->ctl = IOAT_DMA_DESCRIPTOR_NUL;
		noop_desc->hw->src_addr = 0;
		noop_desc->hw->dst_addr = 0;

		ioat_chan->used_desc.next = ioat_chan->used_desc.next->next;
		ioat_chan->pending++;
		ioat_chan->dmacount++;

S
Shannon Nelson 已提交
889
		/* try to get a few more descriptors */
890 891
		for (i = 16; i; i--) {
			desc = ioat_dma_alloc_descriptor(ioat_chan, GFP_ATOMIC);
S
Shannon Nelson 已提交
892
			if (!desc) {
893
				dev_err(to_dev(ioat_chan), "alloc failed\n");
S
Shannon Nelson 已提交
894 895
				break;
			}
896 897 898
			list_add_tail(&desc->node, ioat_chan->used_desc.next);

			desc->hw->next
899
				= to_ioat_desc(desc->node.next)->txd.phys;
900
			to_ioat_desc(desc->node.prev)->hw->next
901
				= desc->txd.phys;
902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917
			ioat_chan->desccount++;
		}

		ioat_chan->used_desc.next = noop_desc->node.next;
	}
	new = to_ioat_desc(ioat_chan->used_desc.next);
	prefetch(new);
	ioat_chan->used_desc.next = new->node.next;

	if (ioat_chan->used_desc.prev == NULL)
		ioat_chan->used_desc.prev = &new->node;

	prefetch(new->hw);
	return new;
}

918 919
static struct ioat_desc_sw *
ioat_dma_get_next_descriptor(struct ioat_dma_chan *ioat_chan)
920 921 922 923 924 925 926 927
{
	if (!ioat_chan)
		return NULL;

	switch (ioat_chan->device->version) {
	case IOAT_VER_1_2:
		return ioat1_dma_get_next_descriptor(ioat_chan);
	case IOAT_VER_2_0:
928
	case IOAT_VER_3_0:
929 930 931 932 933
		return ioat2_dma_get_next_descriptor(ioat_chan);
	}
	return NULL;
}

934 935 936
static struct dma_async_tx_descriptor *
ioat1_dma_prep_memcpy(struct dma_chan *chan, dma_addr_t dma_dest,
		      dma_addr_t dma_src, size_t len, unsigned long flags)
937
{
938
	struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
939
	struct ioat_desc_sw *new;
940 941

	spin_lock_bh(&ioat_chan->desc_lock);
942
	new = ioat_dma_get_next_descriptor(ioat_chan);
943 944
	spin_unlock_bh(&ioat_chan->desc_lock);

S
Shannon Nelson 已提交
945 946
	if (new) {
		new->len = len;
947 948
		new->dst = dma_dest;
		new->src = dma_src;
949 950
		new->txd.flags = flags;
		return &new->txd;
951
	} else {
952
		dev_err(to_dev(ioat_chan),
953 954
			"chan%d - get_next_desc failed: %d descs waiting, %d total desc\n",
			chan_num(ioat_chan), ioat_chan->dmacount, ioat_chan->desccount);
S
Shannon Nelson 已提交
955
		return NULL;
956
	}
957 958
}

959 960 961
static struct dma_async_tx_descriptor *
ioat2_dma_prep_memcpy(struct dma_chan *chan, dma_addr_t dma_dest,
		      dma_addr_t dma_src, size_t len, unsigned long flags)
962 963 964 965 966 967 968
{
	struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
	struct ioat_desc_sw *new;

	spin_lock_bh(&ioat_chan->desc_lock);
	new = ioat2_dma_get_next_descriptor(ioat_chan);

S
Shannon Nelson 已提交
969 970 971 972
	/*
	 * leave ioat_chan->desc_lock set in ioat 2 path
	 * it will get unlocked at end of tx_submit
	 */
973

S
Shannon Nelson 已提交
974 975
	if (new) {
		new->len = len;
976 977
		new->dst = dma_dest;
		new->src = dma_src;
978 979
		new->txd.flags = flags;
		return &new->txd;
980 981
	} else {
		spin_unlock_bh(&ioat_chan->desc_lock);
982
		dev_err(to_dev(ioat_chan),
983 984
			"chan%d - get_next_desc failed: %d descs waiting, %d total desc\n",
			chan_num(ioat_chan), ioat_chan->dmacount, ioat_chan->desccount);
S
Shannon Nelson 已提交
985
		return NULL;
986
	}
987 988
}

989 990 991 992 993 994 995 996
static void ioat_dma_cleanup_tasklet(unsigned long data)
{
	struct ioat_dma_chan *chan = (void *)data;
	ioat_dma_memcpy_cleanup(chan);
	writew(IOAT_CHANCTRL_INT_DISABLE,
	       chan->reg_base + IOAT_CHANCTRL_OFFSET);
}

997 998 999
static void
ioat_dma_unmap(struct ioat_dma_chan *ioat_chan, struct ioat_desc_sw *desc)
{
1000 1001
	if (!(desc->txd.flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
		if (desc->txd.flags & DMA_COMPL_DEST_UNMAP_SINGLE)
1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012
			pci_unmap_single(ioat_chan->device->pdev,
					 pci_unmap_addr(desc, dst),
					 pci_unmap_len(desc, len),
					 PCI_DMA_FROMDEVICE);
		else
			pci_unmap_page(ioat_chan->device->pdev,
				       pci_unmap_addr(desc, dst),
				       pci_unmap_len(desc, len),
				       PCI_DMA_FROMDEVICE);
	}

1013 1014
	if (!(desc->txd.flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
		if (desc->txd.flags & DMA_COMPL_SRC_UNMAP_SINGLE)
1015 1016 1017 1018 1019 1020 1021 1022 1023 1024
			pci_unmap_single(ioat_chan->device->pdev,
					 pci_unmap_addr(desc, src),
					 pci_unmap_len(desc, len),
					 PCI_DMA_TODEVICE);
		else
			pci_unmap_page(ioat_chan->device->pdev,
				       pci_unmap_addr(desc, src),
				       pci_unmap_len(desc, len),
				       PCI_DMA_TODEVICE);
	}
1025 1026
}

1027 1028 1029 1030
/**
 * ioat_dma_memcpy_cleanup - cleanup up finished descriptors
 * @chan: ioat channel to be cleaned up
 */
1031
static void ioat_dma_memcpy_cleanup(struct ioat_dma_chan *ioat_chan)
1032 1033 1034 1035
{
	unsigned long phys_complete;
	struct ioat_desc_sw *desc, *_desc;
	dma_cookie_t cookie = 0;
1036 1037
	unsigned long desc_phys;
	struct ioat_desc_sw *latest_desc;
1038
	struct dma_async_tx_descriptor *tx;
1039

1040
	prefetch(ioat_chan->completion_virt);
1041

1042
	if (!spin_trylock_bh(&ioat_chan->cleanup_lock))
1043 1044 1045 1046 1047 1048 1049 1050 1051
		return;

	/* The completion writeback can happen at any time,
	   so reads by the driver need to be atomic operations
	   The descriptor physical addresses are limited to 32-bits
	   when the CPU can only do a 32-bit mov */

#if (BITS_PER_LONG == 64)
	phys_complete =
1052 1053
		ioat_chan->completion_virt->full
		& IOAT_CHANSTS_COMPLETED_DESCRIPTOR_ADDR;
1054
#else
1055 1056
	phys_complete =
		ioat_chan->completion_virt->low & IOAT_LOW_COMPLETION_MASK;
1057 1058
#endif

1059 1060
	if ((ioat_chan->completion_virt->full
		& IOAT_CHANSTS_DMA_TRANSFER_STATUS) ==
1061
				IOAT_CHANSTS_DMA_TRANSFER_STATUS_HALTED) {
1062
		dev_err(to_dev(ioat_chan), "Channel halted, chanerr = %x\n",
1063
			readl(ioat_chan->reg_base + IOAT_CHANERR_OFFSET));
1064 1065 1066 1067

		/* TODO do something to salvage the situation */
	}

1068
	if (phys_complete == ioat_chan->last_completion) {
1069
		spin_unlock_bh(&ioat_chan->cleanup_lock);
1070 1071 1072 1073
		/*
		 * perhaps we're stuck so hard that the watchdog can't go off?
		 * try to catch it after 2 seconds
		 */
1074 1075 1076 1077 1078 1079
		if (ioat_chan->device->version != IOAT_VER_3_0) {
			if (time_after(jiffies,
				       ioat_chan->last_completion_time + HZ*WATCHDOG_DELAY)) {
				ioat_dma_chan_watchdog(&(ioat_chan->device->work.work));
				ioat_chan->last_completion_time = jiffies;
			}
1080
		}
1081 1082
		return;
	}
1083
	ioat_chan->last_completion_time = jiffies;
1084

1085
	cookie = 0;
1086 1087 1088 1089 1090
	if (!spin_trylock_bh(&ioat_chan->desc_lock)) {
		spin_unlock_bh(&ioat_chan->cleanup_lock);
		return;
	}

1091 1092 1093 1094
	switch (ioat_chan->device->version) {
	case IOAT_VER_1_2:
		list_for_each_entry_safe(desc, _desc,
					 &ioat_chan->used_desc, node) {
1095
			tx = &desc->txd;
1096
			/*
1097 1098 1099
			 * Incoming DMA requests may use multiple descriptors,
			 * due to exceeding xfercap, perhaps. If so, only the
			 * last one will have a cookie, and require unmapping.
1100
			 */
1101 1102
			if (tx->cookie) {
				cookie = tx->cookie;
1103
				ioat_dma_unmap(ioat_chan, desc);
1104 1105 1106
				if (tx->callback) {
					tx->callback(tx->callback_param);
					tx->callback = NULL;
1107
				}
1108
			}
1109

1110
			if (tx->phys != phys_complete) {
1111 1112 1113 1114
				/*
				 * a completed entry, but not the last, so clean
				 * up if the client is done with the descriptor
				 */
1115
				if (async_tx_test_ack(tx)) {
E
Eric Sesterhenn 已提交
1116 1117
					list_move_tail(&desc->node,
						       &ioat_chan->free_desc);
1118
				} else
1119
					tx->cookie = 0;
1120 1121 1122 1123 1124 1125
			} else {
				/*
				 * last used desc. Do not remove, so we can
				 * append from it, but don't look at it next
				 * time, either
				 */
1126
				tx->cookie = 0;
1127

1128 1129 1130 1131 1132 1133
				/* TODO check status bits? */
				break;
			}
		}
		break;
	case IOAT_VER_2_0:
1134
	case IOAT_VER_3_0:
1135 1136
		/* has some other thread has already cleaned up? */
		if (ioat_chan->used_desc.prev == NULL)
1137
			break;
1138 1139 1140

		/* work backwards to find latest finished desc */
		desc = to_ioat_desc(ioat_chan->used_desc.next);
1141
		tx = &desc->txd;
1142 1143 1144
		latest_desc = NULL;
		do {
			desc = to_ioat_desc(desc->node.prev);
1145
			desc_phys = (unsigned long)tx->phys
1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158
				       & IOAT_CHANSTS_COMPLETED_DESCRIPTOR_ADDR;
			if (desc_phys == phys_complete) {
				latest_desc = desc;
				break;
			}
		} while (&desc->node != ioat_chan->used_desc.prev);

		if (latest_desc != NULL) {
			/* work forwards to clear finished descriptors */
			for (desc = to_ioat_desc(ioat_chan->used_desc.prev);
			     &desc->node != latest_desc->node.next &&
			     &desc->node != ioat_chan->used_desc.next;
			     desc = to_ioat_desc(desc->node.next)) {
1159 1160 1161
				if (tx->cookie) {
					cookie = tx->cookie;
					tx->cookie = 0;
1162
					ioat_dma_unmap(ioat_chan, desc);
1163 1164 1165
					if (tx->callback) {
						tx->callback(tx->callback_param);
						tx->callback = NULL;
1166 1167 1168 1169 1170 1171 1172 1173 1174
					}
				}
			}

			/* move used.prev up beyond those that are finished */
			if (&desc->node == ioat_chan->used_desc.next)
				ioat_chan->used_desc.prev = NULL;
			else
				ioat_chan->used_desc.prev = &desc->node;
1175
		}
1176
		break;
1177 1178
	}

1179
	spin_unlock_bh(&ioat_chan->desc_lock);
1180

1181
	ioat_chan->last_completion = phys_complete;
1182
	if (cookie != 0)
1183
		ioat_chan->completed_cookie = cookie;
1184

1185
	spin_unlock_bh(&ioat_chan->cleanup_lock);
1186 1187 1188 1189 1190 1191
}

/**
 * ioat_dma_is_complete - poll the status of a IOAT DMA transaction
 * @chan: IOAT DMA channel handle
 * @cookie: DMA transaction identifier
1192 1193
 * @done: if not %NULL, updated with last completed transaction
 * @used: if not %NULL, updated with last used transaction
1194
 */
1195 1196 1197
static enum dma_status
ioat_dma_is_complete(struct dma_chan *chan, dma_cookie_t cookie,
		     dma_cookie_t *done, dma_cookie_t *used)
1198 1199 1200 1201 1202 1203 1204 1205
{
	struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
	dma_cookie_t last_used;
	dma_cookie_t last_complete;
	enum dma_status ret;

	last_used = chan->cookie;
	last_complete = ioat_chan->completed_cookie;
1206
	ioat_chan->watchdog_tcp_cookie = cookie;
1207 1208

	if (done)
1209
		*done = last_complete;
1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222
	if (used)
		*used = last_used;

	ret = dma_async_is_complete(cookie, last_complete, last_used);
	if (ret == DMA_SUCCESS)
		return ret;

	ioat_dma_memcpy_cleanup(ioat_chan);

	last_used = chan->cookie;
	last_complete = ioat_chan->completed_cookie;

	if (done)
1223
		*done = last_complete;
1224 1225 1226 1227 1228 1229
	if (used)
		*used = last_used;

	return dma_async_is_complete(cookie, last_complete, last_used);
}

1230
static void ioat_dma_start_null_desc(struct ioat_dma_chan *ioat_chan)
1231 1232 1233 1234 1235
{
	struct ioat_desc_sw *desc;

	spin_lock_bh(&ioat_chan->desc_lock);

1236
	desc = ioat_dma_get_next_descriptor(ioat_chan);
1237 1238

	if (!desc) {
1239
		dev_err(to_dev(ioat_chan),
1240 1241 1242 1243 1244
			"Unable to start null desc - get next desc failed\n");
		spin_unlock_bh(&ioat_chan->desc_lock);
		return;
	}

1245 1246 1247
	desc->hw->ctl = IOAT_DMA_DESCRIPTOR_NUL
				| IOAT_DMA_DESCRIPTOR_CTL_INT_GN
				| IOAT_DMA_DESCRIPTOR_CTL_CP_STS;
1248 1249
	/* set size to non-zero value (channel returns error when size is 0) */
	desc->hw->size = NULL_DESC_BUFFER_SIZE;
1250 1251
	desc->hw->src_addr = 0;
	desc->hw->dst_addr = 0;
1252
	async_tx_ack(&desc->txd);
1253 1254 1255 1256 1257
	switch (ioat_chan->device->version) {
	case IOAT_VER_1_2:
		desc->hw->next = 0;
		list_add_tail(&desc->node, &ioat_chan->used_desc);

1258
		writel(((u64) desc->txd.phys) & 0x00000000FFFFFFFF,
1259
		       ioat_chan->reg_base + IOAT1_CHAINADDR_OFFSET_LOW);
1260
		writel(((u64) desc->txd.phys) >> 32,
1261 1262 1263 1264 1265 1266
		       ioat_chan->reg_base + IOAT1_CHAINADDR_OFFSET_HIGH);

		writeb(IOAT_CHANCMD_START, ioat_chan->reg_base
			+ IOAT_CHANCMD_OFFSET(ioat_chan->device->version));
		break;
	case IOAT_VER_2_0:
1267
	case IOAT_VER_3_0:
1268
		writel(((u64) desc->txd.phys) & 0x00000000FFFFFFFF,
1269
		       ioat_chan->reg_base + IOAT2_CHAINADDR_OFFSET_LOW);
1270
		writel(((u64) desc->txd.phys) >> 32,
1271 1272 1273 1274 1275 1276
		       ioat_chan->reg_base + IOAT2_CHAINADDR_OFFSET_HIGH);

		ioat_chan->dmacount++;
		__ioat2_dma_memcpy_issue_pending(ioat_chan);
		break;
	}
1277 1278 1279 1280 1281 1282 1283 1284
	spin_unlock_bh(&ioat_chan->desc_lock);
}

/*
 * Perform a IOAT transaction to verify the HW works.
 */
#define IOAT_TEST_SIZE 2000

1285 1286
static void ioat_dma_test_callback(void *dma_async_param)
{
1287 1288 1289
	struct completion *cmp = dma_async_param;

	complete(cmp);
1290 1291
}

1292 1293 1294 1295 1296
/**
 * ioat_dma_self_test - Perform a IOAT transaction to verify the HW works.
 * @device: device to be tested
 */
static int ioat_dma_self_test(struct ioatdma_device *device)
1297 1298 1299 1300
{
	int i;
	u8 *src;
	u8 *dest;
1301 1302
	struct dma_device *dma = &device->common;
	struct device *dev = &device->pdev->dev;
1303
	struct dma_chan *dma_chan;
S
Shannon Nelson 已提交
1304
	struct dma_async_tx_descriptor *tx;
1305
	dma_addr_t dma_dest, dma_src;
1306 1307
	dma_cookie_t cookie;
	int err = 0;
1308
	struct completion cmp;
1309
	unsigned long tmo;
1310
	unsigned long flags;
1311

1312
	src = kzalloc(sizeof(u8) * IOAT_TEST_SIZE, GFP_KERNEL);
1313 1314
	if (!src)
		return -ENOMEM;
1315
	dest = kzalloc(sizeof(u8) * IOAT_TEST_SIZE, GFP_KERNEL);
1316 1317 1318 1319 1320 1321 1322 1323 1324 1325
	if (!dest) {
		kfree(src);
		return -ENOMEM;
	}

	/* Fill in src buffer */
	for (i = 0; i < IOAT_TEST_SIZE; i++)
		src[i] = (u8)i;

	/* Start copy, using first DMA channel */
1326
	dma_chan = container_of(dma->channels.next, struct dma_chan,
1327
				device_node);
1328 1329
	if (dma->device_alloc_chan_resources(dma_chan) < 1) {
		dev_err(dev, "selftest cannot allocate chan resource\n");
1330 1331 1332 1333
		err = -ENODEV;
		goto out;
	}

1334 1335
	dma_src = dma_map_single(dev, src, IOAT_TEST_SIZE, DMA_TO_DEVICE);
	dma_dest = dma_map_single(dev, dest, IOAT_TEST_SIZE, DMA_FROM_DEVICE);
1336
	flags = DMA_COMPL_SRC_UNMAP_SINGLE | DMA_COMPL_DEST_UNMAP_SINGLE;
1337
	tx = device->common.device_prep_dma_memcpy(dma_chan, dma_dest, dma_src,
1338
						   IOAT_TEST_SIZE, flags);
1339
	if (!tx) {
1340
		dev_err(dev, "Self-test prep failed, disabling\n");
1341 1342 1343 1344
		err = -ENODEV;
		goto free_resources;
	}

1345
	async_tx_ack(tx);
1346
	init_completion(&cmp);
1347
	tx->callback = ioat_dma_test_callback;
1348
	tx->callback_param = &cmp;
1349
	cookie = tx->tx_submit(tx);
1350
	if (cookie < 0) {
1351
		dev_err(dev, "Self-test setup failed, disabling\n");
1352 1353 1354
		err = -ENODEV;
		goto free_resources;
	}
1355
	dma->device_issue_pending(dma_chan);
D
Dan Williams 已提交
1356

1357
	tmo = wait_for_completion_timeout(&cmp, msecs_to_jiffies(3000));
1358

1359
	if (tmo == 0 ||
1360
	    dma->device_is_tx_complete(dma_chan, cookie, NULL, NULL)
1361
					!= DMA_SUCCESS) {
1362
		dev_err(dev, "Self-test copy timed out, disabling\n");
1363 1364 1365 1366
		err = -ENODEV;
		goto free_resources;
	}
	if (memcmp(src, dest, IOAT_TEST_SIZE)) {
1367
		dev_err(dev, "Self-test copy failed compare, disabling\n");
1368 1369 1370 1371 1372
		err = -ENODEV;
		goto free_resources;
	}

free_resources:
1373
	dma->device_free_chan_resources(dma_chan);
1374 1375 1376 1377 1378 1379
out:
	kfree(src);
	kfree(dest);
	return err;
}

1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393
static char ioat_interrupt_style[32] = "msix";
module_param_string(ioat_interrupt_style, ioat_interrupt_style,
		    sizeof(ioat_interrupt_style), 0644);
MODULE_PARM_DESC(ioat_interrupt_style,
		 "set ioat interrupt style: msix (default), "
		 "msix-single-vector, msi, intx)");

/**
 * ioat_dma_setup_interrupts - setup interrupt handler
 * @device: ioat device
 */
static int ioat_dma_setup_interrupts(struct ioatdma_device *device)
{
	struct ioat_dma_chan *ioat_chan;
1394 1395 1396 1397 1398
	struct pci_dev *pdev = device->pdev;
	struct device *dev = &pdev->dev;
	struct msix_entry *msix;
	int i, j, msixcnt;
	int err = -EINVAL;
1399 1400 1401 1402 1403 1404 1405 1406 1407 1408
	u8 intrctrl = 0;

	if (!strcmp(ioat_interrupt_style, "msix"))
		goto msix;
	if (!strcmp(ioat_interrupt_style, "msix-single-vector"))
		goto msix_single_vector;
	if (!strcmp(ioat_interrupt_style, "msi"))
		goto msi;
	if (!strcmp(ioat_interrupt_style, "intx"))
		goto intx;
1409
	dev_err(dev, "invalid ioat_interrupt_style %s\n", ioat_interrupt_style);
1410
	goto err_no_irq;
1411 1412 1413 1414 1415 1416 1417

msix:
	/* The number of MSI-X vectors should equal the number of channels */
	msixcnt = device->common.chancnt;
	for (i = 0; i < msixcnt; i++)
		device->msix_entries[i].entry = i;

1418
	err = pci_enable_msix(pdev, device->msix_entries, msixcnt);
1419 1420 1421 1422 1423 1424
	if (err < 0)
		goto msi;
	if (err > 0)
		goto msix_single_vector;

	for (i = 0; i < msixcnt; i++) {
1425
		msix = &device->msix_entries[i];
1426
		ioat_chan = ioat_chan_by_index(device, i);
1427 1428 1429
		err = devm_request_irq(dev, msix->vector,
				       ioat_dma_do_interrupt_msix, 0,
				       "ioat-msix", ioat_chan);
1430 1431
		if (err) {
			for (j = 0; j < i; j++) {
1432
				msix = &device->msix_entries[j];
1433
				ioat_chan = ioat_chan_by_index(device, j);
1434
				devm_free_irq(dev, msix->vector, ioat_chan);
1435 1436 1437 1438 1439 1440 1441 1442
			}
			goto msix_single_vector;
		}
	}
	intrctrl |= IOAT_INTRCTRL_MSIX_VECTOR_CONTROL;
	goto done;

msix_single_vector:
1443 1444 1445
	msix = &device->msix_entries[0];
	msix->entry = 0;
	err = pci_enable_msix(pdev, device->msix_entries, 1);
1446 1447 1448
	if (err)
		goto msi;

1449 1450
	err = devm_request_irq(dev, msix->vector, ioat_dma_do_interrupt, 0,
			       "ioat-msix", device);
1451
	if (err) {
1452
		pci_disable_msix(pdev);
1453 1454 1455 1456 1457
		goto msi;
	}
	goto done;

msi:
1458
	err = pci_enable_msi(pdev);
1459 1460 1461
	if (err)
		goto intx;

1462 1463
	err = devm_request_irq(dev, pdev->irq, ioat_dma_do_interrupt, 0,
			       "ioat-msi", device);
1464
	if (err) {
1465
		pci_disable_msi(pdev);
1466 1467 1468 1469 1470
		goto intx;
	}
	goto done;

intx:
1471 1472
	err = devm_request_irq(dev, pdev->irq, ioat_dma_do_interrupt,
			       IRQF_SHARED, "ioat-intx", device);
1473 1474 1475 1476
	if (err)
		goto err_no_irq;

done:
1477 1478
	if (device->intr_quirk)
		device->intr_quirk(device);
1479 1480 1481 1482 1483 1484 1485
	intrctrl |= IOAT_INTRCTRL_MASTER_INT_EN;
	writeb(intrctrl, device->reg_base + IOAT_INTRCTRL_OFFSET);
	return 0;

err_no_irq:
	/* Disable all interrupt generation */
	writeb(0, device->reg_base + IOAT_INTRCTRL_OFFSET);
1486 1487
	dev_err(dev, "no usable interrupts\n");
	return err;
1488 1489
}

1490
static void ioat_disable_interrupts(struct ioatdma_device *device)
1491 1492 1493 1494 1495
{
	/* Disable all interrupt generation */
	writeb(0, device->reg_base + IOAT_INTRCTRL_OFFSET);
}

1496
static int ioat_probe(struct ioatdma_device *device)
1497
{
1498 1499 1500
	int err = -ENODEV;
	struct dma_device *dma = &device->common;
	struct pci_dev *pdev = device->pdev;
1501
	struct device *dev = &pdev->dev;
1502 1503 1504

	/* DMA coherent memory pool for DMA descriptor allocations */
	device->dma_pool = pci_pool_create("dma_desc_pool", pdev,
1505 1506
					   sizeof(struct ioat_dma_descriptor),
					   64, 0);
1507 1508 1509 1510 1511
	if (!device->dma_pool) {
		err = -ENOMEM;
		goto err_dma_pool;
	}

1512 1513 1514
	device->completion_pool = pci_pool_create("completion_pool", pdev,
						  sizeof(u64), SMP_CACHE_BYTES,
						  SMP_CACHE_BYTES);
1515 1516 1517 1518 1519
	if (!device->completion_pool) {
		err = -ENOMEM;
		goto err_completion_pool;
	}

1520
	ioat_dma_enumerate_channels(device);
1521

1522
	dma_cap_set(DMA_MEMCPY, dma->cap_mask);
1523 1524 1525
	dma->device_alloc_chan_resources = ioat_dma_alloc_chan_resources;
	dma->device_free_chan_resources = ioat_dma_free_chan_resources;
	dma->device_is_tx_complete = ioat_dma_is_complete;
1526
	dma->dev = &pdev->dev;
1527

1528
	dev_err(dev, "Intel(R) I/OAT DMA Engine found,"
1529
		" %d channels, device version 0x%02x, driver version %s\n",
1530
		dma->chancnt, device->version, IOAT_DMA_VERSION);
1531

1532
	if (!dma->chancnt) {
1533
		dev_err(dev, "Intel(R) I/OAT DMA Engine problem found: "
1534 1535 1536 1537
			"zero channels detected\n");
		goto err_setup_interrupts;
	}

1538
	err = ioat_dma_setup_interrupts(device);
1539
	if (err)
1540
		goto err_setup_interrupts;
1541

1542
	err = ioat_dma_self_test(device);
1543 1544 1545
	if (err)
		goto err_self_test;

1546
	return 0;
1547 1548

err_self_test:
1549
	ioat_disable_interrupts(device);
1550
err_setup_interrupts:
1551 1552 1553 1554
	pci_pool_destroy(device->completion_pool);
err_completion_pool:
	pci_pool_destroy(device->dma_pool);
err_dma_pool:
1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690
	return err;
}

static int ioat_register(struct ioatdma_device *device)
{
	int err = dma_async_device_register(&device->common);

	if (err) {
		ioat_disable_interrupts(device);
		pci_pool_destroy(device->completion_pool);
		pci_pool_destroy(device->dma_pool);
	}

	return err;
}

/* ioat1_intr_quirk - fix up dma ctrl register to enable / disable msi */
static void ioat1_intr_quirk(struct ioatdma_device *device)
{
	struct pci_dev *pdev = device->pdev;
	u32 dmactrl;

	pci_read_config_dword(pdev, IOAT_PCI_DMACTRL_OFFSET, &dmactrl);
	if (pdev->msi_enabled)
		dmactrl |= IOAT_PCI_DMACTRL_MSI_EN;
	else
		dmactrl &= ~IOAT_PCI_DMACTRL_MSI_EN;
	pci_write_config_dword(pdev, IOAT_PCI_DMACTRL_OFFSET, dmactrl);
}

int ioat1_dma_probe(struct ioatdma_device *device, int dca)
{
	struct pci_dev *pdev = device->pdev;
	struct dma_device *dma;
	int err;

	device->intr_quirk = ioat1_intr_quirk;
	dma = &device->common;
	dma->device_prep_dma_memcpy = ioat1_dma_prep_memcpy;
	dma->device_issue_pending = ioat1_dma_memcpy_issue_pending;

	err = ioat_probe(device);
	if (err)
		return err;
	ioat_set_tcp_copy_break(4096);
	err = ioat_register(device);
	if (err)
		return err;
	if (dca)
		device->dca = ioat_dca_init(pdev, device->reg_base);

	INIT_DELAYED_WORK(&device->work, ioat_dma_chan_watchdog);
	schedule_delayed_work(&device->work, WATCHDOG_DELAY);

	return err;
}

int ioat2_dma_probe(struct ioatdma_device *device, int dca)
{
	struct pci_dev *pdev = device->pdev;
	struct dma_device *dma;
	struct dma_chan *chan;
	struct ioat_dma_chan *ioat_chan;
	int err;

	dma = &device->common;
	dma->device_prep_dma_memcpy = ioat2_dma_prep_memcpy;
	dma->device_issue_pending = ioat2_dma_memcpy_issue_pending;

	err = ioat_probe(device);
	if (err)
		return err;
	ioat_set_tcp_copy_break(2048);

	list_for_each_entry(chan, &dma->channels, device_node) {
		ioat_chan = to_ioat_chan(chan);
		writel(IOAT_DCACTRL_CMPL_WRITE_ENABLE | IOAT_DMA_DCA_ANY_CPU,
		       ioat_chan->reg_base + IOAT_DCACTRL_OFFSET);
	}

	err = ioat_register(device);
	if (err)
		return err;
	if (dca)
		device->dca = ioat2_dca_init(pdev, device->reg_base);

	INIT_DELAYED_WORK(&device->work, ioat_dma_chan_watchdog);
	schedule_delayed_work(&device->work, WATCHDOG_DELAY);

	return err;
}

int ioat3_dma_probe(struct ioatdma_device *device, int dca)
{
	struct pci_dev *pdev = device->pdev;
	struct dma_device *dma;
	struct dma_chan *chan;
	struct ioat_dma_chan *ioat_chan;
	int err;
	u16 dev_id;

	dma = &device->common;
	dma->device_prep_dma_memcpy = ioat2_dma_prep_memcpy;
	dma->device_issue_pending = ioat2_dma_memcpy_issue_pending;

	/* -= IOAT ver.3 workarounds =- */
	/* Write CHANERRMSK_INT with 3E07h to mask out the errors
	 * that can cause stability issues for IOAT ver.3
	 */
	pci_write_config_dword(pdev, IOAT_PCI_CHANERRMASK_INT_OFFSET, 0x3e07);

	/* Clear DMAUNCERRSTS Cfg-Reg Parity Error status bit
	 * (workaround for spurious config parity error after restart)
	 */
	pci_read_config_word(pdev, IOAT_PCI_DEVICE_ID_OFFSET, &dev_id);
	if (dev_id == PCI_DEVICE_ID_INTEL_IOAT_TBG0)
		pci_write_config_dword(pdev, IOAT_PCI_DMAUNCERRSTS_OFFSET, 0x10);

	err = ioat_probe(device);
	if (err)
		return err;
	ioat_set_tcp_copy_break(262144);

	list_for_each_entry(chan, &dma->channels, device_node) {
		ioat_chan = to_ioat_chan(chan);
		writel(IOAT_DMA_DCA_ANY_CPU,
		       ioat_chan->reg_base + IOAT_DCACTRL_OFFSET);
	}

	err = ioat_register(device);
	if (err)
		return err;
	if (dca)
		device->dca = ioat3_dca_init(pdev, device->reg_base);

	return err;
D
Dan Aloni 已提交
1691 1692
}

1693
void ioat_dma_remove(struct ioatdma_device *device)
1694 1695 1696
{
	struct dma_chan *chan, *_chan;
	struct ioat_dma_chan *ioat_chan;
1697
	struct dma_device *dma = &device->common;
1698

1699 1700 1701
	if (device->version != IOAT_VER_3_0)
		cancel_delayed_work(&device->work);

1702
	ioat_disable_interrupts(device);
1703

1704
	dma_async_device_unregister(dma);
1705

1706 1707
	pci_pool_destroy(device->dma_pool);
	pci_pool_destroy(device->completion_pool);
1708

1709
	list_for_each_entry_safe(chan, _chan, &dma->channels, device_node) {
1710 1711 1712 1713 1714
		ioat_chan = to_ioat_chan(chan);
		list_del(&chan->device_node);
	}
}