dma.c 45.4 KB
Newer Older
1
/*
2
 * Intel I/OAT DMA Linux driver
3
 * Copyright(c) 2004 - 2009 Intel Corporation.
4 5
 *
 * This program is free software; you can redistribute it and/or modify it
6 7
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
8 9 10 11 12 13 14
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
15 16 17 18 19
 * this program; if not, write to the Free Software Foundation, Inc.,
 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
 *
 * The full GNU General Public License is included in this distribution in
 * the file called "COPYING".
20 21 22 23 24 25 26 27 28 29 30 31 32 33
 *
 */

/*
 * This driver supports an Intel I/OAT DMA engine, which does asynchronous
 * copy operations.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/interrupt.h>
#include <linux/dmaengine.h>
#include <linux/delay.h>
34
#include <linux/dma-mapping.h>
35
#include <linux/workqueue.h>
36
#include <linux/i7300_idle.h>
D
Dan Williams 已提交
37 38 39
#include "dma.h"
#include "registers.h"
#include "hw.h"
40

41 42 43 44 45
static int ioat_pending_level = 4;
module_param(ioat_pending_level, int, 0644);
MODULE_PARM_DESC(ioat_pending_level,
		 "high-water mark for pushing ioat descriptors (default: 4)");

46 47 48
static void ioat_dma_chan_reset_part2(struct work_struct *work);
static void ioat_dma_chan_watchdog(struct work_struct *work);

49
/* internal functions */
50 51
static void ioat_dma_start_null_desc(struct ioat_dma_chan *ioat_chan);
static void ioat_dma_memcpy_cleanup(struct ioat_dma_chan *ioat_chan);
52 53 54

static struct ioat_desc_sw *
ioat1_dma_get_next_descriptor(struct ioat_dma_chan *ioat_chan);
55
static struct ioat_desc_sw *
56
ioat2_dma_get_next_descriptor(struct ioat_dma_chan *ioat_chan);
57

58 59
static inline struct ioat_dma_chan *
ioat_chan_by_index(struct ioatdma_device *device, int index)
60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88
{
	return device->idx[index];
}

/**
 * ioat_dma_do_interrupt - handler used for single vector interrupt mode
 * @irq: interrupt id
 * @data: interrupt data
 */
static irqreturn_t ioat_dma_do_interrupt(int irq, void *data)
{
	struct ioatdma_device *instance = data;
	struct ioat_dma_chan *ioat_chan;
	unsigned long attnstatus;
	int bit;
	u8 intrctrl;

	intrctrl = readb(instance->reg_base + IOAT_INTRCTRL_OFFSET);

	if (!(intrctrl & IOAT_INTRCTRL_MASTER_INT_EN))
		return IRQ_NONE;

	if (!(intrctrl & IOAT_INTRCTRL_INT_STATUS)) {
		writeb(intrctrl, instance->reg_base + IOAT_INTRCTRL_OFFSET);
		return IRQ_NONE;
	}

	attnstatus = readl(instance->reg_base + IOAT_ATTNSTATUS_OFFSET);
	for_each_bit(bit, &attnstatus, BITS_PER_LONG) {
89
		ioat_chan = ioat_chan_by_index(instance, bit);
90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116
		tasklet_schedule(&ioat_chan->cleanup_task);
	}

	writeb(intrctrl, instance->reg_base + IOAT_INTRCTRL_OFFSET);
	return IRQ_HANDLED;
}

/**
 * ioat_dma_do_interrupt_msix - handler used for vector-per-channel interrupt mode
 * @irq: interrupt id
 * @data: interrupt data
 */
static irqreturn_t ioat_dma_do_interrupt_msix(int irq, void *data)
{
	struct ioat_dma_chan *ioat_chan = data;

	tasklet_schedule(&ioat_chan->cleanup_task);

	return IRQ_HANDLED;
}

static void ioat_dma_cleanup_tasklet(unsigned long data);

/**
 * ioat_dma_enumerate_channels - find and initialize the device's channels
 * @device: the device to be enumerated
 */
117
static int ioat_dma_enumerate_channels(struct ioatdma_device *device)
118 119 120 121 122
{
	u8 xfercap_scale;
	u32 xfercap;
	int i;
	struct ioat_dma_chan *ioat_chan;
123
	struct device *dev = &device->pdev->dev;
124

125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156
	/*
	 * IOAT ver.3 workarounds
	 */
	if (device->version == IOAT_VER_3_0) {
		u32 chan_err_mask;
		u16 dev_id;
		u32 dmauncerrsts;

		/*
		 * Write CHANERRMSK_INT with 3E07h to mask out the errors
		 * that can cause stability issues for IOAT ver.3
		 */
		chan_err_mask = 0x3E07;
		pci_write_config_dword(device->pdev,
			IOAT_PCI_CHANERRMASK_INT_OFFSET,
			chan_err_mask);

		/*
		 * Clear DMAUNCERRSTS Cfg-Reg Parity Error status bit
		 * (workaround for spurious config parity error after restart)
		 */
		pci_read_config_word(device->pdev,
			IOAT_PCI_DEVICE_ID_OFFSET,
			&dev_id);
		if (dev_id == PCI_DEVICE_ID_INTEL_IOAT_TBG0) {
			dmauncerrsts = 0x10;
			pci_write_config_dword(device->pdev,
				IOAT_PCI_DMAUNCERRSTS_OFFSET,
				dmauncerrsts);
		}
	}

157 158
	device->common.chancnt = readb(device->reg_base + IOAT_CHANCNT_OFFSET);
	xfercap_scale = readb(device->reg_base + IOAT_XFERCAP_OFFSET);
159 160
	xfercap = (xfercap_scale == 0 ? -1 : (1UL << xfercap_scale));

161
#ifdef  CONFIG_I7300_IDLE_IOAT_CHANNEL
162
	if (i7300_idle_platform_probe(NULL, NULL, 1) == 0) {
163 164
		device->common.chancnt--;
	}
A
Andy Henroid 已提交
165
#endif
166
	for (i = 0; i < device->common.chancnt; i++) {
167
		ioat_chan = devm_kzalloc(dev, sizeof(*ioat_chan), GFP_KERNEL);
168 169 170 171 172 173 174 175
		if (!ioat_chan) {
			device->common.chancnt = i;
			break;
		}

		ioat_chan->device = device;
		ioat_chan->reg_base = device->reg_base + (0x80 * (i + 1));
		ioat_chan->xfercap = xfercap;
176
		ioat_chan->desccount = 0;
177
		INIT_DELAYED_WORK(&ioat_chan->work, ioat_dma_chan_reset_part2);
178 179 180 181 182 183 184
		if (ioat_chan->device->version == IOAT_VER_2_0)
			writel(IOAT_DCACTRL_CMPL_WRITE_ENABLE |
			       IOAT_DMA_DCA_ANY_CPU,
			       ioat_chan->reg_base + IOAT_DCACTRL_OFFSET);
		else if (ioat_chan->device->version == IOAT_VER_3_0)
			writel(IOAT_DMA_DCA_ANY_CPU,
			       ioat_chan->reg_base + IOAT_DCACTRL_OFFSET);
185 186 187 188 189 190 191
		spin_lock_init(&ioat_chan->cleanup_lock);
		spin_lock_init(&ioat_chan->desc_lock);
		INIT_LIST_HEAD(&ioat_chan->free_desc);
		INIT_LIST_HEAD(&ioat_chan->used_desc);
		/* This should be made common somewhere in dmaengine.c */
		ioat_chan->common.device = &device->common;
		list_add_tail(&ioat_chan->common.device_node,
192
			      &device->common.channels);
193 194 195 196 197
		device->idx[i] = ioat_chan;
		tasklet_init(&ioat_chan->cleanup_task,
			     ioat_dma_cleanup_tasklet,
			     (unsigned long) ioat_chan);
		tasklet_disable(&ioat_chan->cleanup_task);
198 199 200 201
	}
	return device->common.chancnt;
}

S
Shannon Nelson 已提交
202 203 204 205 206
/**
 * ioat_dma_memcpy_issue_pending - push potentially unrecognized appended
 *                                 descriptors to hw
 * @chan: DMA channel handle
 */
207 208
static inline void
__ioat1_dma_memcpy_issue_pending(struct ioat_dma_chan *ioat_chan)
S
Shannon Nelson 已提交
209 210 211 212 213 214 215 216 217
{
	ioat_chan->pending = 0;
	writeb(IOAT_CHANCMD_APPEND, ioat_chan->reg_base + IOAT1_CHANCMD_OFFSET);
}

static void ioat1_dma_memcpy_issue_pending(struct dma_chan *chan)
{
	struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);

218
	if (ioat_chan->pending > 0) {
S
Shannon Nelson 已提交
219 220 221 222 223 224
		spin_lock_bh(&ioat_chan->desc_lock);
		__ioat1_dma_memcpy_issue_pending(ioat_chan);
		spin_unlock_bh(&ioat_chan->desc_lock);
	}
}

225 226
static inline void
__ioat2_dma_memcpy_issue_pending(struct ioat_dma_chan *ioat_chan)
S
Shannon Nelson 已提交
227 228 229 230 231 232 233 234 235 236
{
	ioat_chan->pending = 0;
	writew(ioat_chan->dmacount,
	       ioat_chan->reg_base + IOAT_CHAN_DMACOUNT_OFFSET);
}

static void ioat2_dma_memcpy_issue_pending(struct dma_chan *chan)
{
	struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);

237
	if (ioat_chan->pending > 0) {
S
Shannon Nelson 已提交
238 239 240 241 242
		spin_lock_bh(&ioat_chan->desc_lock);
		__ioat2_dma_memcpy_issue_pending(ioat_chan);
		spin_unlock_bh(&ioat_chan->desc_lock);
	}
}
243

244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280

/**
 * ioat_dma_chan_reset_part2 - reinit the channel after a reset
 */
static void ioat_dma_chan_reset_part2(struct work_struct *work)
{
	struct ioat_dma_chan *ioat_chan =
		container_of(work, struct ioat_dma_chan, work.work);
	struct ioat_desc_sw *desc;

	spin_lock_bh(&ioat_chan->cleanup_lock);
	spin_lock_bh(&ioat_chan->desc_lock);

	ioat_chan->completion_virt->low = 0;
	ioat_chan->completion_virt->high = 0;
	ioat_chan->pending = 0;

	/*
	 * count the descriptors waiting, and be sure to do it
	 * right for both the CB1 line and the CB2 ring
	 */
	ioat_chan->dmacount = 0;
	if (ioat_chan->used_desc.prev) {
		desc = to_ioat_desc(ioat_chan->used_desc.prev);
		do {
			ioat_chan->dmacount++;
			desc = to_ioat_desc(desc->node.next);
		} while (&desc->node != ioat_chan->used_desc.next);
	}

	/*
	 * write the new starting descriptor address
	 * this puts channel engine into ARMED state
	 */
	desc = to_ioat_desc(ioat_chan->used_desc.prev);
	switch (ioat_chan->device->version) {
	case IOAT_VER_1_2:
281
		writel(((u64) desc->txd.phys) & 0x00000000FFFFFFFF,
282
		       ioat_chan->reg_base + IOAT1_CHAINADDR_OFFSET_LOW);
283
		writel(((u64) desc->txd.phys) >> 32,
284 285 286 287 288 289
		       ioat_chan->reg_base + IOAT1_CHAINADDR_OFFSET_HIGH);

		writeb(IOAT_CHANCMD_START, ioat_chan->reg_base
			+ IOAT_CHANCMD_OFFSET(ioat_chan->device->version));
		break;
	case IOAT_VER_2_0:
290
		writel(((u64) desc->txd.phys) & 0x00000000FFFFFFFF,
291
		       ioat_chan->reg_base + IOAT2_CHAINADDR_OFFSET_LOW);
292
		writel(((u64) desc->txd.phys) >> 32,
293 294 295 296 297 298 299 300
		       ioat_chan->reg_base + IOAT2_CHAINADDR_OFFSET_HIGH);

		/* tell the engine to go with what's left to be done */
		writew(ioat_chan->dmacount,
		       ioat_chan->reg_base + IOAT_CHAN_DMACOUNT_OFFSET);

		break;
	}
301
	dev_err(to_dev(ioat_chan),
302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323
		"chan%d reset - %d descs waiting, %d total desc\n",
		chan_num(ioat_chan), ioat_chan->dmacount, ioat_chan->desccount);

	spin_unlock_bh(&ioat_chan->desc_lock);
	spin_unlock_bh(&ioat_chan->cleanup_lock);
}

/**
 * ioat_dma_reset_channel - restart a channel
 * @ioat_chan: IOAT DMA channel handle
 */
static void ioat_dma_reset_channel(struct ioat_dma_chan *ioat_chan)
{
	u32 chansts, chanerr;

	if (!ioat_chan->used_desc.prev)
		return;

	chanerr = readl(ioat_chan->reg_base + IOAT_CHANERR_OFFSET);
	chansts = (ioat_chan->completion_virt->low
					& IOAT_CHANSTS_DMA_TRANSFER_STATUS);
	if (chanerr) {
324
		dev_err(to_dev(ioat_chan),
325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368
			"chan%d, CHANSTS = 0x%08x CHANERR = 0x%04x, clearing\n",
			chan_num(ioat_chan), chansts, chanerr);
		writel(chanerr, ioat_chan->reg_base + IOAT_CHANERR_OFFSET);
	}

	/*
	 * whack it upside the head with a reset
	 * and wait for things to settle out.
	 * force the pending count to a really big negative
	 * to make sure no one forces an issue_pending
	 * while we're waiting.
	 */

	spin_lock_bh(&ioat_chan->desc_lock);
	ioat_chan->pending = INT_MIN;
	writeb(IOAT_CHANCMD_RESET,
	       ioat_chan->reg_base
	       + IOAT_CHANCMD_OFFSET(ioat_chan->device->version));
	spin_unlock_bh(&ioat_chan->desc_lock);

	/* schedule the 2nd half instead of sleeping a long time */
	schedule_delayed_work(&ioat_chan->work, RESET_DELAY);
}

/**
 * ioat_dma_chan_watchdog - watch for stuck channels
 */
static void ioat_dma_chan_watchdog(struct work_struct *work)
{
	struct ioatdma_device *device =
		container_of(work, struct ioatdma_device, work.work);
	struct ioat_dma_chan *ioat_chan;
	int i;

	union {
		u64 full;
		struct {
			u32 low;
			u32 high;
		};
	} completion_hw;
	unsigned long compl_desc_addr_hw;

	for (i = 0; i < device->common.chancnt; i++) {
369
		ioat_chan = ioat_chan_by_index(device, i);
370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458

		if (ioat_chan->device->version == IOAT_VER_1_2
			/* have we started processing anything yet */
		    && ioat_chan->last_completion
			/* have we completed any since last watchdog cycle? */
		    && (ioat_chan->last_completion ==
				ioat_chan->watchdog_completion)
			/* has TCP stuck on one cookie since last watchdog? */
		    && (ioat_chan->watchdog_tcp_cookie ==
				ioat_chan->watchdog_last_tcp_cookie)
		    && (ioat_chan->watchdog_tcp_cookie !=
				ioat_chan->completed_cookie)
			/* is there something in the chain to be processed? */
			/* CB1 chain always has at least the last one processed */
		    && (ioat_chan->used_desc.prev != ioat_chan->used_desc.next)
		    && ioat_chan->pending == 0) {

			/*
			 * check CHANSTS register for completed
			 * descriptor address.
			 * if it is different than completion writeback,
			 * it is not zero
			 * and it has changed since the last watchdog
			 *     we can assume that channel
			 *     is still working correctly
			 *     and the problem is in completion writeback.
			 *     update completion writeback
			 *     with actual CHANSTS value
			 * else
			 *     try resetting the channel
			 */

			completion_hw.low = readl(ioat_chan->reg_base +
				IOAT_CHANSTS_OFFSET_LOW(ioat_chan->device->version));
			completion_hw.high = readl(ioat_chan->reg_base +
				IOAT_CHANSTS_OFFSET_HIGH(ioat_chan->device->version));
#if (BITS_PER_LONG == 64)
			compl_desc_addr_hw =
				completion_hw.full
				& IOAT_CHANSTS_COMPLETED_DESCRIPTOR_ADDR;
#else
			compl_desc_addr_hw =
				completion_hw.low & IOAT_LOW_COMPLETION_MASK;
#endif

			if ((compl_desc_addr_hw != 0)
			   && (compl_desc_addr_hw != ioat_chan->watchdog_completion)
			   && (compl_desc_addr_hw != ioat_chan->last_compl_desc_addr_hw)) {
				ioat_chan->last_compl_desc_addr_hw = compl_desc_addr_hw;
				ioat_chan->completion_virt->low = completion_hw.low;
				ioat_chan->completion_virt->high = completion_hw.high;
			} else {
				ioat_dma_reset_channel(ioat_chan);
				ioat_chan->watchdog_completion = 0;
				ioat_chan->last_compl_desc_addr_hw = 0;
			}

		/*
		 * for version 2.0 if there are descriptors yet to be processed
		 * and the last completed hasn't changed since the last watchdog
		 *      if they haven't hit the pending level
		 *          issue the pending to push them through
		 *      else
		 *          try resetting the channel
		 */
		} else if (ioat_chan->device->version == IOAT_VER_2_0
		    && ioat_chan->used_desc.prev
		    && ioat_chan->last_completion
		    && ioat_chan->last_completion == ioat_chan->watchdog_completion) {

			if (ioat_chan->pending < ioat_pending_level)
				ioat2_dma_memcpy_issue_pending(&ioat_chan->common);
			else {
				ioat_dma_reset_channel(ioat_chan);
				ioat_chan->watchdog_completion = 0;
			}
		} else {
			ioat_chan->last_compl_desc_addr_hw = 0;
			ioat_chan->watchdog_completion
					= ioat_chan->last_completion;
		}

		ioat_chan->watchdog_last_tcp_cookie =
			ioat_chan->watchdog_tcp_cookie;
	}

	schedule_delayed_work(&device->work, WATCHDOG_DELAY);
}

459
static dma_cookie_t ioat1_tx_submit(struct dma_async_tx_descriptor *tx)
460 461
{
	struct ioat_dma_chan *ioat_chan = to_ioat_chan(tx->chan);
462 463 464
	struct ioat_desc_sw *first = tx_to_ioat_desc(tx);
	struct ioat_desc_sw *prev, *new;
	struct ioat_dma_descriptor *hw;
465
	dma_cookie_t cookie;
466 467 468 469
	LIST_HEAD(new_chain);
	u32 copy;
	size_t len;
	dma_addr_t src, dst;
470
	unsigned long orig_flags;
471 472 473 474 475 476
	unsigned int desc_count = 0;

	/* src and dest and len are stored in the initial descriptor */
	len = first->len;
	src = first->src;
	dst = first->dst;
477
	orig_flags = first->txd.flags;
478
	new = first;
479 480

	spin_lock_bh(&ioat_chan->desc_lock);
481 482 483
	prev = to_ioat_desc(ioat_chan->used_desc.prev);
	prefetch(prev->hw);
	do {
S
Shannon Nelson 已提交
484
		copy = min_t(size_t, len, ioat_chan->xfercap);
485

486
		async_tx_ack(&new->txd);
487 488 489 490 491 492 493 494 495 496

		hw = new->hw;
		hw->size = copy;
		hw->ctl = 0;
		hw->src_addr = src;
		hw->dst_addr = dst;
		hw->next = 0;

		/* chain together the physical address list for the HW */
		wmb();
497
		prev->hw->next = (u64) new->txd.phys;
498 499 500 501 502 503 504 505

		len -= copy;
		dst += copy;
		src += copy;

		list_add_tail(&new->node, &new_chain);
		desc_count++;
		prev = new;
506
	} while (len && (new = ioat1_dma_get_next_descriptor(ioat_chan)));
507

508
	if (!new) {
509
		dev_err(to_dev(ioat_chan), "tx submit failed\n");
510 511 512 513
		spin_unlock_bh(&ioat_chan->desc_lock);
		return -ENOMEM;
	}

514
	hw->ctl = IOAT_DMA_DESCRIPTOR_CTL_CP_STS;
515
	if (first->txd.callback) {
516 517 518
		hw->ctl |= IOAT_DMA_DESCRIPTOR_CTL_INT_GN;
		if (first != new) {
			/* move callback into to last desc */
519 520 521 522 523
			new->txd.callback = first->txd.callback;
			new->txd.callback_param
					= first->txd.callback_param;
			first->txd.callback = NULL;
			first->txd.callback_param = NULL;
524 525 526
		}
	}

527
	new->tx_cnt = desc_count;
528
	new->txd.flags = orig_flags; /* client is in control of this ack */
529 530 531 532 533 534 535 536

	/* store the original values for use in later cleanup */
	if (new != first) {
		new->src = first->src;
		new->dst = first->dst;
		new->len = first->len;
	}

537 538 539 540 541
	/* cookie incr and addition to used_list must be atomic */
	cookie = ioat_chan->common.cookie;
	cookie++;
	if (cookie < 0)
		cookie = 1;
542
	ioat_chan->common.cookie = new->txd.cookie = cookie;
543 544 545

	/* write address into NextDescriptor field of last desc in chain */
	to_ioat_desc(ioat_chan->used_desc.prev)->hw->next =
546
							first->txd.phys;
547
	list_splice_tail(&new_chain, &ioat_chan->used_desc);
548

549
	ioat_chan->dmacount += desc_count;
550
	ioat_chan->pending += desc_count;
551 552
	if (ioat_chan->pending >= ioat_pending_level)
		__ioat1_dma_memcpy_issue_pending(ioat_chan);
553 554
	spin_unlock_bh(&ioat_chan->desc_lock);

555 556 557 558 559 560 561 562 563 564 565 566 567
	return cookie;
}

static dma_cookie_t ioat2_tx_submit(struct dma_async_tx_descriptor *tx)
{
	struct ioat_dma_chan *ioat_chan = to_ioat_chan(tx->chan);
	struct ioat_desc_sw *first = tx_to_ioat_desc(tx);
	struct ioat_desc_sw *new;
	struct ioat_dma_descriptor *hw;
	dma_cookie_t cookie;
	u32 copy;
	size_t len;
	dma_addr_t src, dst;
568
	unsigned long orig_flags;
569 570 571 572 573 574
	unsigned int desc_count = 0;

	/* src and dest and len are stored in the initial descriptor */
	len = first->len;
	src = first->src;
	dst = first->dst;
575
	orig_flags = first->txd.flags;
576 577
	new = first;

S
Shannon Nelson 已提交
578 579 580 581
	/*
	 * ioat_chan->desc_lock is still in force in version 2 path
	 * it gets unlocked at end of this function
	 */
582
	do {
S
Shannon Nelson 已提交
583
		copy = min_t(size_t, len, ioat_chan->xfercap);
584

585
		async_tx_ack(&new->txd);
586 587 588 589 590 591 592 593 594 595 596 597 598

		hw = new->hw;
		hw->size = copy;
		hw->ctl = 0;
		hw->src_addr = src;
		hw->dst_addr = dst;

		len -= copy;
		dst += copy;
		src += copy;
		desc_count++;
	} while (len && (new = ioat2_dma_get_next_descriptor(ioat_chan)));

599
	if (!new) {
600
		dev_err(to_dev(ioat_chan), "tx submit failed\n");
601 602 603 604 605
		spin_unlock_bh(&ioat_chan->desc_lock);
		return -ENOMEM;
	}

	hw->ctl |= IOAT_DMA_DESCRIPTOR_CTL_CP_STS;
606
	if (first->txd.callback) {
607 608 609
		hw->ctl |= IOAT_DMA_DESCRIPTOR_CTL_INT_GN;
		if (first != new) {
			/* move callback into to last desc */
610 611 612 613 614
			new->txd.callback = first->txd.callback;
			new->txd.callback_param
					= first->txd.callback_param;
			first->txd.callback = NULL;
			first->txd.callback_param = NULL;
615 616 617 618
		}
	}

	new->tx_cnt = desc_count;
619
	new->txd.flags = orig_flags; /* client is in control of this ack */
620 621 622 623 624 625 626 627 628 629 630 631 632

	/* store the original values for use in later cleanup */
	if (new != first) {
		new->src = first->src;
		new->dst = first->dst;
		new->len = first->len;
	}

	/* cookie incr and addition to used_list must be atomic */
	cookie = ioat_chan->common.cookie;
	cookie++;
	if (cookie < 0)
		cookie = 1;
633
	ioat_chan->common.cookie = new->txd.cookie = cookie;
634 635 636 637 638 639

	ioat_chan->dmacount += desc_count;
	ioat_chan->pending += desc_count;
	if (ioat_chan->pending >= ioat_pending_level)
		__ioat2_dma_memcpy_issue_pending(ioat_chan);
	spin_unlock_bh(&ioat_chan->desc_lock);
S
Shannon Nelson 已提交
640

641 642 643
	return cookie;
}

644 645 646 647 648
/**
 * ioat_dma_alloc_descriptor - allocate and return a sw and hw descriptor pair
 * @ioat_chan: the channel supplying the memory pool for the descriptors
 * @flags: allocation flags
 */
649 650
static struct ioat_desc_sw *
ioat_dma_alloc_descriptor(struct ioat_dma_chan *ioat_chan, gfp_t flags)
651 652 653
{
	struct ioat_dma_descriptor *desc;
	struct ioat_desc_sw *desc_sw;
654
	struct ioatdma_device *ioatdma_device;
655 656
	dma_addr_t phys;

657 658
	ioatdma_device = to_ioatdma_device(ioat_chan->common.device);
	desc = pci_pool_alloc(ioatdma_device->dma_pool, flags, &phys);
659 660 661 662 663
	if (unlikely(!desc))
		return NULL;

	desc_sw = kzalloc(sizeof(*desc_sw), flags);
	if (unlikely(!desc_sw)) {
664
		pci_pool_free(ioatdma_device->dma_pool, desc, phys);
665 666 667 668
		return NULL;
	}

	memset(desc, 0, sizeof(*desc));
669
	dma_async_tx_descriptor_init(&desc_sw->txd, &ioat_chan->common);
670 671
	switch (ioat_chan->device->version) {
	case IOAT_VER_1_2:
672
		desc_sw->txd.tx_submit = ioat1_tx_submit;
673 674
		break;
	case IOAT_VER_2_0:
675
	case IOAT_VER_3_0:
676
		desc_sw->txd.tx_submit = ioat2_tx_submit;
677 678 679
		break;
	}

680
	desc_sw->hw = desc;
681
	desc_sw->txd.phys = phys;
682 683 684 685

	return desc_sw;
}

686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710
static int ioat_initial_desc_count = 256;
module_param(ioat_initial_desc_count, int, 0644);
MODULE_PARM_DESC(ioat_initial_desc_count,
		 "initial descriptors per channel (default: 256)");

/**
 * ioat2_dma_massage_chan_desc - link the descriptors into a circle
 * @ioat_chan: the channel to be massaged
 */
static void ioat2_dma_massage_chan_desc(struct ioat_dma_chan *ioat_chan)
{
	struct ioat_desc_sw *desc, *_desc;

	/* setup used_desc */
	ioat_chan->used_desc.next = ioat_chan->free_desc.next;
	ioat_chan->used_desc.prev = NULL;

	/* pull free_desc out of the circle so that every node is a hw
	 * descriptor, but leave it pointing to the list
	 */
	ioat_chan->free_desc.prev->next = ioat_chan->free_desc.next;
	ioat_chan->free_desc.next->prev = ioat_chan->free_desc.prev;

	/* circle link the hw descriptors */
	desc = to_ioat_desc(ioat_chan->free_desc.next);
711
	desc->hw->next = to_ioat_desc(desc->node.next)->txd.phys;
712
	list_for_each_entry_safe(desc, _desc, ioat_chan->free_desc.next, node) {
713
		desc->hw->next = to_ioat_desc(desc->node.next)->txd.phys;
714 715 716 717 718 719 720
	}
}

/**
 * ioat_dma_alloc_chan_resources - returns the number of allocated descriptors
 * @chan: the channel to be filled out
 */
721
static int ioat_dma_alloc_chan_resources(struct dma_chan *chan)
722 723
{
	struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
S
Shannon Nelson 已提交
724
	struct ioat_desc_sw *desc;
725 726 727 728 729
	u16 chanctrl;
	u32 chanerr;
	int i;
	LIST_HEAD(tmp_list);

730 731
	/* have we already been set up? */
	if (!list_empty(&ioat_chan->free_desc))
732
		return ioat_chan->desccount;
733

734
	/* Setup register to interrupt and write completion status on error */
735
	chanctrl = IOAT_CHANCTRL_ERR_INT_EN |
736 737
		IOAT_CHANCTRL_ANY_ERR_ABORT_EN |
		IOAT_CHANCTRL_ERR_COMPLETION_EN;
738
	writew(chanctrl, ioat_chan->reg_base + IOAT_CHANCTRL_OFFSET);
739

740
	chanerr = readl(ioat_chan->reg_base + IOAT_CHANERR_OFFSET);
741
	if (chanerr) {
742
		dev_err(to_dev(ioat_chan), "CHANERR = %x, clearing\n", chanerr);
743
		writel(chanerr, ioat_chan->reg_base + IOAT_CHANERR_OFFSET);
744 745 746
	}

	/* Allocate descriptors */
747
	for (i = 0; i < ioat_initial_desc_count; i++) {
748 749
		desc = ioat_dma_alloc_descriptor(ioat_chan, GFP_KERNEL);
		if (!desc) {
750
			dev_err(to_dev(ioat_chan),
751
				"Only %d initial descriptors\n", i);
752 753 754 755 756
			break;
		}
		list_add_tail(&desc->node, &tmp_list);
	}
	spin_lock_bh(&ioat_chan->desc_lock);
757
	ioat_chan->desccount = i;
758
	list_splice(&tmp_list, &ioat_chan->free_desc);
759 760
	if (ioat_chan->device->version != IOAT_VER_1_2)
		ioat2_dma_massage_chan_desc(ioat_chan);
761 762 763 764 765 766
	spin_unlock_bh(&ioat_chan->desc_lock);

	/* allocate a completion writeback area */
	/* doing 2 32bit writes to mmio since 1 64b write doesn't work */
	ioat_chan->completion_virt =
		pci_pool_alloc(ioat_chan->device->completion_pool,
767 768
			       GFP_KERNEL,
			       &ioat_chan->completion_addr);
769 770
	memset(ioat_chan->completion_virt, 0,
	       sizeof(*ioat_chan->completion_virt));
771 772 773 774
	writel(((u64) ioat_chan->completion_addr) & 0x00000000FFFFFFFF,
	       ioat_chan->reg_base + IOAT_CHANCMP_OFFSET_LOW);
	writel(((u64) ioat_chan->completion_addr) >> 32,
	       ioat_chan->reg_base + IOAT_CHANCMP_OFFSET_HIGH);
775

776
	tasklet_enable(&ioat_chan->cleanup_task);
777 778
	ioat_dma_start_null_desc(ioat_chan);  /* give chain to dma device */
	return ioat_chan->desccount;
779 780
}

781 782 783 784
/**
 * ioat_dma_free_chan_resources - release all the descriptors
 * @chan: the channel to be cleaned
 */
785 786 787
static void ioat_dma_free_chan_resources(struct dma_chan *chan)
{
	struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
788
	struct ioatdma_device *ioatdma_device = to_ioatdma_device(chan->device);
789 790 791
	struct ioat_desc_sw *desc, *_desc;
	int in_use_descs = 0;

792 793 794 795 796 797
	/* Before freeing channel resources first check
	 * if they have been previously allocated for this channel.
	 */
	if (ioat_chan->desccount == 0)
		return;

798
	tasklet_disable(&ioat_chan->cleanup_task);
799 800
	ioat_dma_memcpy_cleanup(ioat_chan);

801 802 803
	/* Delay 100ms after reset to allow internal DMA logic to quiesce
	 * before removing DMA descriptor resources.
	 */
804 805 806
	writeb(IOAT_CHANCMD_RESET,
	       ioat_chan->reg_base
			+ IOAT_CHANCMD_OFFSET(ioat_chan->device->version));
807
	mdelay(100);
808 809

	spin_lock_bh(&ioat_chan->desc_lock);
810 811 812 813 814 815 816
	switch (ioat_chan->device->version) {
	case IOAT_VER_1_2:
		list_for_each_entry_safe(desc, _desc,
					 &ioat_chan->used_desc, node) {
			in_use_descs++;
			list_del(&desc->node);
			pci_pool_free(ioatdma_device->dma_pool, desc->hw,
817
				      desc->txd.phys);
818 819 820 821 822 823
			kfree(desc);
		}
		list_for_each_entry_safe(desc, _desc,
					 &ioat_chan->free_desc, node) {
			list_del(&desc->node);
			pci_pool_free(ioatdma_device->dma_pool, desc->hw,
824
				      desc->txd.phys);
825 826 827 828
			kfree(desc);
		}
		break;
	case IOAT_VER_2_0:
829
	case IOAT_VER_3_0:
830 831 832 833
		list_for_each_entry_safe(desc, _desc,
					 ioat_chan->free_desc.next, node) {
			list_del(&desc->node);
			pci_pool_free(ioatdma_device->dma_pool, desc->hw,
834
				      desc->txd.phys);
835 836 837
			kfree(desc);
		}
		desc = to_ioat_desc(ioat_chan->free_desc.next);
838
		pci_pool_free(ioatdma_device->dma_pool, desc->hw,
839
			      desc->txd.phys);
840
		kfree(desc);
841 842 843
		INIT_LIST_HEAD(&ioat_chan->free_desc);
		INIT_LIST_HEAD(&ioat_chan->used_desc);
		break;
844 845 846
	}
	spin_unlock_bh(&ioat_chan->desc_lock);

847
	pci_pool_free(ioatdma_device->completion_pool,
848 849
		      ioat_chan->completion_virt,
		      ioat_chan->completion_addr);
850 851 852

	/* one is ok since we left it on there on purpose */
	if (in_use_descs > 1)
853
		dev_err(to_dev(ioat_chan), "Freeing %d in use descriptors!\n",
854 855 856
			in_use_descs - 1);

	ioat_chan->last_completion = ioat_chan->completion_addr = 0;
857
	ioat_chan->pending = 0;
858
	ioat_chan->dmacount = 0;
859
	ioat_chan->desccount = 0;
860 861 862 863
	ioat_chan->watchdog_completion = 0;
	ioat_chan->last_compl_desc_addr_hw = 0;
	ioat_chan->watchdog_tcp_cookie =
		ioat_chan->watchdog_last_tcp_cookie = 0;
864
}
865

866 867 868 869 870 871 872 873
/**
 * ioat_dma_get_next_descriptor - return the next available descriptor
 * @ioat_chan: IOAT DMA channel handle
 *
 * Gets the next descriptor from the chain, and must be called with the
 * channel's desc_lock held.  Allocates more descriptors if the channel
 * has run out.
 */
874
static struct ioat_desc_sw *
875
ioat1_dma_get_next_descriptor(struct ioat_dma_chan *ioat_chan)
876
{
S
Shannon Nelson 已提交
877
	struct ioat_desc_sw *new;
878 879 880 881 882 883 884

	if (!list_empty(&ioat_chan->free_desc)) {
		new = to_ioat_desc(ioat_chan->free_desc.next);
		list_del(&new->node);
	} else {
		/* try to get another desc */
		new = ioat_dma_alloc_descriptor(ioat_chan, GFP_ATOMIC);
S
Shannon Nelson 已提交
885
		if (!new) {
886
			dev_err(to_dev(ioat_chan), "alloc failed\n");
S
Shannon Nelson 已提交
887 888
			return NULL;
		}
889 890 891 892
	}

	prefetch(new->hw);
	return new;
893 894
}

895 896 897
static struct ioat_desc_sw *
ioat2_dma_get_next_descriptor(struct ioat_dma_chan *ioat_chan)
{
S
Shannon Nelson 已提交
898
	struct ioat_desc_sw *new;
899 900 901 902 903 904 905 906 907 908 909 910 911

	/*
	 * used.prev points to where to start processing
	 * used.next points to next free descriptor
	 * if used.prev == NULL, there are none waiting to be processed
	 * if used.next == used.prev.prev, there is only one free descriptor,
	 *      and we need to use it to as a noop descriptor before
	 *      linking in a new set of descriptors, since the device
	 *      has probably already read the pointer to it
	 */
	if (ioat_chan->used_desc.prev &&
	    ioat_chan->used_desc.next == ioat_chan->used_desc.prev->prev) {

S
Shannon Nelson 已提交
912 913
		struct ioat_desc_sw *desc;
		struct ioat_desc_sw *noop_desc;
914 915 916 917
		int i;

		/* set up the noop descriptor */
		noop_desc = to_ioat_desc(ioat_chan->used_desc.next);
918 919
		/* set size to non-zero value (channel returns error when size is 0) */
		noop_desc->hw->size = NULL_DESC_BUFFER_SIZE;
920 921 922 923 924 925 926 927
		noop_desc->hw->ctl = IOAT_DMA_DESCRIPTOR_NUL;
		noop_desc->hw->src_addr = 0;
		noop_desc->hw->dst_addr = 0;

		ioat_chan->used_desc.next = ioat_chan->used_desc.next->next;
		ioat_chan->pending++;
		ioat_chan->dmacount++;

S
Shannon Nelson 已提交
928
		/* try to get a few more descriptors */
929 930
		for (i = 16; i; i--) {
			desc = ioat_dma_alloc_descriptor(ioat_chan, GFP_ATOMIC);
S
Shannon Nelson 已提交
931
			if (!desc) {
932
				dev_err(to_dev(ioat_chan), "alloc failed\n");
S
Shannon Nelson 已提交
933 934
				break;
			}
935 936 937
			list_add_tail(&desc->node, ioat_chan->used_desc.next);

			desc->hw->next
938
				= to_ioat_desc(desc->node.next)->txd.phys;
939
			to_ioat_desc(desc->node.prev)->hw->next
940
				= desc->txd.phys;
941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956
			ioat_chan->desccount++;
		}

		ioat_chan->used_desc.next = noop_desc->node.next;
	}
	new = to_ioat_desc(ioat_chan->used_desc.next);
	prefetch(new);
	ioat_chan->used_desc.next = new->node.next;

	if (ioat_chan->used_desc.prev == NULL)
		ioat_chan->used_desc.prev = &new->node;

	prefetch(new->hw);
	return new;
}

957 958
static struct ioat_desc_sw *
ioat_dma_get_next_descriptor(struct ioat_dma_chan *ioat_chan)
959 960 961 962 963 964 965 966
{
	if (!ioat_chan)
		return NULL;

	switch (ioat_chan->device->version) {
	case IOAT_VER_1_2:
		return ioat1_dma_get_next_descriptor(ioat_chan);
	case IOAT_VER_2_0:
967
	case IOAT_VER_3_0:
968 969 970 971 972
		return ioat2_dma_get_next_descriptor(ioat_chan);
	}
	return NULL;
}

973 974 975
static struct dma_async_tx_descriptor *
ioat1_dma_prep_memcpy(struct dma_chan *chan, dma_addr_t dma_dest,
		      dma_addr_t dma_src, size_t len, unsigned long flags)
976
{
977
	struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
978
	struct ioat_desc_sw *new;
979 980

	spin_lock_bh(&ioat_chan->desc_lock);
981
	new = ioat_dma_get_next_descriptor(ioat_chan);
982 983
	spin_unlock_bh(&ioat_chan->desc_lock);

S
Shannon Nelson 已提交
984 985
	if (new) {
		new->len = len;
986 987
		new->dst = dma_dest;
		new->src = dma_src;
988 989
		new->txd.flags = flags;
		return &new->txd;
990
	} else {
991
		dev_err(to_dev(ioat_chan),
992 993
			"chan%d - get_next_desc failed: %d descs waiting, %d total desc\n",
			chan_num(ioat_chan), ioat_chan->dmacount, ioat_chan->desccount);
S
Shannon Nelson 已提交
994
		return NULL;
995
	}
996 997
}

998 999 1000
static struct dma_async_tx_descriptor *
ioat2_dma_prep_memcpy(struct dma_chan *chan, dma_addr_t dma_dest,
		      dma_addr_t dma_src, size_t len, unsigned long flags)
1001 1002 1003 1004 1005 1006 1007
{
	struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
	struct ioat_desc_sw *new;

	spin_lock_bh(&ioat_chan->desc_lock);
	new = ioat2_dma_get_next_descriptor(ioat_chan);

S
Shannon Nelson 已提交
1008 1009 1010 1011
	/*
	 * leave ioat_chan->desc_lock set in ioat 2 path
	 * it will get unlocked at end of tx_submit
	 */
1012

S
Shannon Nelson 已提交
1013 1014
	if (new) {
		new->len = len;
1015 1016
		new->dst = dma_dest;
		new->src = dma_src;
1017 1018
		new->txd.flags = flags;
		return &new->txd;
1019 1020
	} else {
		spin_unlock_bh(&ioat_chan->desc_lock);
1021
		dev_err(to_dev(ioat_chan),
1022 1023
			"chan%d - get_next_desc failed: %d descs waiting, %d total desc\n",
			chan_num(ioat_chan), ioat_chan->dmacount, ioat_chan->desccount);
S
Shannon Nelson 已提交
1024
		return NULL;
1025
	}
1026 1027
}

1028 1029 1030 1031 1032 1033 1034 1035
static void ioat_dma_cleanup_tasklet(unsigned long data)
{
	struct ioat_dma_chan *chan = (void *)data;
	ioat_dma_memcpy_cleanup(chan);
	writew(IOAT_CHANCTRL_INT_DISABLE,
	       chan->reg_base + IOAT_CHANCTRL_OFFSET);
}

1036 1037 1038
static void
ioat_dma_unmap(struct ioat_dma_chan *ioat_chan, struct ioat_desc_sw *desc)
{
1039 1040
	if (!(desc->txd.flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
		if (desc->txd.flags & DMA_COMPL_DEST_UNMAP_SINGLE)
1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051
			pci_unmap_single(ioat_chan->device->pdev,
					 pci_unmap_addr(desc, dst),
					 pci_unmap_len(desc, len),
					 PCI_DMA_FROMDEVICE);
		else
			pci_unmap_page(ioat_chan->device->pdev,
				       pci_unmap_addr(desc, dst),
				       pci_unmap_len(desc, len),
				       PCI_DMA_FROMDEVICE);
	}

1052 1053
	if (!(desc->txd.flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
		if (desc->txd.flags & DMA_COMPL_SRC_UNMAP_SINGLE)
1054 1055 1056 1057 1058 1059 1060 1061 1062 1063
			pci_unmap_single(ioat_chan->device->pdev,
					 pci_unmap_addr(desc, src),
					 pci_unmap_len(desc, len),
					 PCI_DMA_TODEVICE);
		else
			pci_unmap_page(ioat_chan->device->pdev,
				       pci_unmap_addr(desc, src),
				       pci_unmap_len(desc, len),
				       PCI_DMA_TODEVICE);
	}
1064 1065
}

1066 1067 1068 1069
/**
 * ioat_dma_memcpy_cleanup - cleanup up finished descriptors
 * @chan: ioat channel to be cleaned up
 */
1070
static void ioat_dma_memcpy_cleanup(struct ioat_dma_chan *ioat_chan)
1071 1072 1073 1074
{
	unsigned long phys_complete;
	struct ioat_desc_sw *desc, *_desc;
	dma_cookie_t cookie = 0;
1075 1076
	unsigned long desc_phys;
	struct ioat_desc_sw *latest_desc;
1077
	struct dma_async_tx_descriptor *tx;
1078

1079
	prefetch(ioat_chan->completion_virt);
1080

1081
	if (!spin_trylock_bh(&ioat_chan->cleanup_lock))
1082 1083 1084 1085 1086 1087 1088 1089 1090
		return;

	/* The completion writeback can happen at any time,
	   so reads by the driver need to be atomic operations
	   The descriptor physical addresses are limited to 32-bits
	   when the CPU can only do a 32-bit mov */

#if (BITS_PER_LONG == 64)
	phys_complete =
1091 1092
		ioat_chan->completion_virt->full
		& IOAT_CHANSTS_COMPLETED_DESCRIPTOR_ADDR;
1093
#else
1094 1095
	phys_complete =
		ioat_chan->completion_virt->low & IOAT_LOW_COMPLETION_MASK;
1096 1097
#endif

1098 1099
	if ((ioat_chan->completion_virt->full
		& IOAT_CHANSTS_DMA_TRANSFER_STATUS) ==
1100
				IOAT_CHANSTS_DMA_TRANSFER_STATUS_HALTED) {
1101
		dev_err(to_dev(ioat_chan), "Channel halted, chanerr = %x\n",
1102
			readl(ioat_chan->reg_base + IOAT_CHANERR_OFFSET));
1103 1104 1105 1106

		/* TODO do something to salvage the situation */
	}

1107
	if (phys_complete == ioat_chan->last_completion) {
1108
		spin_unlock_bh(&ioat_chan->cleanup_lock);
1109 1110 1111 1112
		/*
		 * perhaps we're stuck so hard that the watchdog can't go off?
		 * try to catch it after 2 seconds
		 */
1113 1114 1115 1116 1117 1118
		if (ioat_chan->device->version != IOAT_VER_3_0) {
			if (time_after(jiffies,
				       ioat_chan->last_completion_time + HZ*WATCHDOG_DELAY)) {
				ioat_dma_chan_watchdog(&(ioat_chan->device->work.work));
				ioat_chan->last_completion_time = jiffies;
			}
1119
		}
1120 1121
		return;
	}
1122
	ioat_chan->last_completion_time = jiffies;
1123

1124
	cookie = 0;
1125 1126 1127 1128 1129
	if (!spin_trylock_bh(&ioat_chan->desc_lock)) {
		spin_unlock_bh(&ioat_chan->cleanup_lock);
		return;
	}

1130 1131 1132 1133
	switch (ioat_chan->device->version) {
	case IOAT_VER_1_2:
		list_for_each_entry_safe(desc, _desc,
					 &ioat_chan->used_desc, node) {
1134
			tx = &desc->txd;
1135
			/*
1136 1137 1138
			 * Incoming DMA requests may use multiple descriptors,
			 * due to exceeding xfercap, perhaps. If so, only the
			 * last one will have a cookie, and require unmapping.
1139
			 */
1140 1141
			if (tx->cookie) {
				cookie = tx->cookie;
1142
				ioat_dma_unmap(ioat_chan, desc);
1143 1144 1145
				if (tx->callback) {
					tx->callback(tx->callback_param);
					tx->callback = NULL;
1146
				}
1147
			}
1148

1149
			if (tx->phys != phys_complete) {
1150 1151 1152 1153
				/*
				 * a completed entry, but not the last, so clean
				 * up if the client is done with the descriptor
				 */
1154
				if (async_tx_test_ack(tx)) {
E
Eric Sesterhenn 已提交
1155 1156
					list_move_tail(&desc->node,
						       &ioat_chan->free_desc);
1157
				} else
1158
					tx->cookie = 0;
1159 1160 1161 1162 1163 1164
			} else {
				/*
				 * last used desc. Do not remove, so we can
				 * append from it, but don't look at it next
				 * time, either
				 */
1165
				tx->cookie = 0;
1166

1167 1168 1169 1170 1171 1172
				/* TODO check status bits? */
				break;
			}
		}
		break;
	case IOAT_VER_2_0:
1173
	case IOAT_VER_3_0:
1174 1175
		/* has some other thread has already cleaned up? */
		if (ioat_chan->used_desc.prev == NULL)
1176
			break;
1177 1178 1179

		/* work backwards to find latest finished desc */
		desc = to_ioat_desc(ioat_chan->used_desc.next);
1180
		tx = &desc->txd;
1181 1182 1183
		latest_desc = NULL;
		do {
			desc = to_ioat_desc(desc->node.prev);
1184
			desc_phys = (unsigned long)tx->phys
1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197
				       & IOAT_CHANSTS_COMPLETED_DESCRIPTOR_ADDR;
			if (desc_phys == phys_complete) {
				latest_desc = desc;
				break;
			}
		} while (&desc->node != ioat_chan->used_desc.prev);

		if (latest_desc != NULL) {
			/* work forwards to clear finished descriptors */
			for (desc = to_ioat_desc(ioat_chan->used_desc.prev);
			     &desc->node != latest_desc->node.next &&
			     &desc->node != ioat_chan->used_desc.next;
			     desc = to_ioat_desc(desc->node.next)) {
1198 1199 1200
				if (tx->cookie) {
					cookie = tx->cookie;
					tx->cookie = 0;
1201
					ioat_dma_unmap(ioat_chan, desc);
1202 1203 1204
					if (tx->callback) {
						tx->callback(tx->callback_param);
						tx->callback = NULL;
1205 1206 1207 1208 1209 1210 1211 1212 1213
					}
				}
			}

			/* move used.prev up beyond those that are finished */
			if (&desc->node == ioat_chan->used_desc.next)
				ioat_chan->used_desc.prev = NULL;
			else
				ioat_chan->used_desc.prev = &desc->node;
1214
		}
1215
		break;
1216 1217
	}

1218
	spin_unlock_bh(&ioat_chan->desc_lock);
1219

1220
	ioat_chan->last_completion = phys_complete;
1221
	if (cookie != 0)
1222
		ioat_chan->completed_cookie = cookie;
1223

1224
	spin_unlock_bh(&ioat_chan->cleanup_lock);
1225 1226 1227 1228 1229 1230
}

/**
 * ioat_dma_is_complete - poll the status of a IOAT DMA transaction
 * @chan: IOAT DMA channel handle
 * @cookie: DMA transaction identifier
1231 1232
 * @done: if not %NULL, updated with last completed transaction
 * @used: if not %NULL, updated with last used transaction
1233
 */
1234 1235 1236
static enum dma_status
ioat_dma_is_complete(struct dma_chan *chan, dma_cookie_t cookie,
		     dma_cookie_t *done, dma_cookie_t *used)
1237 1238 1239 1240 1241 1242 1243 1244
{
	struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
	dma_cookie_t last_used;
	dma_cookie_t last_complete;
	enum dma_status ret;

	last_used = chan->cookie;
	last_complete = ioat_chan->completed_cookie;
1245
	ioat_chan->watchdog_tcp_cookie = cookie;
1246 1247

	if (done)
1248
		*done = last_complete;
1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261
	if (used)
		*used = last_used;

	ret = dma_async_is_complete(cookie, last_complete, last_used);
	if (ret == DMA_SUCCESS)
		return ret;

	ioat_dma_memcpy_cleanup(ioat_chan);

	last_used = chan->cookie;
	last_complete = ioat_chan->completed_cookie;

	if (done)
1262
		*done = last_complete;
1263 1264 1265 1266 1267 1268
	if (used)
		*used = last_used;

	return dma_async_is_complete(cookie, last_complete, last_used);
}

1269
static void ioat_dma_start_null_desc(struct ioat_dma_chan *ioat_chan)
1270 1271 1272 1273 1274
{
	struct ioat_desc_sw *desc;

	spin_lock_bh(&ioat_chan->desc_lock);

1275
	desc = ioat_dma_get_next_descriptor(ioat_chan);
1276 1277

	if (!desc) {
1278
		dev_err(to_dev(ioat_chan),
1279 1280 1281 1282 1283
			"Unable to start null desc - get next desc failed\n");
		spin_unlock_bh(&ioat_chan->desc_lock);
		return;
	}

1284 1285 1286
	desc->hw->ctl = IOAT_DMA_DESCRIPTOR_NUL
				| IOAT_DMA_DESCRIPTOR_CTL_INT_GN
				| IOAT_DMA_DESCRIPTOR_CTL_CP_STS;
1287 1288
	/* set size to non-zero value (channel returns error when size is 0) */
	desc->hw->size = NULL_DESC_BUFFER_SIZE;
1289 1290
	desc->hw->src_addr = 0;
	desc->hw->dst_addr = 0;
1291
	async_tx_ack(&desc->txd);
1292 1293 1294 1295 1296
	switch (ioat_chan->device->version) {
	case IOAT_VER_1_2:
		desc->hw->next = 0;
		list_add_tail(&desc->node, &ioat_chan->used_desc);

1297
		writel(((u64) desc->txd.phys) & 0x00000000FFFFFFFF,
1298
		       ioat_chan->reg_base + IOAT1_CHAINADDR_OFFSET_LOW);
1299
		writel(((u64) desc->txd.phys) >> 32,
1300 1301 1302 1303 1304 1305
		       ioat_chan->reg_base + IOAT1_CHAINADDR_OFFSET_HIGH);

		writeb(IOAT_CHANCMD_START, ioat_chan->reg_base
			+ IOAT_CHANCMD_OFFSET(ioat_chan->device->version));
		break;
	case IOAT_VER_2_0:
1306
	case IOAT_VER_3_0:
1307
		writel(((u64) desc->txd.phys) & 0x00000000FFFFFFFF,
1308
		       ioat_chan->reg_base + IOAT2_CHAINADDR_OFFSET_LOW);
1309
		writel(((u64) desc->txd.phys) >> 32,
1310 1311 1312 1313 1314 1315
		       ioat_chan->reg_base + IOAT2_CHAINADDR_OFFSET_HIGH);

		ioat_chan->dmacount++;
		__ioat2_dma_memcpy_issue_pending(ioat_chan);
		break;
	}
1316 1317 1318 1319 1320 1321 1322 1323
	spin_unlock_bh(&ioat_chan->desc_lock);
}

/*
 * Perform a IOAT transaction to verify the HW works.
 */
#define IOAT_TEST_SIZE 2000

1324 1325
static void ioat_dma_test_callback(void *dma_async_param)
{
1326 1327 1328
	struct completion *cmp = dma_async_param;

	complete(cmp);
1329 1330
}

1331 1332 1333 1334 1335
/**
 * ioat_dma_self_test - Perform a IOAT transaction to verify the HW works.
 * @device: device to be tested
 */
static int ioat_dma_self_test(struct ioatdma_device *device)
1336 1337 1338 1339
{
	int i;
	u8 *src;
	u8 *dest;
1340 1341
	struct dma_device *dma = &device->common;
	struct device *dev = &device->pdev->dev;
1342
	struct dma_chan *dma_chan;
S
Shannon Nelson 已提交
1343
	struct dma_async_tx_descriptor *tx;
1344
	dma_addr_t dma_dest, dma_src;
1345 1346
	dma_cookie_t cookie;
	int err = 0;
1347
	struct completion cmp;
1348
	unsigned long tmo;
1349
	unsigned long flags;
1350

1351
	src = kzalloc(sizeof(u8) * IOAT_TEST_SIZE, GFP_KERNEL);
1352 1353
	if (!src)
		return -ENOMEM;
1354
	dest = kzalloc(sizeof(u8) * IOAT_TEST_SIZE, GFP_KERNEL);
1355 1356 1357 1358 1359 1360 1361 1362 1363 1364
	if (!dest) {
		kfree(src);
		return -ENOMEM;
	}

	/* Fill in src buffer */
	for (i = 0; i < IOAT_TEST_SIZE; i++)
		src[i] = (u8)i;

	/* Start copy, using first DMA channel */
1365
	dma_chan = container_of(dma->channels.next, struct dma_chan,
1366
				device_node);
1367 1368
	if (dma->device_alloc_chan_resources(dma_chan) < 1) {
		dev_err(dev, "selftest cannot allocate chan resource\n");
1369 1370 1371 1372
		err = -ENODEV;
		goto out;
	}

1373 1374
	dma_src = dma_map_single(dev, src, IOAT_TEST_SIZE, DMA_TO_DEVICE);
	dma_dest = dma_map_single(dev, dest, IOAT_TEST_SIZE, DMA_FROM_DEVICE);
1375
	flags = DMA_COMPL_SRC_UNMAP_SINGLE | DMA_COMPL_DEST_UNMAP_SINGLE;
1376
	tx = device->common.device_prep_dma_memcpy(dma_chan, dma_dest, dma_src,
1377
						   IOAT_TEST_SIZE, flags);
1378
	if (!tx) {
1379
		dev_err(dev, "Self-test prep failed, disabling\n");
1380 1381 1382 1383
		err = -ENODEV;
		goto free_resources;
	}

1384
	async_tx_ack(tx);
1385
	init_completion(&cmp);
1386
	tx->callback = ioat_dma_test_callback;
1387
	tx->callback_param = &cmp;
1388
	cookie = tx->tx_submit(tx);
1389
	if (cookie < 0) {
1390
		dev_err(dev, "Self-test setup failed, disabling\n");
1391 1392 1393
		err = -ENODEV;
		goto free_resources;
	}
1394
	dma->device_issue_pending(dma_chan);
D
Dan Williams 已提交
1395

1396
	tmo = wait_for_completion_timeout(&cmp, msecs_to_jiffies(3000));
1397

1398
	if (tmo == 0 ||
1399
	    dma->device_is_tx_complete(dma_chan, cookie, NULL, NULL)
1400
					!= DMA_SUCCESS) {
1401
		dev_err(dev, "Self-test copy timed out, disabling\n");
1402 1403 1404 1405
		err = -ENODEV;
		goto free_resources;
	}
	if (memcmp(src, dest, IOAT_TEST_SIZE)) {
1406
		dev_err(dev, "Self-test copy failed compare, disabling\n");
1407 1408 1409 1410 1411
		err = -ENODEV;
		goto free_resources;
	}

free_resources:
1412
	dma->device_free_chan_resources(dma_chan);
1413 1414 1415 1416 1417 1418
out:
	kfree(src);
	kfree(dest);
	return err;
}

1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432
static char ioat_interrupt_style[32] = "msix";
module_param_string(ioat_interrupt_style, ioat_interrupt_style,
		    sizeof(ioat_interrupt_style), 0644);
MODULE_PARM_DESC(ioat_interrupt_style,
		 "set ioat interrupt style: msix (default), "
		 "msix-single-vector, msi, intx)");

/**
 * ioat_dma_setup_interrupts - setup interrupt handler
 * @device: ioat device
 */
static int ioat_dma_setup_interrupts(struct ioatdma_device *device)
{
	struct ioat_dma_chan *ioat_chan;
1433 1434 1435 1436 1437
	struct pci_dev *pdev = device->pdev;
	struct device *dev = &pdev->dev;
	struct msix_entry *msix;
	int i, j, msixcnt;
	int err = -EINVAL;
1438 1439 1440 1441 1442 1443 1444 1445 1446 1447
	u8 intrctrl = 0;

	if (!strcmp(ioat_interrupt_style, "msix"))
		goto msix;
	if (!strcmp(ioat_interrupt_style, "msix-single-vector"))
		goto msix_single_vector;
	if (!strcmp(ioat_interrupt_style, "msi"))
		goto msi;
	if (!strcmp(ioat_interrupt_style, "intx"))
		goto intx;
1448
	dev_err(dev, "invalid ioat_interrupt_style %s\n", ioat_interrupt_style);
1449
	goto err_no_irq;
1450 1451 1452 1453 1454 1455 1456

msix:
	/* The number of MSI-X vectors should equal the number of channels */
	msixcnt = device->common.chancnt;
	for (i = 0; i < msixcnt; i++)
		device->msix_entries[i].entry = i;

1457
	err = pci_enable_msix(pdev, device->msix_entries, msixcnt);
1458 1459 1460 1461 1462 1463
	if (err < 0)
		goto msi;
	if (err > 0)
		goto msix_single_vector;

	for (i = 0; i < msixcnt; i++) {
1464
		msix = &device->msix_entries[i];
1465
		ioat_chan = ioat_chan_by_index(device, i);
1466 1467 1468
		err = devm_request_irq(dev, msix->vector,
				       ioat_dma_do_interrupt_msix, 0,
				       "ioat-msix", ioat_chan);
1469 1470
		if (err) {
			for (j = 0; j < i; j++) {
1471
				msix = &device->msix_entries[j];
1472
				ioat_chan = ioat_chan_by_index(device, j);
1473
				devm_free_irq(dev, msix->vector, ioat_chan);
1474 1475 1476 1477 1478 1479 1480 1481
			}
			goto msix_single_vector;
		}
	}
	intrctrl |= IOAT_INTRCTRL_MSIX_VECTOR_CONTROL;
	goto done;

msix_single_vector:
1482 1483 1484
	msix = &device->msix_entries[0];
	msix->entry = 0;
	err = pci_enable_msix(pdev, device->msix_entries, 1);
1485 1486 1487
	if (err)
		goto msi;

1488 1489
	err = devm_request_irq(dev, msix->vector, ioat_dma_do_interrupt, 0,
			       "ioat-msix", device);
1490
	if (err) {
1491
		pci_disable_msix(pdev);
1492 1493 1494 1495 1496
		goto msi;
	}
	goto done;

msi:
1497
	err = pci_enable_msi(pdev);
1498 1499 1500
	if (err)
		goto intx;

1501 1502
	err = devm_request_irq(dev, pdev->irq, ioat_dma_do_interrupt, 0,
			       "ioat-msi", device);
1503
	if (err) {
1504
		pci_disable_msi(pdev);
1505 1506 1507 1508 1509 1510 1511
		goto intx;
	}
	/*
	 * CB 1.2 devices need a bit set in configuration space to enable MSI
	 */
	if (device->version == IOAT_VER_1_2) {
		u32 dmactrl;
1512
		pci_read_config_dword(pdev, IOAT_PCI_DMACTRL_OFFSET, &dmactrl);
1513
		dmactrl |= IOAT_PCI_DMACTRL_MSI_EN;
1514
		pci_write_config_dword(pdev, IOAT_PCI_DMACTRL_OFFSET, dmactrl);
1515 1516 1517 1518
	}
	goto done;

intx:
1519 1520
	err = devm_request_irq(dev, pdev->irq, ioat_dma_do_interrupt,
			       IRQF_SHARED, "ioat-intx", device);
1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531
	if (err)
		goto err_no_irq;

done:
	intrctrl |= IOAT_INTRCTRL_MASTER_INT_EN;
	writeb(intrctrl, device->reg_base + IOAT_INTRCTRL_OFFSET);
	return 0;

err_no_irq:
	/* Disable all interrupt generation */
	writeb(0, device->reg_base + IOAT_INTRCTRL_OFFSET);
1532 1533
	dev_err(dev, "no usable interrupts\n");
	return err;
1534 1535
}

1536
static void ioat_disable_interrupts(struct ioatdma_device *device)
1537 1538 1539 1540 1541
{
	/* Disable all interrupt generation */
	writeb(0, device->reg_base + IOAT_INTRCTRL_OFFSET);
}

1542 1543
struct ioatdma_device *
ioat_dma_probe(struct pci_dev *pdev, void __iomem *iobase)
1544 1545
{
	int err;
1546
	struct device *dev = &pdev->dev;
1547
	struct ioatdma_device *device;
1548
	struct dma_device *dma;
1549

1550 1551
	device = devm_kzalloc(dev, sizeof(*device), GFP_KERNEL);
	if (!device)
1552
		err = -ENOMEM;
1553 1554 1555
	device->pdev = pdev;
	device->reg_base = iobase;
	device->version = readb(device->reg_base + IOAT_VER_OFFSET);
1556
	dma = &device->common;
1557 1558 1559

	/* DMA coherent memory pool for DMA descriptor allocations */
	device->dma_pool = pci_pool_create("dma_desc_pool", pdev,
1560 1561
					   sizeof(struct ioat_dma_descriptor),
					   64, 0);
1562 1563 1564 1565 1566
	if (!device->dma_pool) {
		err = -ENOMEM;
		goto err_dma_pool;
	}

1567 1568 1569
	device->completion_pool = pci_pool_create("completion_pool", pdev,
						  sizeof(u64), SMP_CACHE_BYTES,
						  SMP_CACHE_BYTES);
1570 1571 1572 1573 1574
	if (!device->completion_pool) {
		err = -ENOMEM;
		goto err_completion_pool;
	}

1575
	INIT_LIST_HEAD(&dma->channels);
1576
	ioat_dma_enumerate_channels(device);
1577

1578 1579 1580
	dma->device_alloc_chan_resources = ioat_dma_alloc_chan_resources;
	dma->device_free_chan_resources = ioat_dma_free_chan_resources;
	dma->dev = &pdev->dev;
1581

1582 1583
	dma_cap_set(DMA_MEMCPY, dma->cap_mask);
	dma->device_is_tx_complete = ioat_dma_is_complete;
1584 1585
	switch (device->version) {
	case IOAT_VER_1_2:
1586 1587
		dma->device_prep_dma_memcpy = ioat1_dma_prep_memcpy;
		dma->device_issue_pending = ioat1_dma_memcpy_issue_pending;
1588 1589
		break;
	case IOAT_VER_2_0:
1590
	case IOAT_VER_3_0:
1591 1592
		dma->device_prep_dma_memcpy = ioat2_dma_prep_memcpy;
		dma->device_issue_pending = ioat2_dma_memcpy_issue_pending;
1593 1594 1595
		break;
	}

1596
	dev_err(dev, "Intel(R) I/OAT DMA Engine found,"
1597
		" %d channels, device version 0x%02x, driver version %s\n",
1598
		dma->chancnt, device->version, IOAT_DMA_VERSION);
1599

1600
	if (!dma->chancnt) {
1601
		dev_err(dev, "Intel(R) I/OAT DMA Engine problem found: "
1602 1603 1604 1605
			"zero channels detected\n");
		goto err_setup_interrupts;
	}

1606
	err = ioat_dma_setup_interrupts(device);
1607
	if (err)
1608
		goto err_setup_interrupts;
1609

1610
	err = ioat_dma_self_test(device);
1611 1612 1613
	if (err)
		goto err_self_test;

1614
	err = dma_async_device_register(dma);
1615 1616
	if (err)
		goto err_self_test;
1617

1618
	ioat_set_tcp_copy_break(device);
1619

1620 1621 1622 1623 1624
	if (device->version != IOAT_VER_3_0) {
		INIT_DELAYED_WORK(&device->work, ioat_dma_chan_watchdog);
		schedule_delayed_work(&device->work,
				      WATCHDOG_DELAY);
	}
1625

1626
	return device;
1627 1628

err_self_test:
1629
	ioat_disable_interrupts(device);
1630
err_setup_interrupts:
1631 1632 1633 1634
	pci_pool_destroy(device->completion_pool);
err_completion_pool:
	pci_pool_destroy(device->dma_pool);
err_dma_pool:
1635
	return NULL;
D
Dan Aloni 已提交
1636 1637
}

1638
void ioat_dma_remove(struct ioatdma_device *device)
1639 1640 1641
{
	struct dma_chan *chan, *_chan;
	struct ioat_dma_chan *ioat_chan;
1642
	struct dma_device *dma = &device->common;
1643

1644 1645 1646
	if (device->version != IOAT_VER_3_0)
		cancel_delayed_work(&device->work);

1647
	ioat_disable_interrupts(device);
1648

1649
	dma_async_device_unregister(dma);
1650

1651 1652
	pci_pool_destroy(device->dma_pool);
	pci_pool_destroy(device->completion_pool);
1653

1654
	list_for_each_entry_safe(chan, _chan, &dma->channels, device_node) {
1655 1656 1657 1658 1659
		ioat_chan = to_ioat_chan(chan);
		list_del(&chan->device_node);
	}
}