clock-sh7722.c 8.2 KB
Newer Older
1 2 3
/*
 * arch/sh/kernel/cpu/sh4a/clock-sh7722.c
 *
M
Magnus Damm 已提交
4
 * SH7722 clock framework support
5
 *
M
Magnus Damm 已提交
6
 * Copyright (C) 2009 Magnus Damm
7
 *
M
Magnus Damm 已提交
8 9 10 11 12 13 14 15 16 17 18 19
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
20 21 22 23
 */
#include <linux/init.h>
#include <linux/kernel.h>
#include <linux/io.h>
24
#include <linux/clkdev.h>
25
#include <linux/sh_clk.h>
26
#include <asm/clock.h>
M
Magnus Damm 已提交
27
#include <cpu/sh7722.h>
28

M
Magnus Damm 已提交
29 30 31 32 33 34 35
/* SH7722 registers */
#define FRQCR		0xa4150000
#define VCLKCR		0xa4150004
#define SCLKACR		0xa4150008
#define SCLKBCR		0xa415000c
#define IRDACLKCR	0xa4150018
#define PLLCR		0xa4150024
36 37 38
#define MSTPCR0		0xa4150030
#define MSTPCR1		0xa4150034
#define MSTPCR2		0xa4150038
M
Magnus Damm 已提交
39 40 41 42 43
#define DLLFRQ		0xa4150050

/* Fixed 32 KHz root clock for RTC and Power Management purposes */
static struct clk r_clk = {
	.rate           = 32768,
44 45 46
};

/*
M
Magnus Damm 已提交
47 48
 * Default rate for the root input clock, reset this with clk_set_rate()
 * from the platform code.
49
 */
M
Magnus Damm 已提交
50 51
struct clk extal_clk = {
	.rate		= 33333333,
52 53
};

M
Magnus Damm 已提交
54 55
/* The dll block multiplies the 32khz r_clk, may be used instead of extal */
static unsigned long dll_recalc(struct clk *clk)
56
{
M
Magnus Damm 已提交
57
	unsigned long mult;
58

M
Magnus Damm 已提交
59 60
	if (__raw_readl(PLLCR) & 0x1000)
		mult = __raw_readl(DLLFRQ);
61
	else
M
Magnus Damm 已提交
62
		mult = 0;
63

M
Magnus Damm 已提交
64
	return clk->parent->rate * mult;
65 66
}

M
Magnus Damm 已提交
67
static struct sh_clk_ops dll_clk_ops = {
M
Magnus Damm 已提交
68
	.recalc		= dll_recalc,
69 70
};

M
Magnus Damm 已提交
71 72 73 74 75
static struct clk dll_clk = {
	.ops		= &dll_clk_ops,
	.parent		= &r_clk,
	.flags		= CLK_ENABLE_ON_INIT,
};
76

M
Magnus Damm 已提交
77
static unsigned long pll_recalc(struct clk *clk)
78
{
M
Magnus Damm 已提交
79 80
	unsigned long mult = 1;
	unsigned long div = 1;
81

M
Magnus Damm 已提交
82 83 84 85
	if (__raw_readl(PLLCR) & 0x4000)
		mult = (((__raw_readl(FRQCR) >> 24) & 0x1f) + 1);
	else
		div = 2;
86

M
Magnus Damm 已提交
87
	return (clk->parent->rate * mult) / div;
88 89
}

M
Magnus Damm 已提交
90
static struct sh_clk_ops pll_clk_ops = {
M
Magnus Damm 已提交
91
	.recalc		= pll_recalc,
92 93
};

M
Magnus Damm 已提交
94 95 96
static struct clk pll_clk = {
	.ops		= &pll_clk_ops,
	.flags		= CLK_ENABLE_ON_INIT,
97 98
};

M
Magnus Damm 已提交
99 100 101 102 103
struct clk *main_clks[] = {
	&r_clk,
	&extal_clk,
	&dll_clk,
	&pll_clk,
104 105
};

M
Magnus Damm 已提交
106 107
static int multipliers[] = { 1, 2, 1, 2, 1, 1, 1, 1, 1, 1, 1, 1, 1 };
static int divisors[] = { 1, 3, 2, 5, 3, 4, 5, 6, 8, 10, 12, 16, 20 };
108

109
static struct clk_div_mult_table div4_div_mult_table = {
M
Magnus Damm 已提交
110 111 112 113
	.divisors = divisors,
	.nr_divisors = ARRAY_SIZE(divisors),
	.multipliers = multipliers,
	.nr_multipliers = ARRAY_SIZE(multipliers),
114
};
115

116 117 118 119
static struct clk_div4_table div4_table = {
	.div_mult_table = &div4_div_mult_table,
};

M
Magnus Damm 已提交
120 121
#define DIV4(_reg, _bit, _mask, _flags) \
  SH_CLK_DIV4(&pll_clk, _reg, _bit, _mask, _flags)
122

123 124
enum { DIV4_I, DIV4_U, DIV4_SH, DIV4_B, DIV4_B3, DIV4_P, DIV4_NR };

M
Magnus Damm 已提交
125
struct clk div4_clks[DIV4_NR] = {
M
Magnus Damm 已提交
126 127 128 129 130 131
	[DIV4_I] = DIV4(FRQCR, 20, 0x1fef, CLK_ENABLE_ON_INIT),
	[DIV4_U] = DIV4(FRQCR, 16, 0x1fff, CLK_ENABLE_ON_INIT),
	[DIV4_SH] = DIV4(FRQCR, 12, 0x1fff, CLK_ENABLE_ON_INIT),
	[DIV4_B] = DIV4(FRQCR, 8, 0x1fff, CLK_ENABLE_ON_INIT),
	[DIV4_B3] = DIV4(FRQCR, 4, 0x1fff, CLK_ENABLE_ON_INIT),
	[DIV4_P] = DIV4(FRQCR, 0, 0x1fff, 0),
132 133 134 135 136
};

enum { DIV4_IRDA, DIV4_ENABLE_NR };

struct clk div4_enable_clks[DIV4_ENABLE_NR] = {
M
Magnus Damm 已提交
137
	[DIV4_IRDA] = DIV4(IRDACLKCR, 0, 0x1fff, 0),
138 139 140 141 142
};

enum { DIV4_SIUA, DIV4_SIUB, DIV4_REPARENT_NR };

struct clk div4_reparent_clks[DIV4_REPARENT_NR] = {
M
Magnus Damm 已提交
143 144
	[DIV4_SIUA] = DIV4(SCLKACR, 0, 0x1fff, 0),
	[DIV4_SIUB] = DIV4(SCLKBCR, 0, 0x1fff, 0),
145 146
};

147 148 149
enum { DIV6_V, DIV6_NR };

struct clk div6_clks[DIV6_NR] = {
M
Magnus Damm 已提交
150
	[DIV6_V] = SH_CLK_DIV6(&pll_clk, VCLKCR, 0),
151 152
};

M
Magnus Damm 已提交
153
static struct clk mstp_clks[HWBLK_NR] = {
154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178
	[HWBLK_URAM]  = SH_CLK_MSTP32(&div4_clks[DIV4_U], MSTPCR0, 28, CLK_ENABLE_ON_INIT),
	[HWBLK_XYMEM] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR0, 26, CLK_ENABLE_ON_INIT),
	[HWBLK_TMU]   = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 15, 0),
	[HWBLK_CMT]   = SH_CLK_MSTP32(&r_clk,		  MSTPCR0, 14, 0),
	[HWBLK_RWDT]  = SH_CLK_MSTP32(&r_clk,		  MSTPCR0, 13, 0),
	[HWBLK_FLCTL] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 10, 0),
	[HWBLK_SCIF0] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 7, 0),
	[HWBLK_SCIF1] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 6, 0),
	[HWBLK_SCIF2] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 5, 0),

	[HWBLK_IIC]   = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR1, 9, 0),
	[HWBLK_RTC]   = SH_CLK_MSTP32(&r_clk,		  MSTPCR1, 8, 0),

	[HWBLK_SDHI]  = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR2, 18, 0),
	[HWBLK_KEYSC] = SH_CLK_MSTP32(&r_clk,		  MSTPCR2, 14, 0),
	[HWBLK_USBF]  = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR2, 11, 0),
	[HWBLK_2DG]   = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 9, 0),
	[HWBLK_SIU]   = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 8, 0),
	[HWBLK_JPU]   = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 6, 0),
	[HWBLK_VOU]   = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 5, 0),
	[HWBLK_BEU]   = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 4, 0),
	[HWBLK_CEU]   = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 3, 0),
	[HWBLK_VEU]   = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 2, 0),
	[HWBLK_VPU]   = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 1, 0),
	[HWBLK_LCDC]  = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR2, 0, 0),
179 180
};

M
Magnus Damm 已提交
181
static struct clk_lookup lookups[] = {
M
Magnus Damm 已提交
182 183 184 185 186 187
	/* main clocks */
	CLKDEV_CON_ID("rclk", &r_clk),
	CLKDEV_CON_ID("extal", &extal_clk),
	CLKDEV_CON_ID("dll_clk", &dll_clk),
	CLKDEV_CON_ID("pll_clk", &pll_clk),

M
Magnus Damm 已提交
188 189 190 191 192 193 194 195 196 197 198
	/* DIV4 clocks */
	CLKDEV_CON_ID("cpu_clk", &div4_clks[DIV4_I]),
	CLKDEV_CON_ID("umem_clk", &div4_clks[DIV4_U]),
	CLKDEV_CON_ID("shyway_clk", &div4_clks[DIV4_SH]),
	CLKDEV_CON_ID("bus_clk", &div4_clks[DIV4_B]),
	CLKDEV_CON_ID("b3_clk", &div4_clks[DIV4_B3]),
	CLKDEV_CON_ID("peripheral_clk", &div4_clks[DIV4_P]),
	CLKDEV_CON_ID("irda_clk", &div4_enable_clks[DIV4_IRDA]),
	CLKDEV_CON_ID("siua_clk", &div4_reparent_clks[DIV4_SIUA]),
	CLKDEV_CON_ID("siub_clk", &div4_reparent_clks[DIV4_SIUB]),

199 200 201
	/* DIV6 clocks */
	CLKDEV_CON_ID("video_clk", &div6_clks[DIV6_V]),

202 203 204
	/* MSTP clocks */
	CLKDEV_CON_ID("uram0", &mstp_clks[HWBLK_URAM]),
	CLKDEV_CON_ID("xymem0", &mstp_clks[HWBLK_XYMEM]),
205 206 207 208 209

	CLKDEV_ICK_ID("tmu_fck", "sh_tmu.0", &mstp_clks[HWBLK_TMU]),
	CLKDEV_ICK_ID("tmu_fck", "sh_tmu.1", &mstp_clks[HWBLK_TMU]),
	CLKDEV_ICK_ID("tmu_fck", "sh_tmu.2", &mstp_clks[HWBLK_TMU]),

210
	CLKDEV_CON_ID("cmt_fck", &mstp_clks[HWBLK_CMT]),
211
	CLKDEV_DEV_ID("sh-wdt.0", &mstp_clks[HWBLK_RWDT]),
212
	CLKDEV_CON_ID("flctl0", &mstp_clks[HWBLK_FLCTL]),
213

214 215 216
	CLKDEV_DEV_ID("sh-sci.0", &mstp_clks[HWBLK_SCIF0]),
	CLKDEV_DEV_ID("sh-sci.1", &mstp_clks[HWBLK_SCIF1]),
	CLKDEV_DEV_ID("sh-sci.2", &mstp_clks[HWBLK_SCIF2]),
217

218
	CLKDEV_DEV_ID("i2c-sh_mobile.0", &mstp_clks[HWBLK_IIC]),
219
	CLKDEV_CON_ID("rtc0", &mstp_clks[HWBLK_RTC]),
220 221
	CLKDEV_DEV_ID("sh_mobile_sdhi.0", &mstp_clks[HWBLK_SDHI]),
	CLKDEV_DEV_ID("sh_keysc.0", &mstp_clks[HWBLK_KEYSC]),
222 223
	CLKDEV_CON_ID("usbf0", &mstp_clks[HWBLK_USBF]),
	CLKDEV_CON_ID("2dg0", &mstp_clks[HWBLK_2DG]),
224 225
	CLKDEV_DEV_ID("siu-pcm-audio", &mstp_clks[HWBLK_SIU]),
	CLKDEV_DEV_ID("sh-vou.0", &mstp_clks[HWBLK_VOU]),
226 227
	CLKDEV_CON_ID("jpu0", &mstp_clks[HWBLK_JPU]),
	CLKDEV_CON_ID("beu0", &mstp_clks[HWBLK_BEU]),
228
	CLKDEV_DEV_ID("sh_mobile_ceu.0", &mstp_clks[HWBLK_CEU]),
229 230
	CLKDEV_CON_ID("veu0", &mstp_clks[HWBLK_VEU]),
	CLKDEV_CON_ID("vpu0", &mstp_clks[HWBLK_VPU]),
231
	CLKDEV_DEV_ID("sh_mobile_lcdc_fb.0", &mstp_clks[HWBLK_LCDC]),
M
Magnus Damm 已提交
232 233
};

234
int __init arch_clk_init(void)
235
{
M
Magnus Damm 已提交
236
	int k, ret = 0;
237

M
Magnus Damm 已提交
238 239 240 241 242
	/* autodetect extal or dll configuration */
	if (__raw_readl(PLLCR) & 0x1000)
		pll_clk.parent = &dll_clk;
	else
		pll_clk.parent = &extal_clk;
243

M
Magnus Damm 已提交
244 245
	for (k = 0; !ret && (k < ARRAY_SIZE(main_clks)); k++)
		ret = clk_register(main_clks[k]);
246

M
Magnus Damm 已提交
247 248
	clkdev_add_table(lookups, ARRAY_SIZE(lookups));

M
Magnus Damm 已提交
249 250
	if (!ret)
		ret = sh_clk_div4_register(div4_clks, DIV4_NR, &div4_table);
251

252 253 254 255 256 257 258 259
	if (!ret)
		ret = sh_clk_div4_enable_register(div4_enable_clks,
					DIV4_ENABLE_NR, &div4_table);

	if (!ret)
		ret = sh_clk_div4_reparent_register(div4_reparent_clks,
					DIV4_REPARENT_NR, &div4_table);

M
Magnus Damm 已提交
260
	if (!ret)
261
		ret = sh_clk_div6_register(div6_clks, DIV6_NR);
262

M
Magnus Damm 已提交
263
	if (!ret)
264
		ret = sh_clk_mstp_register(mstp_clks, HWBLK_NR);
M
Magnus Damm 已提交
265

M
Magnus Damm 已提交
266
	return ret;
267
}