clock-sh7722.c 7.9 KB
Newer Older
1 2 3
/*
 * arch/sh/kernel/cpu/sh4a/clock-sh7722.c
 *
M
Magnus Damm 已提交
4
 * SH7722 clock framework support
5
 *
M
Magnus Damm 已提交
6
 * Copyright (C) 2009 Magnus Damm
7
 *
M
Magnus Damm 已提交
8 9 10 11 12 13 14 15 16 17 18 19
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
20 21 22 23
 */
#include <linux/init.h>
#include <linux/kernel.h>
#include <linux/io.h>
24
#include <linux/clkdev.h>
25
#include <asm/clock.h>
M
Magnus Damm 已提交
26 27
#include <asm/hwblk.h>
#include <cpu/sh7722.h>
28

M
Magnus Damm 已提交
29 30 31 32 33 34 35 36 37 38 39 40
/* SH7722 registers */
#define FRQCR		0xa4150000
#define VCLKCR		0xa4150004
#define SCLKACR		0xa4150008
#define SCLKBCR		0xa415000c
#define IRDACLKCR	0xa4150018
#define PLLCR		0xa4150024
#define DLLFRQ		0xa4150050

/* Fixed 32 KHz root clock for RTC and Power Management purposes */
static struct clk r_clk = {
	.rate           = 32768,
41 42 43
};

/*
M
Magnus Damm 已提交
44 45
 * Default rate for the root input clock, reset this with clk_set_rate()
 * from the platform code.
46
 */
M
Magnus Damm 已提交
47 48
struct clk extal_clk = {
	.rate		= 33333333,
49 50
};

M
Magnus Damm 已提交
51 52
/* The dll block multiplies the 32khz r_clk, may be used instead of extal */
static unsigned long dll_recalc(struct clk *clk)
53
{
M
Magnus Damm 已提交
54
	unsigned long mult;
55

M
Magnus Damm 已提交
56 57
	if (__raw_readl(PLLCR) & 0x1000)
		mult = __raw_readl(DLLFRQ);
58
	else
M
Magnus Damm 已提交
59
		mult = 0;
60

M
Magnus Damm 已提交
61
	return clk->parent->rate * mult;
62 63
}

M
Magnus Damm 已提交
64 65
static struct clk_ops dll_clk_ops = {
	.recalc		= dll_recalc,
66 67
};

M
Magnus Damm 已提交
68 69 70 71 72
static struct clk dll_clk = {
	.ops		= &dll_clk_ops,
	.parent		= &r_clk,
	.flags		= CLK_ENABLE_ON_INIT,
};
73

M
Magnus Damm 已提交
74
static unsigned long pll_recalc(struct clk *clk)
75
{
M
Magnus Damm 已提交
76 77
	unsigned long mult = 1;
	unsigned long div = 1;
78

M
Magnus Damm 已提交
79 80 81 82
	if (__raw_readl(PLLCR) & 0x4000)
		mult = (((__raw_readl(FRQCR) >> 24) & 0x1f) + 1);
	else
		div = 2;
83

M
Magnus Damm 已提交
84
	return (clk->parent->rate * mult) / div;
85 86
}

M
Magnus Damm 已提交
87 88
static struct clk_ops pll_clk_ops = {
	.recalc		= pll_recalc,
89 90
};

M
Magnus Damm 已提交
91 92 93
static struct clk pll_clk = {
	.ops		= &pll_clk_ops,
	.flags		= CLK_ENABLE_ON_INIT,
94 95
};

M
Magnus Damm 已提交
96 97 98 99 100
struct clk *main_clks[] = {
	&r_clk,
	&extal_clk,
	&dll_clk,
	&pll_clk,
101 102
};

M
Magnus Damm 已提交
103 104
static int multipliers[] = { 1, 2, 1, 2, 1, 1, 1, 1, 1, 1, 1, 1, 1 };
static int divisors[] = { 1, 3, 2, 5, 3, 4, 5, 6, 8, 10, 12, 16, 20 };
105

106
static struct clk_div_mult_table div4_div_mult_table = {
M
Magnus Damm 已提交
107 108 109 110
	.divisors = divisors,
	.nr_divisors = ARRAY_SIZE(divisors),
	.multipliers = multipliers,
	.nr_multipliers = ARRAY_SIZE(multipliers),
111
};
112

113 114 115 116
static struct clk_div4_table div4_table = {
	.div_mult_table = &div4_div_mult_table,
};

M
Magnus Damm 已提交
117 118
#define DIV4(_reg, _bit, _mask, _flags) \
  SH_CLK_DIV4(&pll_clk, _reg, _bit, _mask, _flags)
119

120 121
enum { DIV4_I, DIV4_U, DIV4_SH, DIV4_B, DIV4_B3, DIV4_P, DIV4_NR };

M
Magnus Damm 已提交
122
struct clk div4_clks[DIV4_NR] = {
M
Magnus Damm 已提交
123 124 125 126 127 128
	[DIV4_I] = DIV4(FRQCR, 20, 0x1fef, CLK_ENABLE_ON_INIT),
	[DIV4_U] = DIV4(FRQCR, 16, 0x1fff, CLK_ENABLE_ON_INIT),
	[DIV4_SH] = DIV4(FRQCR, 12, 0x1fff, CLK_ENABLE_ON_INIT),
	[DIV4_B] = DIV4(FRQCR, 8, 0x1fff, CLK_ENABLE_ON_INIT),
	[DIV4_B3] = DIV4(FRQCR, 4, 0x1fff, CLK_ENABLE_ON_INIT),
	[DIV4_P] = DIV4(FRQCR, 0, 0x1fff, 0),
129 130 131 132 133
};

enum { DIV4_IRDA, DIV4_ENABLE_NR };

struct clk div4_enable_clks[DIV4_ENABLE_NR] = {
M
Magnus Damm 已提交
134
	[DIV4_IRDA] = DIV4(IRDACLKCR, 0, 0x1fff, 0),
135 136 137 138 139
};

enum { DIV4_SIUA, DIV4_SIUB, DIV4_REPARENT_NR };

struct clk div4_reparent_clks[DIV4_REPARENT_NR] = {
M
Magnus Damm 已提交
140 141
	[DIV4_SIUA] = DIV4(SCLKACR, 0, 0x1fff, 0),
	[DIV4_SIUB] = DIV4(SCLKBCR, 0, 0x1fff, 0),
142 143
};

144 145 146
enum { DIV6_V, DIV6_NR };

struct clk div6_clks[DIV6_NR] = {
M
Magnus Damm 已提交
147
	[DIV6_V] = SH_CLK_DIV6(&pll_clk, VCLKCR, 0),
148 149
};

M
Magnus Damm 已提交
150
static struct clk mstp_clks[HWBLK_NR] = {
M
Magnus Damm 已提交
151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175
	SH_HWBLK_CLK(HWBLK_URAM, &div4_clks[DIV4_U], CLK_ENABLE_ON_INIT),
	SH_HWBLK_CLK(HWBLK_XYMEM, &div4_clks[DIV4_B], CLK_ENABLE_ON_INIT),
	SH_HWBLK_CLK(HWBLK_TMU, &div4_clks[DIV4_P], 0),
	SH_HWBLK_CLK(HWBLK_CMT, &r_clk, 0),
	SH_HWBLK_CLK(HWBLK_RWDT, &r_clk, 0),
	SH_HWBLK_CLK(HWBLK_FLCTL, &div4_clks[DIV4_P], 0),
	SH_HWBLK_CLK(HWBLK_SCIF0, &div4_clks[DIV4_P], 0),
	SH_HWBLK_CLK(HWBLK_SCIF1, &div4_clks[DIV4_P], 0),
	SH_HWBLK_CLK(HWBLK_SCIF2, &div4_clks[DIV4_P], 0),

	SH_HWBLK_CLK(HWBLK_IIC, &div4_clks[DIV4_P], 0),
	SH_HWBLK_CLK(HWBLK_RTC, &r_clk, 0),

	SH_HWBLK_CLK(HWBLK_SDHI, &div4_clks[DIV4_P], 0),
	SH_HWBLK_CLK(HWBLK_KEYSC, &r_clk, 0),
	SH_HWBLK_CLK(HWBLK_USBF, &div4_clks[DIV4_P], 0),
	SH_HWBLK_CLK(HWBLK_2DG, &div4_clks[DIV4_B], 0),
	SH_HWBLK_CLK(HWBLK_SIU, &div4_clks[DIV4_B], 0),
	SH_HWBLK_CLK(HWBLK_VOU, &div4_clks[DIV4_B], 0),
	SH_HWBLK_CLK(HWBLK_JPU, &div4_clks[DIV4_B], 0),
	SH_HWBLK_CLK(HWBLK_BEU, &div4_clks[DIV4_B], 0),
	SH_HWBLK_CLK(HWBLK_CEU, &div4_clks[DIV4_B], 0),
	SH_HWBLK_CLK(HWBLK_VEU, &div4_clks[DIV4_B], 0),
	SH_HWBLK_CLK(HWBLK_VPU, &div4_clks[DIV4_B], 0),
	SH_HWBLK_CLK(HWBLK_LCDC, &div4_clks[DIV4_P], 0),
176 177
};

178 179
#define CLKDEV_CON_ID(_id, _clk) { .con_id = _id, .clk = _clk }

M
Magnus Damm 已提交
180
static struct clk_lookup lookups[] = {
M
Magnus Damm 已提交
181 182 183 184 185 186
	/* main clocks */
	CLKDEV_CON_ID("rclk", &r_clk),
	CLKDEV_CON_ID("extal", &extal_clk),
	CLKDEV_CON_ID("dll_clk", &dll_clk),
	CLKDEV_CON_ID("pll_clk", &pll_clk),

M
Magnus Damm 已提交
187 188 189 190 191 192 193 194 195 196 197
	/* DIV4 clocks */
	CLKDEV_CON_ID("cpu_clk", &div4_clks[DIV4_I]),
	CLKDEV_CON_ID("umem_clk", &div4_clks[DIV4_U]),
	CLKDEV_CON_ID("shyway_clk", &div4_clks[DIV4_SH]),
	CLKDEV_CON_ID("bus_clk", &div4_clks[DIV4_B]),
	CLKDEV_CON_ID("b3_clk", &div4_clks[DIV4_B3]),
	CLKDEV_CON_ID("peripheral_clk", &div4_clks[DIV4_P]),
	CLKDEV_CON_ID("irda_clk", &div4_enable_clks[DIV4_IRDA]),
	CLKDEV_CON_ID("siua_clk", &div4_reparent_clks[DIV4_SIUA]),
	CLKDEV_CON_ID("siub_clk", &div4_reparent_clks[DIV4_SIUB]),

198 199 200
	/* DIV6 clocks */
	CLKDEV_CON_ID("video_clk", &div6_clks[DIV6_V]),

201 202 203
	/* MSTP clocks */
	CLKDEV_CON_ID("uram0", &mstp_clks[HWBLK_URAM]),
	CLKDEV_CON_ID("xymem0", &mstp_clks[HWBLK_XYMEM]),
M
Magnus Damm 已提交
204 205 206 207 208 209 210 211 212 213 214 215 216 217 218
	{
		/* TMU0 */
		.dev_id		= "sh_tmu.0",
		.con_id		= "tmu_fck",
		.clk		= &mstp_clks[HWBLK_TMU],
	}, {
		/* TMU1 */
		.dev_id		= "sh_tmu.1",
		.con_id		= "tmu_fck",
		.clk		= &mstp_clks[HWBLK_TMU],
	}, {
		/* TMU2 */
		.dev_id		= "sh_tmu.2",
		.con_id		= "tmu_fck",
		.clk		= &mstp_clks[HWBLK_TMU],
219 220 221 222 223
	},
	CLKDEV_CON_ID("cmt_fck", &mstp_clks[HWBLK_CMT]),
	CLKDEV_CON_ID("rwdt0", &mstp_clks[HWBLK_RWDT]),
	CLKDEV_CON_ID("flctl0", &mstp_clks[HWBLK_FLCTL]),
	{
M
Magnus Damm 已提交
224 225 226 227 228 229 230 231 232 233 234 235 236 237 238
		/* SCIF0 */
		.dev_id		= "sh-sci.0",
		.con_id		= "sci_fck",
		.clk		= &mstp_clks[HWBLK_SCIF0],
	}, {
		/* SCIF1 */
		.dev_id		= "sh-sci.1",
		.con_id		= "sci_fck",
		.clk		= &mstp_clks[HWBLK_SCIF1],
	}, {
		/* SCIF2 */
		.dev_id		= "sh-sci.2",
		.con_id		= "sci_fck",
		.clk		= &mstp_clks[HWBLK_SCIF2],
	},
239 240 241 242 243 244 245 246 247 248 249 250 251 252
	CLKDEV_CON_ID("i2c0", &mstp_clks[HWBLK_IIC]),
	CLKDEV_CON_ID("rtc0", &mstp_clks[HWBLK_RTC]),
	CLKDEV_CON_ID("sdhi0", &mstp_clks[HWBLK_SDHI]),
	CLKDEV_CON_ID("keysc0", &mstp_clks[HWBLK_KEYSC]),
	CLKDEV_CON_ID("usbf0", &mstp_clks[HWBLK_USBF]),
	CLKDEV_CON_ID("2dg0", &mstp_clks[HWBLK_2DG]),
	CLKDEV_CON_ID("siu0", &mstp_clks[HWBLK_SIU]),
	CLKDEV_CON_ID("vou0", &mstp_clks[HWBLK_VOU]),
	CLKDEV_CON_ID("jpu0", &mstp_clks[HWBLK_JPU]),
	CLKDEV_CON_ID("beu0", &mstp_clks[HWBLK_BEU]),
	CLKDEV_CON_ID("ceu0", &mstp_clks[HWBLK_CEU]),
	CLKDEV_CON_ID("veu0", &mstp_clks[HWBLK_VEU]),
	CLKDEV_CON_ID("vpu0", &mstp_clks[HWBLK_VPU]),
	CLKDEV_CON_ID("lcdc0", &mstp_clks[HWBLK_LCDC]),
M
Magnus Damm 已提交
253 254
};

255
int __init arch_clk_init(void)
256
{
M
Magnus Damm 已提交
257
	int k, ret = 0;
258

M
Magnus Damm 已提交
259 260 261 262 263
	/* autodetect extal or dll configuration */
	if (__raw_readl(PLLCR) & 0x1000)
		pll_clk.parent = &dll_clk;
	else
		pll_clk.parent = &extal_clk;
264

M
Magnus Damm 已提交
265 266
	for (k = 0; !ret && (k < ARRAY_SIZE(main_clks)); k++)
		ret = clk_register(main_clks[k]);
267

M
Magnus Damm 已提交
268 269
	clkdev_add_table(lookups, ARRAY_SIZE(lookups));

M
Magnus Damm 已提交
270 271
	if (!ret)
		ret = sh_clk_div4_register(div4_clks, DIV4_NR, &div4_table);
272

273 274 275 276 277 278 279 280
	if (!ret)
		ret = sh_clk_div4_enable_register(div4_enable_clks,
					DIV4_ENABLE_NR, &div4_table);

	if (!ret)
		ret = sh_clk_div4_reparent_register(div4_reparent_clks,
					DIV4_REPARENT_NR, &div4_table);

M
Magnus Damm 已提交
281
	if (!ret)
282
		ret = sh_clk_div6_register(div6_clks, DIV6_NR);
283

M
Magnus Damm 已提交
284
	if (!ret)
M
Magnus Damm 已提交
285
		ret = sh_hwblk_clk_register(mstp_clks, HWBLK_NR);
M
Magnus Damm 已提交
286

M
Magnus Damm 已提交
287
	return ret;
288
}