xilinxfb.c 13.7 KB
Newer Older
1
/*
2
 * Xilinx TFT frame buffer driver
3 4 5 6
 *
 * Author: MontaVista Software, Inc.
 *         source@mvista.com
 *
7 8
 * 2002-2007 (c) MontaVista Software, Inc.
 * 2007 (c) Secret Lab Technologies, Ltd.
9
 * 2009 (c) Xilinx Inc.
10 11 12 13
 *
 * This file is licensed under the terms of the GNU General Public License
 * version 2.  This program is licensed "as is" without any warranty of any
 * kind, whether express or implied.
14 15 16 17 18 19 20 21 22
 */

/*
 * This driver was based on au1100fb.c by MontaVista rewritten for 2.6
 * by Embedded Alley Solutions <source@embeddedalley.com>, which in turn
 * was based on skeletonfb.c, Skeleton for a frame buffer device by
 * Geert Uytterhoeven.
 */

23
#include <linux/device.h>
24 25
#include <linux/module.h>
#include <linux/kernel.h>
26
#include <linux/version.h>
27 28 29 30 31 32
#include <linux/errno.h>
#include <linux/string.h>
#include <linux/mm.h>
#include <linux/fb.h>
#include <linux/init.h>
#include <linux/dma-mapping.h>
33 34
#include <linux/of_device.h>
#include <linux/of_platform.h>
35
#include <linux/io.h>
36
#include <linux/xilinxfb.h>
37
#include <asm/dcr.h>
38 39

#define DRIVER_NAME		"xilinxfb"
40

41 42 43

/*
 * Xilinx calls it "PLB TFT LCD Controller" though it can also be used for
44 45
 * the VGA port on the Xilinx ML40x board. This is a hardware display
 * controller for a 640x480 resolution TFT or VGA screen.
46 47 48 49 50 51
 *
 * The interface to the framebuffer is nice and simple.  There are two
 * control registers.  The first tells the LCD interface where in memory
 * the frame buffer is (only the 11 most significant bits are used, so
 * don't start thinking about scrolling).  The second allows the LCD to
 * be turned on or off as well as rotated 180 degrees.
52 53 54 55 56 57
 *
 * In case of direct PLB access the second control register will be at
 * an offset of 4 as compared to the DCR access where the offset is 1
 * i.e. REG_CTRL. So this is taken care in the function
 * xilinx_fb_out_be32 where it left shifts the offset 2 times in case of
 * direct PLB access.
58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82
 */
#define NUM_REGS	2
#define REG_FB_ADDR	0
#define REG_CTRL	1
#define REG_CTRL_ENABLE	 0x0001
#define REG_CTRL_ROTATE	 0x0002

/*
 * The hardware only handles a single mode: 640x480 24 bit true
 * color. Each pixel gets a word (32 bits) of memory.  Within each word,
 * the 8 most significant bits are ignored, the next 8 bits are the red
 * level, the next 8 bits are the green level and the 8 least
 * significant bits are the blue level.  Each row of the LCD uses 1024
 * words, but only the first 640 pixels are displayed with the other 384
 * words being ignored.  There are 480 rows.
 */
#define BYTES_PER_PIXEL	4
#define BITS_PER_PIXEL	(BYTES_PER_PIXEL * 8)

#define RED_SHIFT	16
#define GREEN_SHIFT	8
#define BLUE_SHIFT	0

#define PALETTE_ENTRIES_NO	16	/* passed to fb_alloc_cmap() */

83 84 85 86
/*
 * Default xilinxfb configuration
 */
static struct xilinxfb_platform_data xilinx_fb_default_pdata = {
87 88 89
	.xres = 640,
	.yres = 480,
	.xvirt = 1024,
G
Grant Likely 已提交
90
	.yvirt = 480,
91 92
};

93 94 95
/*
 * Here are the default fb_fix_screeninfo and fb_var_screeninfo structures
 */
96
static struct fb_fix_screeninfo xilinx_fb_fix = {
97 98 99 100 101 102
	.id =		"Xilinx",
	.type =		FB_TYPE_PACKED_PIXELS,
	.visual =	FB_VISUAL_TRUECOLOR,
	.accel =	FB_ACCEL_NONE
};

103
static struct fb_var_screeninfo xilinx_fb_var = {
104 105 106 107 108 109 110 111 112 113
	.bits_per_pixel =	BITS_PER_PIXEL,

	.red =		{ RED_SHIFT, 8, 0 },
	.green =	{ GREEN_SHIFT, 8, 0 },
	.blue =		{ BLUE_SHIFT, 8, 0 },
	.transp =	{ 0, 0, 0 },

	.activate =	FB_ACTIVATE_NOW
};

114 115 116

#define PLB_ACCESS_FLAG	0x1		/* 1 = PLB, 0 = DCR */

117 118 119 120
struct xilinxfb_drvdata {

	struct fb_info	info;		/* FB driver info record */

121 122 123 124 125 126 127
	phys_addr_t	regs_phys;	/* phys. address of the control
						registers */
	void __iomem	*regs;		/* virt. address of the control
						registers */

	dcr_host_t      dcr_host;
	unsigned int    dcr_len;
128

G
Grant Likely 已提交
129
	void		*fb_virt;	/* virt. address of the frame buffer */
130
	dma_addr_t	fb_phys;	/* phys. address of the frame buffer */
131
	int		fb_alloced;	/* Flag, was the fb memory alloced? */
132

133 134
	u8 		flags;		/* features of the driver */

135 136 137 138 139 140 141 142 143 144
	u32		reg_ctrl_default;

	u32		pseudo_palette[PALETTE_ENTRIES_NO];
					/* Fake palette of 16 colors */
};

#define to_xilinxfb_drvdata(_info) \
	container_of(_info, struct xilinxfb_drvdata, info)

/*
145 146 147
 * The XPS TFT Controller can be accessed through PLB or DCR interface.
 * To perform the read/write on the registers we need to check on
 * which bus its connected and call the appropriate write API.
148
 */
149 150 151 152 153 154 155 156 157
static void xilinx_fb_out_be32(struct xilinxfb_drvdata *drvdata, u32 offset,
				u32 val)
{
	if (drvdata->flags & PLB_ACCESS_FLAG)
		out_be32(drvdata->regs + (offset << 2), val);
	else
		dcr_write(drvdata->dcr_host, offset, val);

}
158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220

static int
xilinx_fb_setcolreg(unsigned regno, unsigned red, unsigned green, unsigned blue,
	unsigned transp, struct fb_info *fbi)
{
	u32 *palette = fbi->pseudo_palette;

	if (regno >= PALETTE_ENTRIES_NO)
		return -EINVAL;

	if (fbi->var.grayscale) {
		/* Convert color to grayscale.
		 * grayscale = 0.30*R + 0.59*G + 0.11*B */
		red = green = blue =
			(red * 77 + green * 151 + blue * 28 + 127) >> 8;
	}

	/* fbi->fix.visual is always FB_VISUAL_TRUECOLOR */

	/* We only handle 8 bits of each color. */
	red >>= 8;
	green >>= 8;
	blue >>= 8;
	palette[regno] = (red << RED_SHIFT) | (green << GREEN_SHIFT) |
			 (blue << BLUE_SHIFT);

	return 0;
}

static int
xilinx_fb_blank(int blank_mode, struct fb_info *fbi)
{
	struct xilinxfb_drvdata *drvdata = to_xilinxfb_drvdata(fbi);

	switch (blank_mode) {
	case FB_BLANK_UNBLANK:
		/* turn on panel */
		xilinx_fb_out_be32(drvdata, REG_CTRL, drvdata->reg_ctrl_default);
		break;

	case FB_BLANK_NORMAL:
	case FB_BLANK_VSYNC_SUSPEND:
	case FB_BLANK_HSYNC_SUSPEND:
	case FB_BLANK_POWERDOWN:
		/* turn off panel */
		xilinx_fb_out_be32(drvdata, REG_CTRL, 0);
	default:
		break;

	}
	return 0; /* success */
}

static struct fb_ops xilinxfb_ops =
{
	.owner			= THIS_MODULE,
	.fb_setcolreg		= xilinx_fb_setcolreg,
	.fb_blank		= xilinx_fb_blank,
	.fb_fillrect		= cfb_fillrect,
	.fb_copyarea		= cfb_copyarea,
	.fb_imageblit		= cfb_imageblit,
};

221 222 223
/* ---------------------------------------------------------------------
 * Bus independent setup/teardown
 */
224

225 226 227
static int xilinxfb_assign(struct device *dev,
			   struct xilinxfb_drvdata *drvdata,
			   unsigned long physaddr,
228
			   struct xilinxfb_platform_data *pdata)
229
{
230
	int rc;
231
	int fbsize = pdata->xvirt * pdata->yvirt * BYTES_PER_PIXEL;
232

233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252
	if (drvdata->flags & PLB_ACCESS_FLAG) {
		/*
		 * Map the control registers in if the controller
		 * is on direct PLB interface.
		 */
		if (!request_mem_region(physaddr, 8, DRIVER_NAME)) {
			dev_err(dev, "Couldn't lock memory region at 0x%08lX\n",
				physaddr);
			rc = -ENODEV;
			goto err_region;
		}

		drvdata->regs_phys = physaddr;
		drvdata->regs = ioremap(physaddr, 8);
		if (!drvdata->regs) {
			dev_err(dev, "Couldn't lock memory region at 0x%08lX\n",
				physaddr);
			rc = -ENODEV;
			goto err_map;
		}
253 254 255
	}

	/* Allocate the framebuffer memory */
256 257 258 259 260 261 262 263 264
	if (pdata->fb_phys) {
		drvdata->fb_phys = pdata->fb_phys;
		drvdata->fb_virt = ioremap(pdata->fb_phys, fbsize);
	} else {
		drvdata->fb_alloced = 1;
		drvdata->fb_virt = dma_alloc_coherent(dev, PAGE_ALIGN(fbsize),
					&drvdata->fb_phys, GFP_KERNEL);
	}

265
	if (!drvdata->fb_virt) {
266
		dev_err(dev, "Could not allocate frame buffer memory\n");
267
		rc = -ENOMEM;
268 269 270 271
		if (drvdata->flags & PLB_ACCESS_FLAG)
			goto err_fbmem;
		else
			goto err_region;
272 273 274
	}

	/* Clear (turn to black) the framebuffer */
275
	memset_io((void __iomem *)drvdata->fb_virt, 0, fbsize);
276 277 278 279 280

	/* Tell the hardware where the frame buffer is */
	xilinx_fb_out_be32(drvdata, REG_FB_ADDR, drvdata->fb_phys);

	/* Turn on the display */
281
	drvdata->reg_ctrl_default = REG_CTRL_ENABLE;
282
	if (pdata->rotate_screen)
283
		drvdata->reg_ctrl_default |= REG_CTRL_ROTATE;
284 285
	xilinx_fb_out_be32(drvdata, REG_CTRL,
					drvdata->reg_ctrl_default);
286 287 288

	/* Fill struct fb_info */
	drvdata->info.device = dev;
G
Grant Likely 已提交
289
	drvdata->info.screen_base = (void __iomem *)drvdata->fb_virt;
290 291 292
	drvdata->info.fbops = &xilinxfb_ops;
	drvdata->info.fix = xilinx_fb_fix;
	drvdata->info.fix.smem_start = drvdata->fb_phys;
293 294 295
	drvdata->info.fix.smem_len = fbsize;
	drvdata->info.fix.line_length = pdata->xvirt * BYTES_PER_PIXEL;

296
	drvdata->info.pseudo_palette = drvdata->pseudo_palette;
297 298
	drvdata->info.flags = FBINFO_DEFAULT;
	drvdata->info.var = xilinx_fb_var;
299 300 301 302 303 304
	drvdata->info.var.height = pdata->screen_height_mm;
	drvdata->info.var.width = pdata->screen_width_mm;
	drvdata->info.var.xres = pdata->xres;
	drvdata->info.var.yres = pdata->yres;
	drvdata->info.var.xres_virtual = pdata->xvirt;
	drvdata->info.var.yres_virtual = pdata->yvirt;
305

306 307 308
	/* Allocate a colour map */
	rc = fb_alloc_cmap(&drvdata->info.cmap, PALETTE_ENTRIES_NO, 0);
	if (rc) {
309
		dev_err(dev, "Fail to allocate colormap (%d entries)\n",
310
			PALETTE_ENTRIES_NO);
311
		goto err_cmap;
312 313 314
	}

	/* Register new frame buffer */
315 316
	rc = register_framebuffer(&drvdata->info);
	if (rc) {
317
		dev_err(dev, "Could not register frame buffer\n");
318
		goto err_regfb;
319 320
	}

321 322 323 324 325
	if (drvdata->flags & PLB_ACCESS_FLAG) {
		/* Put a banner in the log (for DEBUG) */
		dev_dbg(dev, "regs: phys=%lx, virt=%p\n", physaddr,
					drvdata->regs);
	}
326
	/* Put a banner in the log (for DEBUG) */
327 328
	dev_dbg(dev, "fb: phys=%llx, virt=%p, size=%x\n",
		(unsigned long long)drvdata->fb_phys, drvdata->fb_virt, fbsize);
329

330 331
	return 0;	/* success */

332
err_regfb:
333 334
	fb_dealloc_cmap(&drvdata->info.cmap);

335
err_cmap:
336 337 338
	if (drvdata->fb_alloced)
		dma_free_coherent(dev, PAGE_ALIGN(fbsize), drvdata->fb_virt,
			drvdata->fb_phys);
339 340 341
	else
		iounmap(drvdata->fb_virt);

342 343 344
	/* Turn off the display */
	xilinx_fb_out_be32(drvdata, REG_CTRL, 0);

345
err_fbmem:
346 347
	if (drvdata->flags & PLB_ACCESS_FLAG)
		iounmap(drvdata->regs);
348 349

err_map:
350 351
	if (drvdata->flags & PLB_ACCESS_FLAG)
		release_mem_region(physaddr, 8);
352

353
err_region:
354 355 356
	kfree(drvdata);
	dev_set_drvdata(dev, NULL);

357
	return rc;
358 359
}

360
static int xilinxfb_release(struct device *dev)
361
{
362
	struct xilinxfb_drvdata *drvdata = dev_get_drvdata(dev);
363 364 365 366 367 368 369 370 371

#if !defined(CONFIG_FRAMEBUFFER_CONSOLE) && defined(CONFIG_LOGO)
	xilinx_fb_blank(VESA_POWERDOWN, &drvdata->info);
#endif

	unregister_framebuffer(&drvdata->info);

	fb_dealloc_cmap(&drvdata->info.cmap);

372 373 374
	if (drvdata->fb_alloced)
		dma_free_coherent(dev, PAGE_ALIGN(drvdata->info.fix.smem_len),
				  drvdata->fb_virt, drvdata->fb_phys);
375 376
	else
		iounmap(drvdata->fb_virt);
377 378 379 380

	/* Turn off the display */
	xilinx_fb_out_be32(drvdata, REG_CTRL, 0);

381 382 383 384 385 386
	/* Release the resources, as allocated based on interface */
	if (drvdata->flags & PLB_ACCESS_FLAG) {
		iounmap(drvdata->regs);
		release_mem_region(drvdata->regs_phys, 8);
	} else
		dcr_unmap(drvdata->dcr_host, drvdata->dcr_len);
387 388 389 390 391 392 393

	kfree(drvdata);
	dev_set_drvdata(dev, NULL);

	return 0;
}

394 395 396 397 398 399 400 401
/* ---------------------------------------------------------------------
 * OF bus binding
 */

static int __devinit
xilinxfb_of_probe(struct of_device *op, const struct of_device_id *match)
{
	const u32 *prop;
402 403
	u32 *p;
	u32 tft_access;
404
	struct xilinxfb_platform_data pdata;
405
	struct resource res;
406
	int size, rc, start;
407
	struct xilinxfb_drvdata *drvdata;
408

409 410 411
	/* Copy with the default pdata (not a ptr reference!) */
	pdata = xilinx_fb_default_pdata;

412 413
	dev_dbg(&op->dev, "xilinxfb_of_probe(%p, %p)\n", op, match);

414 415 416 417 418 419 420
	/* Allocate the driver data region */
	drvdata = kzalloc(sizeof(*drvdata), GFP_KERNEL);
	if (!drvdata) {
		dev_err(&op->dev, "Couldn't allocate device private record\n");
		return -ENOMEM;
	}

421 422 423 424 425
	/*
	 * To check whether the core is connected directly to DCR or PLB
	 * interface and initialize the tft_access accordingly.
	 */
	p = (u32 *)of_get_property(op->node, "xlnx,dcr-splb-slave-if", NULL);
426
	tft_access = p ? *p : 0;
427 428 429 430 431 432

	/*
	 * Fill the resource structure if its direct PLB interface
	 * otherwise fill the dcr_host structure.
	 */
	if (tft_access) {
433
		drvdata->flags |= PLB_ACCESS_FLAG;
434 435 436
		rc = of_address_to_resource(op->node, 0, &res);
		if (rc) {
			dev_err(&op->dev, "invalid address\n");
437
			goto err;
438 439
		}
	} else {
440
		res.start = 0;
441
		start = dcr_resource_start(op->node, 0);
442 443 444 445 446
		drvdata->dcr_len = dcr_resource_len(op->node, 0);
		drvdata->dcr_host = dcr_map(op->node, start, drvdata->dcr_len);
		if (!DCR_MAP_OK(drvdata->dcr_host)) {
			dev_err(&op->dev, "invalid DCR address\n");
			goto err;
447
		}
448 449
	}

450
	prop = of_get_property(op->node, "phys-size", &size);
451
	if ((prop) && (size >= sizeof(u32)*2)) {
452 453
		pdata.screen_width_mm = prop[0];
		pdata.screen_height_mm = prop[1];
454 455
	}

456 457 458 459 460 461 462 463 464 465 466 467
	prop = of_get_property(op->node, "resolution", &size);
	if ((prop) && (size >= sizeof(u32)*2)) {
		pdata.xres = prop[0];
		pdata.yres = prop[1];
	}

	prop = of_get_property(op->node, "virtual-resolution", &size);
	if ((prop) && (size >= sizeof(u32)*2)) {
		pdata.xvirt = prop[0];
		pdata.yvirt = prop[1];
	}

468
	if (of_find_property(op->node, "rotate-display", NULL))
469
		pdata.rotate_screen = 1;
470

471
	dev_set_drvdata(&op->dev, drvdata);
472
	return xilinxfb_assign(&op->dev, drvdata, res.start, &pdata);
473

474 475 476
 err:
	kfree(drvdata);
	return -ENODEV;
477 478 479 480 481 482 483 484
}

static int __devexit xilinxfb_of_remove(struct of_device *op)
{
	return xilinxfb_release(&op->dev);
}

/* Match table for of_platform binding */
485
static struct of_device_id xilinxfb_of_match[] __devinitdata = {
486
	{ .compatible = "xlnx,xps-tft-1.00.a", },
487
	{ .compatible = "xlnx,plb-tft-cntlr-ref-1.00.a", },
488
	{ .compatible = "xlnx,plb-dvi-cntlr-ref-1.00.c", },
489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508
	{},
};
MODULE_DEVICE_TABLE(of, xilinxfb_of_match);

static struct of_platform_driver xilinxfb_of_driver = {
	.owner = THIS_MODULE,
	.name = DRIVER_NAME,
	.match_table = xilinxfb_of_match,
	.probe = xilinxfb_of_probe,
	.remove = __devexit_p(xilinxfb_of_remove),
	.driver = {
		.name = DRIVER_NAME,
	},
};


/* ---------------------------------------------------------------------
 * Module setup and teardown
 */

509 510 511
static int __init
xilinxfb_init(void)
{
512
	return of_register_platform_driver(&xilinxfb_of_driver);
513 514 515 516 517
}

static void __exit
xilinxfb_cleanup(void)
{
518
	of_unregister_platform_driver(&xilinxfb_of_driver);
519 520 521 522 523 524
}

module_init(xilinxfb_init);
module_exit(xilinxfb_cleanup);

MODULE_AUTHOR("MontaVista Software, Inc. <source@mvista.com>");
525
MODULE_DESCRIPTION("Xilinx TFT frame buffer driver");
526
MODULE_LICENSE("GPL");