xilinxfb.c 13.7 KB
Newer Older
1 2 3 4 5 6 7 8
/*
 * xilinxfb.c
 *
 * Xilinx TFT LCD frame buffer driver
 *
 * Author: MontaVista Software, Inc.
 *         source@mvista.com
 *
9 10 11 12 13 14
 * 2002-2007 (c) MontaVista Software, Inc.
 * 2007 (c) Secret Lab Technologies, Ltd.
 *
 * This file is licensed under the terms of the GNU General Public License
 * version 2.  This program is licensed "as is" without any warranty of any
 * kind, whether express or implied.
15 16 17 18 19 20 21 22 23
 */

/*
 * This driver was based on au1100fb.c by MontaVista rewritten for 2.6
 * by Embedded Alley Solutions <source@embeddedalley.com>, which in turn
 * was based on skeletonfb.c, Skeleton for a frame buffer device by
 * Geert Uytterhoeven.
 */

24
#include <linux/device.h>
25 26 27 28 29 30 31 32 33 34
#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/version.h>
#include <linux/errno.h>
#include <linux/string.h>
#include <linux/mm.h>
#include <linux/fb.h>
#include <linux/init.h>
#include <linux/dma-mapping.h>
#include <linux/platform_device.h>
35 36 37 38
#if defined(CONFIG_OF)
#include <linux/of_device.h>
#include <linux/of_platform.h>
#endif
39
#include <asm/io.h>
40
#include <linux/xilinxfb.h>
41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79

#define DRIVER_NAME		"xilinxfb"
#define DRIVER_DESCRIPTION	"Xilinx TFT LCD frame buffer driver"

/*
 * Xilinx calls it "PLB TFT LCD Controller" though it can also be used for
 * the VGA port on the Xilinx ML40x board. This is a hardware display controller
 * for a 640x480 resolution TFT or VGA screen.
 *
 * The interface to the framebuffer is nice and simple.  There are two
 * control registers.  The first tells the LCD interface where in memory
 * the frame buffer is (only the 11 most significant bits are used, so
 * don't start thinking about scrolling).  The second allows the LCD to
 * be turned on or off as well as rotated 180 degrees.
 */
#define NUM_REGS	2
#define REG_FB_ADDR	0
#define REG_CTRL	1
#define REG_CTRL_ENABLE	 0x0001
#define REG_CTRL_ROTATE	 0x0002

/*
 * The hardware only handles a single mode: 640x480 24 bit true
 * color. Each pixel gets a word (32 bits) of memory.  Within each word,
 * the 8 most significant bits are ignored, the next 8 bits are the red
 * level, the next 8 bits are the green level and the 8 least
 * significant bits are the blue level.  Each row of the LCD uses 1024
 * words, but only the first 640 pixels are displayed with the other 384
 * words being ignored.  There are 480 rows.
 */
#define BYTES_PER_PIXEL	4
#define BITS_PER_PIXEL	(BYTES_PER_PIXEL * 8)

#define RED_SHIFT	16
#define GREEN_SHIFT	8
#define BLUE_SHIFT	0

#define PALETTE_ENTRIES_NO	16	/* passed to fb_alloc_cmap() */

80 81 82 83
/*
 * Default xilinxfb configuration
 */
static struct xilinxfb_platform_data xilinx_fb_default_pdata = {
84 85 86 87
	.xres = 640,
	.yres = 480,
	.xvirt = 1024,
	.yvirt = 480;
88 89
};

90 91 92
/*
 * Here are the default fb_fix_screeninfo and fb_var_screeninfo structures
 */
93
static struct fb_fix_screeninfo xilinx_fb_fix = {
94 95 96 97 98 99
	.id =		"Xilinx",
	.type =		FB_TYPE_PACKED_PIXELS,
	.visual =	FB_VISUAL_TRUECOLOR,
	.accel =	FB_ACCEL_NONE
};

100
static struct fb_var_screeninfo xilinx_fb_var = {
101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117
	.bits_per_pixel =	BITS_PER_PIXEL,

	.red =		{ RED_SHIFT, 8, 0 },
	.green =	{ GREEN_SHIFT, 8, 0 },
	.blue =		{ BLUE_SHIFT, 8, 0 },
	.transp =	{ 0, 0, 0 },

	.activate =	FB_ACTIVATE_NOW
};

struct xilinxfb_drvdata {

	struct fb_info	info;		/* FB driver info record */

	u32		regs_phys;	/* phys. address of the control registers */
	u32 __iomem	*regs;		/* virt. address of the control registers */

G
Grant Likely 已提交
118
	void		*fb_virt;	/* virt. address of the frame buffer */
119
	dma_addr_t	fb_phys;	/* phys. address of the frame buffer */
120
	int		fb_alloced;	/* Flag, was the fb memory alloced? */
121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202

	u32		reg_ctrl_default;

	u32		pseudo_palette[PALETTE_ENTRIES_NO];
					/* Fake palette of 16 colors */
};

#define to_xilinxfb_drvdata(_info) \
	container_of(_info, struct xilinxfb_drvdata, info)

/*
 * The LCD controller has DCR interface to its registers, but all
 * the boards and configurations the driver has been tested with
 * use opb2dcr bridge. So the registers are seen as memory mapped.
 * This macro is to make it simple to add the direct DCR access
 * when it's needed.
 */
#define xilinx_fb_out_be32(driverdata, offset, val) \
	out_be32(driverdata->regs + offset, val)

static int
xilinx_fb_setcolreg(unsigned regno, unsigned red, unsigned green, unsigned blue,
	unsigned transp, struct fb_info *fbi)
{
	u32 *palette = fbi->pseudo_palette;

	if (regno >= PALETTE_ENTRIES_NO)
		return -EINVAL;

	if (fbi->var.grayscale) {
		/* Convert color to grayscale.
		 * grayscale = 0.30*R + 0.59*G + 0.11*B */
		red = green = blue =
			(red * 77 + green * 151 + blue * 28 + 127) >> 8;
	}

	/* fbi->fix.visual is always FB_VISUAL_TRUECOLOR */

	/* We only handle 8 bits of each color. */
	red >>= 8;
	green >>= 8;
	blue >>= 8;
	palette[regno] = (red << RED_SHIFT) | (green << GREEN_SHIFT) |
			 (blue << BLUE_SHIFT);

	return 0;
}

static int
xilinx_fb_blank(int blank_mode, struct fb_info *fbi)
{
	struct xilinxfb_drvdata *drvdata = to_xilinxfb_drvdata(fbi);

	switch (blank_mode) {
	case FB_BLANK_UNBLANK:
		/* turn on panel */
		xilinx_fb_out_be32(drvdata, REG_CTRL, drvdata->reg_ctrl_default);
		break;

	case FB_BLANK_NORMAL:
	case FB_BLANK_VSYNC_SUSPEND:
	case FB_BLANK_HSYNC_SUSPEND:
	case FB_BLANK_POWERDOWN:
		/* turn off panel */
		xilinx_fb_out_be32(drvdata, REG_CTRL, 0);
	default:
		break;

	}
	return 0; /* success */
}

static struct fb_ops xilinxfb_ops =
{
	.owner			= THIS_MODULE,
	.fb_setcolreg		= xilinx_fb_setcolreg,
	.fb_blank		= xilinx_fb_blank,
	.fb_fillrect		= cfb_fillrect,
	.fb_copyarea		= cfb_copyarea,
	.fb_imageblit		= cfb_imageblit,
};

203 204 205
/* ---------------------------------------------------------------------
 * Bus independent setup/teardown
 */
206

207
static int xilinxfb_assign(struct device *dev, unsigned long physaddr,
208
			   struct xilinxfb_platform_data *pdata)
209 210
{
	struct xilinxfb_drvdata *drvdata;
211
	int rc;
212
	int fbsize = pdata->xvirt * pdata->yvirt * BYTES_PER_PIXEL;
213

214
	/* Allocate the driver data region */
215 216
	drvdata = kzalloc(sizeof(*drvdata), GFP_KERNEL);
	if (!drvdata) {
217
		dev_err(dev, "Couldn't allocate device private record\n");
218 219 220 221 222
		return -ENOMEM;
	}
	dev_set_drvdata(dev, drvdata);

	/* Map the control registers in */
223 224 225 226
	if (!request_mem_region(physaddr, 8, DRIVER_NAME)) {
		dev_err(dev, "Couldn't lock memory region at 0x%08lX\n",
			physaddr);
		rc = -ENODEV;
227
		goto err_region;
228
	}
229 230 231 232 233 234 235
	drvdata->regs_phys = physaddr;
	drvdata->regs = ioremap(physaddr, 8);
	if (!drvdata->regs) {
		dev_err(dev, "Couldn't lock memory region at 0x%08lX\n",
			physaddr);
		rc = -ENODEV;
		goto err_map;
236 237 238
	}

	/* Allocate the framebuffer memory */
239 240 241 242 243 244 245 246 247
	if (pdata->fb_phys) {
		drvdata->fb_phys = pdata->fb_phys;
		drvdata->fb_virt = ioremap(pdata->fb_phys, fbsize);
	} else {
		drvdata->fb_alloced = 1;
		drvdata->fb_virt = dma_alloc_coherent(dev, PAGE_ALIGN(fbsize),
					&drvdata->fb_phys, GFP_KERNEL);
	}

248
	if (!drvdata->fb_virt) {
249
		dev_err(dev, "Could not allocate frame buffer memory\n");
250
		rc = -ENOMEM;
251
		goto err_fbmem;
252 253 254
	}

	/* Clear (turn to black) the framebuffer */
255
	memset_io((void __iomem *)drvdata->fb_virt, 0, fbsize);
256 257 258 259 260

	/* Tell the hardware where the frame buffer is */
	xilinx_fb_out_be32(drvdata, REG_FB_ADDR, drvdata->fb_phys);

	/* Turn on the display */
261
	drvdata->reg_ctrl_default = REG_CTRL_ENABLE;
262
	if (pdata->rotate_screen)
263
		drvdata->reg_ctrl_default |= REG_CTRL_ROTATE;
264 265 266 267
	xilinx_fb_out_be32(drvdata, REG_CTRL, drvdata->reg_ctrl_default);

	/* Fill struct fb_info */
	drvdata->info.device = dev;
G
Grant Likely 已提交
268
	drvdata->info.screen_base = (void __iomem *)drvdata->fb_virt;
269 270 271
	drvdata->info.fbops = &xilinxfb_ops;
	drvdata->info.fix = xilinx_fb_fix;
	drvdata->info.fix.smem_start = drvdata->fb_phys;
272 273 274
	drvdata->info.fix.smem_len = fbsize;
	drvdata->info.fix.line_length = pdata->xvirt * BYTES_PER_PIXEL;

275
	drvdata->info.pseudo_palette = drvdata->pseudo_palette;
276 277
	drvdata->info.flags = FBINFO_DEFAULT;
	drvdata->info.var = xilinx_fb_var;
278 279 280 281 282 283
	drvdata->info.var.height = pdata->screen_height_mm;
	drvdata->info.var.width = pdata->screen_width_mm;
	drvdata->info.var.xres = pdata->xres;
	drvdata->info.var.yres = pdata->yres;
	drvdata->info.var.xres_virtual = pdata->xvirt;
	drvdata->info.var.yres_virtual = pdata->yvirt;
284

285 286 287
	/* Allocate a colour map */
	rc = fb_alloc_cmap(&drvdata->info.cmap, PALETTE_ENTRIES_NO, 0);
	if (rc) {
288
		dev_err(dev, "Fail to allocate colormap (%d entries)\n",
289
			PALETTE_ENTRIES_NO);
290
		goto err_cmap;
291 292 293
	}

	/* Register new frame buffer */
294 295
	rc = register_framebuffer(&drvdata->info);
	if (rc) {
296
		dev_err(dev, "Could not register frame buffer\n");
297
		goto err_regfb;
298 299
	}

300
	/* Put a banner in the log (for DEBUG) */
301
	dev_dbg(dev, "regs: phys=%lx, virt=%p\n", physaddr, drvdata->regs);
302
	dev_dbg(dev, "fb: phys=%p, virt=%p, size=%x\n",
303 304
		(void*)drvdata->fb_phys, drvdata->fb_virt, fbsize);

305 306
	return 0;	/* success */

307
err_regfb:
308 309
	fb_dealloc_cmap(&drvdata->info.cmap);

310
err_cmap:
311 312 313
	if (drvdata->fb_alloced)
		dma_free_coherent(dev, PAGE_ALIGN(fbsize), drvdata->fb_virt,
			drvdata->fb_phys);
314 315 316
	/* Turn off the display */
	xilinx_fb_out_be32(drvdata, REG_CTRL, 0);

317
err_fbmem:
318 319 320 321
	iounmap(drvdata->regs);

err_map:
	release_mem_region(physaddr, 8);
322

323
err_region:
324 325 326
	kfree(drvdata);
	dev_set_drvdata(dev, NULL);

327
	return rc;
328 329
}

330
static int xilinxfb_release(struct device *dev)
331
{
332
	struct xilinxfb_drvdata *drvdata = dev_get_drvdata(dev);
333 334 335 336 337 338 339 340 341

#if !defined(CONFIG_FRAMEBUFFER_CONSOLE) && defined(CONFIG_LOGO)
	xilinx_fb_blank(VESA_POWERDOWN, &drvdata->info);
#endif

	unregister_framebuffer(&drvdata->info);

	fb_dealloc_cmap(&drvdata->info.cmap);

342 343 344
	if (drvdata->fb_alloced)
		dma_free_coherent(dev, PAGE_ALIGN(drvdata->info.fix.smem_len),
				  drvdata->fb_virt, drvdata->fb_phys);
345 346 347 348 349 350 351 352 353 354 355 356 357

	/* Turn off the display */
	xilinx_fb_out_be32(drvdata, REG_CTRL, 0);
	iounmap(drvdata->regs);

	release_mem_region(drvdata->regs_phys, 8);

	kfree(drvdata);
	dev_set_drvdata(dev, NULL);

	return 0;
}

358 359 360 361 362
/* ---------------------------------------------------------------------
 * Platform bus binding
 */

static int
363
xilinxfb_platform_probe(struct platform_device *pdev)
364 365 366 367 368 369 370
{
	struct xilinxfb_platform_data *pdata;
	struct resource *res;

	/* Find the registers address */
	res = platform_get_resource(pdev, IORESOURCE_IO, 0);
	if (!res) {
371
		dev_err(&pdev->dev, "Couldn't get registers resource\n");
372 373 374
		return -ENODEV;
	}

375
	/* If a pdata structure is provided, then extract the parameters */
376 377
	pdata = &xilinx_fb_default_pdata;
	if (pdev->dev.platform_data) {
378
		pdata = pdev->dev.platform_data;
379 380 381 382 383 384 385 386 387
		if (!pdata->xres)
			pdata->xres = xilinx_fb_default_pdata.xres;
		if (!pdata->yres)
			pdata->yres = xilinx_fb_default_pdata.yres;
		if (!pdata->xvirt)
			pdata->xvirt = xilinx_fb_default_pdata.xvirt;
		if (!pdata->yvirt)
			pdata->yvirt = xilinx_fb_default_pdata.yvirt;
	}
388

389
	return xilinxfb_assign(&pdev->dev, res->start, pdata);
390 391 392
}

static int
393
xilinxfb_platform_remove(struct platform_device *pdev)
394
{
395
	return xilinxfb_release(&pdev->dev);
396 397
}

398

399 400 401 402 403 404 405
static struct platform_driver xilinxfb_platform_driver = {
	.probe		= xilinxfb_platform_probe,
	.remove		= xilinxfb_platform_remove,
	.driver = {
		.owner = THIS_MODULE,
		.name = DRIVER_NAME,
	},
406 407
};

408 409 410 411 412 413 414 415 416 417
/* ---------------------------------------------------------------------
 * OF bus binding
 */

#if defined(CONFIG_OF)
static int __devinit
xilinxfb_of_probe(struct of_device *op, const struct of_device_id *match)
{
	struct resource res;
	const u32 *prop;
418
	struct xilinxfb_platform_data pdata;
419 420
	int size, rc;

421 422 423
	/* Copy with the default pdata (not a ptr reference!) */
	pdata = xilinx_fb_default_pdata;

424 425 426 427 428 429 430 431
	dev_dbg(&op->dev, "xilinxfb_of_probe(%p, %p)\n", op, match);

	rc = of_address_to_resource(op->node, 0, &res);
	if (rc) {
		dev_err(&op->dev, "invalid address\n");
		return rc;
	}

432
	prop = of_get_property(op->node, "phys-size", &size);
433
	if ((prop) && (size >= sizeof(u32)*2)) {
434 435
		pdata.screen_width_mm = prop[0];
		pdata.screen_height_mm = prop[1];
436 437
	}

438 439 440 441 442 443 444 445 446 447 448 449
	prop = of_get_property(op->node, "resolution", &size);
	if ((prop) && (size >= sizeof(u32)*2)) {
		pdata.xres = prop[0];
		pdata.yres = prop[1];
	}

	prop = of_get_property(op->node, "virtual-resolution", &size);
	if ((prop) && (size >= sizeof(u32)*2)) {
		pdata.xvirt = prop[0];
		pdata.yvirt = prop[1];
	}

450
	if (of_find_property(op->node, "rotate-display", NULL))
451
		pdata.rotate_screen = 1;
452

453
	return xilinxfb_assign(&op->dev, res.start, &pdata);
454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499
}

static int __devexit xilinxfb_of_remove(struct of_device *op)
{
	return xilinxfb_release(&op->dev);
}

/* Match table for of_platform binding */
static struct of_device_id __devinit xilinxfb_of_match[] = {
	{ .compatible = "xilinx,ml300-fb", },
	{},
};
MODULE_DEVICE_TABLE(of, xilinxfb_of_match);

static struct of_platform_driver xilinxfb_of_driver = {
	.owner = THIS_MODULE,
	.name = DRIVER_NAME,
	.match_table = xilinxfb_of_match,
	.probe = xilinxfb_of_probe,
	.remove = __devexit_p(xilinxfb_of_remove),
	.driver = {
		.name = DRIVER_NAME,
	},
};

/* Registration helpers to keep the number of #ifdefs to a minimum */
static inline int __init xilinxfb_of_register(void)
{
	pr_debug("xilinxfb: calling of_register_platform_driver()\n");
	return of_register_platform_driver(&xilinxfb_of_driver);
}

static inline void __exit xilinxfb_of_unregister(void)
{
	of_unregister_platform_driver(&xilinxfb_of_driver);
}
#else /* CONFIG_OF */
/* CONFIG_OF not enabled; do nothing helpers */
static inline int __init xilinxfb_of_register(void) { return 0; }
static inline void __exit xilinxfb_of_unregister(void) { }
#endif /* CONFIG_OF */

/* ---------------------------------------------------------------------
 * Module setup and teardown
 */

500 501 502
static int __init
xilinxfb_init(void)
{
503 504 505 506 507 508 509 510 511 512
	int rc;
	rc = xilinxfb_of_register();
	if (rc)
		return rc;

	rc = platform_driver_register(&xilinxfb_platform_driver);
	if (rc)
		xilinxfb_of_unregister();

	return rc;
513 514 515 516 517
}

static void __exit
xilinxfb_cleanup(void)
{
518
	platform_driver_unregister(&xilinxfb_platform_driver);
519
	xilinxfb_of_unregister();
520 521 522 523 524 525 526 527
}

module_init(xilinxfb_init);
module_exit(xilinxfb_cleanup);

MODULE_AUTHOR("MontaVista Software, Inc. <source@mvista.com>");
MODULE_DESCRIPTION(DRIVER_DESCRIPTION);
MODULE_LICENSE("GPL");