amd.c 18.7 KB
Newer Older
1
#include <linux/export.h>
L
Linus Torvalds 已提交
2 3
#include <linux/init.h>
#include <linux/bitops.h>
4
#include <linux/elf.h>
L
Linus Torvalds 已提交
5
#include <linux/mm.h>
Y
Yinghai Lu 已提交
6

A
Alan Cox 已提交
7
#include <linux/io.h>
L
Linus Torvalds 已提交
8
#include <asm/processor.h>
9
#include <asm/apic.h>
10
#include <asm/cpu.h>
11
#include <asm/pci-direct.h>
L
Linus Torvalds 已提交
12

Y
Yinghai Lu 已提交
13 14 15 16 17 18
#ifdef CONFIG_X86_64
# include <asm/numa_64.h>
# include <asm/mmconfig.h>
# include <asm/cacheflush.h>
#endif

L
Linus Torvalds 已提交
19 20
#include "cpu.h"

21
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
22 23 24 25 26 27 28 29 30 31 32 33
/*
 *	B step AMD K6 before B 9730xxxx have hardware bugs that can cause
 *	misexecution of code under Linux. Owners of such processors should
 *	contact AMD for precise details and a CPU swap.
 *
 *	See	http://www.multimania.com/poulot/k6bug.html
 *		http://www.amd.com/K6/k6docs/revgd.html
 *
 *	The following test is erm.. interesting. AMD neglected to up
 *	the chip setting when fixing the bug but they also tweaked some
 *	performance at the same time..
 */
34

L
Linus Torvalds 已提交
35 36 37
extern void vide(void);
__asm__(".align 4\nvide: ret");

38 39 40 41 42 43 44 45 46 47 48 49
static void __cpuinit init_amd_k5(struct cpuinfo_x86 *c)
{
/*
 * General Systems BIOSen alias the cpu frequency registers
 * of the Elan at 0x000df000. Unfortuantly, one of the Linux
 * drivers subsequently pokes it, and changes the CPU speed.
 * Workaround : Remove the unneeded alias.
 */
#define CBAR		(0xfffc) /* Configuration Base Address  (32-bit) */
#define CBAR_ENB	(0x80000000)
#define CBAR_KEY	(0X000000CB)
	if (c->x86_model == 9 || c->x86_model == 10) {
A
Alan Cox 已提交
50 51
		if (inl(CBAR) & CBAR_ENB)
			outl(0 | CBAR_KEY, CBAR);
52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91
	}
}


static void __cpuinit init_amd_k6(struct cpuinfo_x86 *c)
{
	u32 l, h;
	int mbytes = num_physpages >> (20-PAGE_SHIFT);

	if (c->x86_model < 6) {
		/* Based on AMD doc 20734R - June 2000 */
		if (c->x86_model == 0) {
			clear_cpu_cap(c, X86_FEATURE_APIC);
			set_cpu_cap(c, X86_FEATURE_PGE);
		}
		return;
	}

	if (c->x86_model == 6 && c->x86_mask == 1) {
		const int K6_BUG_LOOP = 1000000;
		int n;
		void (*f_vide)(void);
		unsigned long d, d2;

		printk(KERN_INFO "AMD K6 stepping B detected - ");

		/*
		 * It looks like AMD fixed the 2.6.2 bug and improved indirect
		 * calls at the same time.
		 */

		n = K6_BUG_LOOP;
		f_vide = vide;
		rdtscl(d);
		while (n--)
			f_vide();
		rdtscl(d2);
		d = d2-d;

		if (d > 20*K6_BUG_LOOP)
A
Alan Cox 已提交
92 93
			printk(KERN_CONT
				"system stability may be impaired when more than 32 MB are used.\n");
94
		else
A
Alan Cox 已提交
95
			printk(KERN_CONT "probably OK (after B9730xxxx).\n");
96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148
		printk(KERN_INFO "Please see http://membres.lycos.fr/poulot/k6bug.html\n");
	}

	/* K6 with old style WHCR */
	if (c->x86_model < 8 ||
	   (c->x86_model == 8 && c->x86_mask < 8)) {
		/* We can only write allocate on the low 508Mb */
		if (mbytes > 508)
			mbytes = 508;

		rdmsr(MSR_K6_WHCR, l, h);
		if ((l&0x0000FFFF) == 0) {
			unsigned long flags;
			l = (1<<0)|((mbytes/4)<<1);
			local_irq_save(flags);
			wbinvd();
			wrmsr(MSR_K6_WHCR, l, h);
			local_irq_restore(flags);
			printk(KERN_INFO "Enabling old style K6 write allocation for %d Mb\n",
				mbytes);
		}
		return;
	}

	if ((c->x86_model == 8 && c->x86_mask > 7) ||
	     c->x86_model == 9 || c->x86_model == 13) {
		/* The more serious chips .. */

		if (mbytes > 4092)
			mbytes = 4092;

		rdmsr(MSR_K6_WHCR, l, h);
		if ((l&0xFFFF0000) == 0) {
			unsigned long flags;
			l = ((mbytes>>2)<<22)|(1<<16);
			local_irq_save(flags);
			wbinvd();
			wrmsr(MSR_K6_WHCR, l, h);
			local_irq_restore(flags);
			printk(KERN_INFO "Enabling new style K6 write allocation for %d Mb\n",
				mbytes);
		}

		return;
	}

	if (c->x86_model == 10) {
		/* AMD Geode LX is model 10 */
		/* placeholder for any needed mods */
		return;
	}
}

149 150 151 152
static void __cpuinit amd_k7_smp_check(struct cpuinfo_x86 *c)
{
#ifdef CONFIG_SMP
	/* calling is from identify_secondary_cpu() ? */
153
	if (!c->cpu_index)
154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188
		return;

	/*
	 * Certain Athlons might work (for various values of 'work') in SMP
	 * but they are not certified as MP capable.
	 */
	/* Athlon 660/661 is valid. */
	if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
	    (c->x86_mask == 1)))
		goto valid_k7;

	/* Duron 670 is valid */
	if ((c->x86_model == 7) && (c->x86_mask == 0))
		goto valid_k7;

	/*
	 * Athlon 662, Duron 671, and Athlon >model 7 have capability
	 * bit. It's worth noting that the A5 stepping (662) of some
	 * Athlon XP's have the MP bit set.
	 * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
	 * more.
	 */
	if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
	    ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
	     (c->x86_model > 7))
		if (cpu_has_mp)
			goto valid_k7;

	/* If we get here, not a certified SMP capable AMD system. */

	/*
	 * Don't taint if we are running SMP kernel on a single non-MP
	 * approved Athlon
	 */
	WARN_ONCE(1, "WARNING: This combination of AMD"
189
		" processors is not suitable for SMP.\n");
190 191 192 193 194 195 196 197
	if (!test_taint(TAINT_UNSAFE_SMP))
		add_taint(TAINT_UNSAFE_SMP);

valid_k7:
	;
#endif
}

198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224
static void __cpuinit init_amd_k7(struct cpuinfo_x86 *c)
{
	u32 l, h;

	/*
	 * Bit 15 of Athlon specific MSR 15, needs to be 0
	 * to enable SSE on Palomino/Morgan/Barton CPU's.
	 * If the BIOS didn't enable it already, enable it here.
	 */
	if (c->x86_model >= 6 && c->x86_model <= 10) {
		if (!cpu_has(c, X86_FEATURE_XMM)) {
			printk(KERN_INFO "Enabling disabled K7/SSE Support.\n");
			rdmsr(MSR_K7_HWCR, l, h);
			l &= ~0x00008000;
			wrmsr(MSR_K7_HWCR, l, h);
			set_cpu_cap(c, X86_FEATURE_XMM);
		}
	}

	/*
	 * It's been determined by AMD that Athlons since model 8 stepping 1
	 * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
	 * As per AMD technical note 27212 0.2
	 */
	if ((c->x86_model == 8 && c->x86_mask >= 1) || (c->x86_model > 8)) {
		rdmsr(MSR_K7_CLK_CTL, l, h);
		if ((l & 0xfff00000) != 0x20000000) {
A
Alan Cox 已提交
225 226 227
			printk(KERN_INFO
			    "CPU: CLK_CTL MSR was %x. Reprogramming to %x\n",
					l, ((l & 0x000fffff)|0x20000000));
228 229 230 231 232
			wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h);
		}
	}

	set_cpu_cap(c, X86_FEATURE_K7);
233 234

	amd_k7_smp_check(c);
235
}
236 237
#endif

238
#ifdef CONFIG_NUMA
239 240 241 242
/*
 * To workaround broken NUMA config.  Read the comment in
 * srat_detect_node().
 */
243 244 245 246 247
static int __cpuinit nearby_node(int apicid)
{
	int i, node;

	for (i = apicid - 1; i >= 0; i--) {
248
		node = __apicid_to_node[i];
249 250 251 252
		if (node != NUMA_NO_NODE && node_online(node))
			return node;
	}
	for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
253
		node = __apicid_to_node[i];
254 255 256 257 258 259
		if (node != NUMA_NO_NODE && node_online(node))
			return node;
	}
	return first_node(node_online_map); /* Shouldn't happen */
}
#endif
260

261
/*
262 263 264
 * Fixup core topology information for
 * (1) AMD multi-node processors
 *     Assumption: Number of cores in each internal node is the same.
265
 * (2) AMD processors supporting compute units
266 267
 */
#ifdef CONFIG_X86_HT
268
static void __cpuinit amd_get_topology(struct cpuinfo_x86 *c)
269
{
270
	u32 nodes, cores_per_cu = 1;
271
	u8 node_id;
272 273
	int cpu = smp_processor_id();

274 275
	/* get information required for multi-node processors */
	if (cpu_has(c, X86_FEATURE_TOPOEXT)) {
276 277 278 279 280 281 282 283 284
		u32 eax, ebx, ecx, edx;

		cpuid(0x8000001e, &eax, &ebx, &ecx, &edx);
		nodes = ((ecx >> 8) & 7) + 1;
		node_id = ecx & 7;

		/* get compute unit information */
		smp_num_siblings = ((ebx >> 8) & 3) + 1;
		c->compute_unit_id = ebx & 0xff;
285
		cores_per_cu += ((ebx >> 8) & 3);
286
	} else if (cpu_has(c, X86_FEATURE_NODEID_MSR)) {
287 288
		u64 value;

289 290 291 292
		rdmsrl(MSR_FAM10H_NODE_ID, value);
		nodes = ((value >> 3) & 7) + 1;
		node_id = value & 7;
	} else
293 294
		return;

295 296
	/* fixup multi-node processor information */
	if (nodes > 1) {
297
		u32 cores_per_node;
298
		u32 cus_per_node;
299

300 301
		set_cpu_cap(c, X86_FEATURE_AMD_DCM);
		cores_per_node = c->x86_max_cores / nodes;
302
		cus_per_node = cores_per_node / cores_per_cu;
303

304 305
		/* store NodeID, use llc_shared_map to store sibling info */
		per_cpu(cpu_llc_id, cpu) = node_id;
306

307
		/* core id has to be in the [0 .. cores_per_node - 1] range */
308 309
		c->cpu_core_id %= cores_per_node;
		c->compute_unit_id %= cus_per_node;
310
	}
311 312 313
}
#endif

314 315 316 317 318 319 320 321
/*
 * On a AMD dual core setup the lower bits of the APIC id distingush the cores.
 * Assumes number of cores is a power of two.
 */
static void __cpuinit amd_detect_cmp(struct cpuinfo_x86 *c)
{
#ifdef CONFIG_X86_HT
	unsigned bits;
322
	int cpu = smp_processor_id();
323 324 325 326 327 328

	bits = c->x86_coreid_bits;
	/* Low order bits define the core id (index of core in socket) */
	c->cpu_core_id = c->initial_apicid & ((1 << bits)-1);
	/* Convert the initial APIC ID into the socket ID */
	c->phys_proc_id = c->initial_apicid >> bits;
329 330
	/* use socket ID also for last level cache */
	per_cpu(cpu_llc_id, cpu) = c->phys_proc_id;
331
	amd_get_topology(c);
332 333 334
#endif
}

335 336 337 338 339 340 341 342 343 344
int amd_get_nb_id(int cpu)
{
	int id = 0;
#ifdef CONFIG_SMP
	id = per_cpu(cpu_llc_id, cpu);
#endif
	return id;
}
EXPORT_SYMBOL_GPL(amd_get_nb_id);

345 346
static void __cpuinit srat_detect_node(struct cpuinfo_x86 *c)
{
347
#ifdef CONFIG_NUMA
348 349
	int cpu = smp_processor_id();
	int node;
350
	unsigned apicid = c->apicid;
351

352 353 354
	node = numa_cpu_node(cpu);
	if (node == NUMA_NO_NODE)
		node = per_cpu(cpu_llc_id, cpu);
355 356

	if (!node_online(node)) {
357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375
		/*
		 * Two possibilities here:
		 *
		 * - The CPU is missing memory and no node was created.  In
		 *   that case try picking one from a nearby CPU.
		 *
		 * - The APIC IDs differ from the HyperTransport node IDs
		 *   which the K8 northbridge parsing fills in.  Assume
		 *   they are all increased by a constant offset, but in
		 *   the same order as the HT nodeids.  If that doesn't
		 *   result in a usable node fall back to the path for the
		 *   previous case.
		 *
		 * This workaround operates directly on the mapping between
		 * APIC ID and NUMA node, assuming certain relationship
		 * between APIC ID, HT node ID and NUMA topology.  As going
		 * through CPU mapping may alter the outcome, directly
		 * access __apicid_to_node[].
		 */
376 377 378
		int ht_nodeid = c->initial_apicid;

		if (ht_nodeid >= 0 &&
379 380
		    __apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
			node = __apicid_to_node[ht_nodeid];
381 382 383 384 385 386 387 388
		/* Pick a nearby node */
		if (!node_online(node))
			node = nearby_node(apicid);
	}
	numa_set_node(cpu, node);
#endif
}

389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414
static void __cpuinit early_init_amd_mc(struct cpuinfo_x86 *c)
{
#ifdef CONFIG_X86_HT
	unsigned bits, ecx;

	/* Multi core CPU? */
	if (c->extended_cpuid_level < 0x80000008)
		return;

	ecx = cpuid_ecx(0x80000008);

	c->x86_max_cores = (ecx & 0xff) + 1;

	/* CPU telling us the core id bits shift? */
	bits = (ecx >> 12) & 0xF;

	/* Otherwise recompute */
	if (bits == 0) {
		while ((1 << bits) < c->x86_max_cores)
			bits++;
	}

	c->x86_coreid_bits = bits;
#endif
}

415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442
static void __cpuinit bsp_init_amd(struct cpuinfo_x86 *c)
{
	if (cpu_has(c, X86_FEATURE_CONSTANT_TSC)) {

		if (c->x86 > 0x10 ||
		    (c->x86 == 0x10 && c->x86_model >= 0x2)) {
			u64 val;

			rdmsrl(MSR_K7_HWCR, val);
			if (!(val & BIT(24)))
				printk(KERN_WARNING FW_BUG "TSC doesn't count "
					"with P0 frequency!\n");
		}
	}

	if (c->x86 == 0x15) {
		unsigned long upperbit;
		u32 cpuid, assoc;

		cpuid	 = cpuid_edx(0x80000005);
		assoc	 = cpuid >> 16 & 0xff;
		upperbit = ((cpuid >> 24) << 10) / assoc;

		va_align.mask	  = (upperbit - 1) & PAGE_MASK;
		va_align.flags    = ALIGN_VA_32 | ALIGN_VA_64;
	}
}

443
static void __cpuinit early_init_amd(struct cpuinfo_x86 *c)
444
{
445 446
	u32 dummy;

447 448
	early_init_amd_mc(c);

449 450 451 452 453
	/*
	 * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate
	 * with P/T states and does not stop in deep C-states
	 */
	if (c->x86_power & (1 << 8)) {
454
		set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
455 456
		set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC);
	}
457

458 459 460
#ifdef CONFIG_X86_64
	set_cpu_cap(c, X86_FEATURE_SYSCALL32);
#else
461
	/*  Set MTRR capability flag if appropriate */
462 463 464 465 466
	if (c->x86 == 5)
		if (c->x86_model == 13 || c->x86_model == 9 ||
		    (c->x86_model == 8 && c->x86_mask >= 8))
			set_cpu_cap(c, X86_FEATURE_K6_MTRR);
#endif
467 468
#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_PCI)
	/* check CPU config space for extended APIC ID */
469
	if (cpu_has_apic && c->x86 >= 0xf) {
470 471 472 473 474 475
		unsigned int val;
		val = read_pci_config(0, 24, 0, 0x68);
		if ((val & ((1 << 17) | (1 << 18))) == ((1 << 17) | (1 << 18)))
			set_cpu_cap(c, X86_FEATURE_EXTD_APICID);
	}
#endif
476

477
	rdmsr_safe(MSR_AMD64_PATCH_LEVEL, &c->microcode, &dummy);
478 479
}

480
static void __cpuinit init_amd(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
481
{
482
#ifdef CONFIG_SMP
483
	unsigned long long value;
484

485 486
	/*
	 * Disable TLB flush filter by setting HWCR.FFDIS on K8
487 488 489 490 491
	 * bit 6 of msr C001_0015
	 *
	 * Errata 63 for SH-B3 steppings
	 * Errata 122 for all steppings (F+ have it disabled by default)
	 */
492
	if (c->x86 == 0xf) {
493 494 495 496 497 498
		rdmsrl(MSR_K7_HWCR, value);
		value |= 1 << 6;
		wrmsrl(MSR_K7_HWCR, value);
	}
#endif

499 500
	early_init_amd(c);

501 502
	/*
	 * Bit 31 in normal CPUID used for nonstandard 3DNow ID;
503
	 * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway
504
	 */
505
	clear_cpu_cap(c, 0*32+31);
506

507 508 509 510 511 512
#ifdef CONFIG_X86_64
	/* On C+ stepping K8 rep microcode works well for copy/memset */
	if (c->x86 == 0xf) {
		u32 level;

		level = cpuid_eax(1);
A
Alan Cox 已提交
513
		if ((level >= 0x0f48 && level < 0x0f50) || level >= 0x0f58)
514
			set_cpu_cap(c, X86_FEATURE_REP_GOOD);
515 516 517 518

		/*
		 * Some BIOSes incorrectly force this feature, but only K8
		 * revision D (model = 0x14) and later actually support it.
519
		 * (AMD Erratum #110, docId: 25759).
520
		 */
521 522 523
		if (c->x86_model < 0x14 && cpu_has(c, X86_FEATURE_LAHF_LM)) {
			u64 val;

524
			clear_cpu_cap(c, X86_FEATURE_LAHF_LM);
525 526 527 528 529 530
			if (!rdmsrl_amd_safe(0xc001100d, &val)) {
				val &= ~(1ULL << 32);
				wrmsrl_amd_safe(0xc001100d, val);
			}
		}

531
	}
532
	if (c->x86 >= 0x10)
533
		set_cpu_cap(c, X86_FEATURE_REP_GOOD);
534 535 536

	/* get apicid instead of initial apic id from cpuid */
	c->apicid = hard_smp_processor_id();
537 538 539 540 541 542 543 544
#else

	/*
	 *	FIXME: We should handle the K5 here. Set up the write
	 *	range and also turn on MSR 83 bits 4 and 31 (write alloc,
	 *	no bus pipeline)
	 */

545 546
	switch (c->x86) {
	case 4:
547 548
		init_amd_k5(c);
		break;
549
	case 5:
550
		init_amd_k6(c);
L
Linus Torvalds 已提交
551
		break;
552 553
	case 6: /* An Athlon/Duron */
		init_amd_k7(c);
L
Linus Torvalds 已提交
554 555
		break;
	}
556 557 558 559

	/* K6s reports MCEs but don't actually have all the MSRs */
	if (c->x86 < 6)
		clear_cpu_cap(c, X86_FEATURE_MCE);
560
#endif
561

562
	/* Enable workaround for FXSAVE leak */
563
	if (c->x86 >= 6)
564
		set_cpu_cap(c, X86_FEATURE_FXSAVE_LEAK);
L
Linus Torvalds 已提交
565

566 567 568 569 570 571 572 573 574
	if (!c->x86_model_id[0]) {
		switch (c->x86) {
		case 0xf:
			/* Should distinguish Models here, but this is only
			   a fallback anyways. */
			strcpy(c->x86_model_id, "Hammer");
			break;
		}
	}
575

576
	cpu_detect_cache_sizes(c);
577

578
	/* Multi core CPU? */
579
	if (c->extended_cpuid_level >= 0x80000008) {
580
		amd_detect_cmp(c);
581 582
		srat_detect_node(c);
	}
583

584
#ifdef CONFIG_X86_32
585
	detect_ht(c);
586
#endif
587

588
	if (c->extended_cpuid_level >= 0x80000006) {
589
		if (cpuid_edx(0x80000006) & 0xf000)
590 591 592 593
			num_cache_leaves = 4;
		else
			num_cache_leaves = 3;
	}
594

595
	if (c->x86 >= 0xf)
596
		set_cpu_cap(c, X86_FEATURE_K8);
597

598 599
	if (cpu_has_xmm2) {
		/* MFENCE stops RDTSC speculation */
600
		set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
601
	}
602 603 604 605 606 607 608 609 610 611

#ifdef CONFIG_X86_64
	if (c->x86 == 0x10) {
		/* do this for boot cpu */
		if (c == &boot_cpu_data)
			check_enable_amd_mmconf_dmi();

		fam10h_check_enable_mmcfg();
	}

612
	if (c == &boot_cpu_data && c->x86 >= 0xf) {
613 614 615 616 617 618 619 620
		unsigned long long tseg;

		/*
		 * Split up direct mapping around the TSEG SMM area.
		 * Don't do it for gbpages because there seems very little
		 * benefit in doing so.
		 */
		if (!rdmsrl_safe(MSR_K8_TSEG_ADDR, &tseg)) {
A
Alan Cox 已提交
621 622
			printk(KERN_DEBUG "tseg: %010llx\n", tseg);
			if ((tseg>>PMD_SHIFT) <
623
				(max_low_pfn_mapped>>(PMD_SHIFT-PAGE_SHIFT)) ||
A
Alan Cox 已提交
624
				((tseg>>PMD_SHIFT) <
625
				(max_pfn_mapped>>(PMD_SHIFT-PAGE_SHIFT)) &&
A
Alan Cox 已提交
626 627
				(tseg>>PMD_SHIFT) >= (1ULL<<(32 - PMD_SHIFT))))
				set_memory_4k((unsigned long)__va(tseg), 1);
628 629 630
		}
	}
#endif
631

632 633 634 635 636
	/*
	 * Family 0x12 and above processors have APIC timer
	 * running in deep C states.
	 */
	if (c->x86 > 0x11)
637
		set_cpu_cap(c, X86_FEATURE_ARAT);
638 639 640 641 642 643 644 645 646 647 648 649 650 651

	/*
	 * Disable GART TLB Walk Errors on Fam10h. We do this here
	 * because this is always needed when GART is enabled, even in a
	 * kernel which has no MCE support built in.
	 */
	if (c->x86 == 0x10) {
		/*
		 * BIOS should disable GartTlbWlk Errors themself. If
		 * it doesn't do it here as suggested by the BKDG.
		 *
		 * Fixes: https://bugzilla.kernel.org/show_bug.cgi?id=33012
		 */
		u64 mask;
652
		int err;
653

654 655 656 657 658
		err = rdmsrl_safe(MSR_AMD64_MCx_MASK(4), &mask);
		if (err == 0) {
			mask |= (1 << 10);
			checking_wrmsrl(MSR_AMD64_MCx_MASK(4), mask);
		}
659
	}
L
Linus Torvalds 已提交
660 661
}

662
#ifdef CONFIG_X86_32
A
Alan Cox 已提交
663 664
static unsigned int __cpuinit amd_size_cache(struct cpuinfo_x86 *c,
							unsigned int size)
L
Linus Torvalds 已提交
665 666 667
{
	/* AMD errata T13 (order #21922) */
	if ((c->x86 == 6)) {
A
Alan Cox 已提交
668 669
		/* Duron Rev A0 */
		if (c->x86_model == 3 && c->x86_mask == 0)
L
Linus Torvalds 已提交
670
			size = 64;
A
Alan Cox 已提交
671
		/* Tbird rev A1/A2 */
L
Linus Torvalds 已提交
672
		if (c->x86_model == 4 &&
A
Alan Cox 已提交
673
			(c->x86_mask == 0 || c->x86_mask == 1))
L
Linus Torvalds 已提交
674 675 676 677
			size = 256;
	}
	return size;
}
678
#endif
L
Linus Torvalds 已提交
679

680
static const struct cpu_dev __cpuinitconst amd_cpu_dev = {
L
Linus Torvalds 已提交
681
	.c_vendor	= "AMD",
682
	.c_ident	= { "AuthenticAMD" },
683
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
684 685 686 687 688
	.c_models = {
		{ .vendor = X86_VENDOR_AMD, .family = 4, .model_names =
		  {
			  [3] = "486 DX/2",
			  [7] = "486 DX/2-WB",
689 690
			  [8] = "486 DX/4",
			  [9] = "486 DX/4-WB",
L
Linus Torvalds 已提交
691
			  [14] = "Am5x86-WT",
692
			  [15] = "Am5x86-WB"
L
Linus Torvalds 已提交
693 694 695
		  }
		},
	},
696 697
	.c_size_cache	= amd_size_cache,
#endif
698
	.c_early_init   = early_init_amd,
699
	.c_bsp_init	= bsp_init_amd,
L
Linus Torvalds 已提交
700
	.c_init		= init_amd,
Y
Yinghai Lu 已提交
701
	.c_x86_vendor	= X86_VENDOR_AMD,
L
Linus Torvalds 已提交
702 703
};

Y
Yinghai Lu 已提交
704
cpu_dev_register(amd_cpu_dev);
705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723

/*
 * AMD errata checking
 *
 * Errata are defined as arrays of ints using the AMD_LEGACY_ERRATUM() or
 * AMD_OSVW_ERRATUM() macros. The latter is intended for newer errata that
 * have an OSVW id assigned, which it takes as first argument. Both take a
 * variable number of family-specific model-stepping ranges created by
 * AMD_MODEL_RANGE(). Each erratum also has to be declared as extern const
 * int[] in arch/x86/include/asm/processor.h.
 *
 * Example:
 *
 * const int amd_erratum_319[] =
 *	AMD_LEGACY_ERRATUM(AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0x4, 0x2),
 *			   AMD_MODEL_RANGE(0x10, 0x8, 0x0, 0x8, 0x0),
 *			   AMD_MODEL_RANGE(0x10, 0x9, 0x0, 0x9, 0x0));
 */

724
const int amd_erratum_400[] =
725
	AMD_OSVW_ERRATUM(1, AMD_MODEL_RANGE(0xf, 0x41, 0x2, 0xff, 0xf),
726
			    AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0xff, 0xf));
727
EXPORT_SYMBOL_GPL(amd_erratum_400);
728

729 730
const int amd_erratum_383[] =
	AMD_OSVW_ERRATUM(3, AMD_MODEL_RANGE(0x10, 0, 0, 0xff, 0xf));
731
EXPORT_SYMBOL_GPL(amd_erratum_383);
732

733 734
bool cpu_has_amd_erratum(const int *erratum)
{
735
	struct cpuinfo_x86 *cpu = __this_cpu_ptr(&cpu_info);
736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764
	int osvw_id = *erratum++;
	u32 range;
	u32 ms;

	/*
	 * If called early enough that current_cpu_data hasn't been initialized
	 * yet, fall back to boot_cpu_data.
	 */
	if (cpu->x86 == 0)
		cpu = &boot_cpu_data;

	if (cpu->x86_vendor != X86_VENDOR_AMD)
		return false;

	if (osvw_id >= 0 && osvw_id < 65536 &&
	    cpu_has(cpu, X86_FEATURE_OSVW)) {
		u64 osvw_len;

		rdmsrl(MSR_AMD64_OSVW_ID_LENGTH, osvw_len);
		if (osvw_id < osvw_len) {
			u64 osvw_bits;

			rdmsrl(MSR_AMD64_OSVW_STATUS + (osvw_id >> 6),
			    osvw_bits);
			return osvw_bits & (1ULL << (osvw_id & 0x3f));
		}
	}

	/* OSVW unavailable or ID unknown, match family-model-stepping range */
765
	ms = (cpu->x86_model << 4) | cpu->x86_mask;
766 767 768 769 770 771 772 773
	while ((range = *erratum++))
		if ((cpu->x86 == AMD_MODEL_RANGE_FAMILY(range)) &&
		    (ms >= AMD_MODEL_RANGE_START(range)) &&
		    (ms <= AMD_MODEL_RANGE_END(range)))
			return true;

	return false;
}
774 775

EXPORT_SYMBOL_GPL(cpu_has_amd_erratum);