xhci-ring.c 128.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66
/*
 * xHCI host controller driver
 *
 * Copyright (C) 2008 Intel Corp.
 *
 * Author: Sarah Sharp
 * Some code borrowed from the Linux EHCI driver.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but
 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
 * or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
 * for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software Foundation,
 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 */

/*
 * Ring initialization rules:
 * 1. Each segment is initialized to zero, except for link TRBs.
 * 2. Ring cycle state = 0.  This represents Producer Cycle State (PCS) or
 *    Consumer Cycle State (CCS), depending on ring function.
 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
 *
 * Ring behavior rules:
 * 1. A ring is empty if enqueue == dequeue.  This means there will always be at
 *    least one free TRB in the ring.  This is useful if you want to turn that
 *    into a link TRB and expand the ring.
 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
 *    link TRB, then load the pointer with the address in the link TRB.  If the
 *    link TRB had its toggle bit set, you may need to update the ring cycle
 *    state (see cycle bit rules).  You may have to do this multiple times
 *    until you reach a non-link TRB.
 * 3. A ring is full if enqueue++ (for the definition of increment above)
 *    equals the dequeue pointer.
 *
 * Cycle bit rules:
 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
 *    in a link TRB, it must toggle the ring cycle state.
 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
 *    in a link TRB, it must toggle the ring cycle state.
 *
 * Producer rules:
 * 1. Check if ring is full before you enqueue.
 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
 *    Update enqueue pointer between each write (which may update the ring
 *    cycle state).
 * 3. Notify consumer.  If SW is producer, it rings the doorbell for command
 *    and endpoint rings.  If HC is the producer for the event ring,
 *    and it generates an interrupt according to interrupt modulation rules.
 *
 * Consumer rules:
 * 1. Check if TRB belongs to you.  If the cycle bit == your ring cycle state,
 *    the TRB is owned by the consumer.
 * 2. Update dequeue pointer (which may update the ring cycle state) and
 *    continue processing TRBs until you reach a TRB which is not owned by you.
 * 3. Notify the producer.  SW is the consumer for the event ring, and it
 *   updates event ring dequeue pointer.  HC is the consumer for the command and
 *   endpoint rings; it generates events on the event ring for these.
 */

67
#include <linux/scatterlist.h>
68
#include <linux/slab.h>
69
#include "xhci.h"
70
#include "xhci-trace.h"
71 72 73 74 75

/*
 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
 * address of the TRB.
 */
76
dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
77 78
		union xhci_trb *trb)
{
79
	unsigned long segment_offset;
80

81
	if (!seg || !trb || trb < seg->trbs)
82
		return 0;
83 84
	/* offset in TRBs */
	segment_offset = trb - seg->trbs;
85
	if (segment_offset >= TRBS_PER_SEGMENT)
86
		return 0;
87
	return seg->dma + (segment_offset * sizeof(*trb));
88 89 90 91 92
}

/* Does this link TRB point to the first segment in a ring,
 * or was the previous TRB the last TRB on the last segment in the ERST?
 */
93
static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
94 95 96 97 98 99
		struct xhci_segment *seg, union xhci_trb *trb)
{
	if (ring == xhci->event_ring)
		return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
			(seg->next == xhci->event_ring->first_seg);
	else
M
Matt Evans 已提交
100
		return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
101 102 103 104 105 106
}

/* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
 * segment?  I.e. would the updated event TRB pointer step off the end of the
 * event seg?
 */
107
static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
108 109 110 111 112
		struct xhci_segment *seg, union xhci_trb *trb)
{
	if (ring == xhci->event_ring)
		return trb == &seg->trbs[TRBS_PER_SEGMENT];
	else
113
		return TRB_TYPE_LINK_LE32(trb->link.control);
114 115
}

116
static int enqueue_is_link_trb(struct xhci_ring *ring)
117 118
{
	struct xhci_link_trb *link = &ring->enqueue->link;
119
	return TRB_TYPE_LINK_LE32(link->control);
120 121
}

122 123 124 125 126 127 128 129 130 131 132 133 134
/* Updates trb to point to the next TRB in the ring, and updates seg if the next
 * TRB is in a new segment.  This does not skip over link TRBs, and it does not
 * effect the ring dequeue or enqueue pointers.
 */
static void next_trb(struct xhci_hcd *xhci,
		struct xhci_ring *ring,
		struct xhci_segment **seg,
		union xhci_trb **trb)
{
	if (last_trb(xhci, ring, *seg, *trb)) {
		*seg = (*seg)->next;
		*trb = ((*seg)->trbs);
	} else {
135
		(*trb)++;
136 137 138
	}
}

139 140 141 142
/*
 * See Cycle bit rules. SW is the consumer for the event ring only.
 * Don't make a ring full of link TRBs.  That would be dumb and this would loop.
 */
A
Andiry Xu 已提交
143
static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
144 145
{
	ring->deq_updates++;
146

147 148 149 150
	/*
	 * If this is not event ring, and the dequeue pointer
	 * is not on a link TRB, there is one more usable TRB
	 */
151 152 153 154
	if (ring->type != TYPE_EVENT &&
			!last_trb(xhci, ring, ring->deq_seg, ring->dequeue))
		ring->num_trbs_free++;

155 156 157 158 159 160 161 162 163 164
	do {
		/*
		 * Update the dequeue pointer further if that was a link TRB or
		 * we're at the end of an event ring segment (which doesn't have
		 * link TRBS)
		 */
		if (last_trb(xhci, ring, ring->deq_seg, ring->dequeue)) {
			if (ring->type == TYPE_EVENT &&
					last_trb_on_last_seg(xhci, ring,
						ring->deq_seg, ring->dequeue)) {
165
				ring->cycle_state ^= 1;
166 167 168 169 170
			}
			ring->deq_seg = ring->deq_seg->next;
			ring->dequeue = ring->deq_seg->trbs;
		} else {
			ring->dequeue++;
171
		}
172
	} while (last_trb(xhci, ring, ring->deq_seg, ring->dequeue));
173 174 175 176 177 178 179 180 181 182 183 184
}

/*
 * See Cycle bit rules. SW is the consumer for the event ring only.
 * Don't make a ring full of link TRBs.  That would be dumb and this would loop.
 *
 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
 * chain bit is set), then set the chain bit in all the following link TRBs.
 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
 * have their chain bit cleared (so that each Link TRB is a separate TD).
 *
 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
185 186 187
 * set, but other sections talk about dealing with the chain bit set.  This was
 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
188 189 190
 *
 * @more_trbs_coming:	Will you enqueue more TRBs before calling
 *			prepare_transfer()?
191
 */
192
static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
A
Andiry Xu 已提交
193
			bool more_trbs_coming)
194 195 196 197
{
	u32 chain;
	union xhci_trb *next;

M
Matt Evans 已提交
198
	chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
199 200 201 202
	/* If this is not event ring, there is one less usable TRB */
	if (ring->type != TYPE_EVENT &&
			!last_trb(xhci, ring, ring->enq_seg, ring->enqueue))
		ring->num_trbs_free--;
203 204 205 206 207 208 209
	next = ++(ring->enqueue);

	ring->enq_updates++;
	/* Update the dequeue pointer further if that was a link TRB or we're at
	 * the end of an event ring segment (which doesn't have link TRBS)
	 */
	while (last_trb(xhci, ring, ring->enq_seg, next)) {
A
Andiry Xu 已提交
210 211 212 213 214 215 216 217 218 219 220
		if (ring->type != TYPE_EVENT) {
			/*
			 * If the caller doesn't plan on enqueueing more
			 * TDs before ringing the doorbell, then we
			 * don't want to give the link TRB to the
			 * hardware just yet.  We'll give the link TRB
			 * back in prepare_ring() just before we enqueue
			 * the TD at the top of the ring.
			 */
			if (!chain && !more_trbs_coming)
				break;
221

A
Andiry Xu 已提交
222 223 224 225 226 227 228
			/* If we're not dealing with 0.95 hardware or
			 * isoc rings on AMD 0.96 host,
			 * carry over the chain bit of the previous TRB
			 * (which may mean the chain bit is cleared).
			 */
			if (!(ring->type == TYPE_ISOC &&
					(xhci->quirks & XHCI_AMD_0x96_HOST))
229
						&& !xhci_link_trb_quirk(xhci)) {
A
Andiry Xu 已提交
230 231 232 233
				next->link.control &=
					cpu_to_le32(~TRB_CHAIN);
				next->link.control |=
					cpu_to_le32(chain);
234
			}
A
Andiry Xu 已提交
235 236 237 238
			/* Give this link TRB to the hardware */
			wmb();
			next->link.control ^= cpu_to_le32(TRB_CYCLE);

239 240
			/* Toggle the cycle bit after the last ring segment. */
			if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
241
				ring->cycle_state ^= 1;
242 243 244 245 246 247 248 249 250
			}
		}
		ring->enq_seg = ring->enq_seg->next;
		ring->enqueue = ring->enq_seg->trbs;
		next = ring->enqueue;
	}
}

/*
251 252
 * Check to see if there's room to enqueue num_trbs on the ring and make sure
 * enqueue pointer will not advance into dequeue segment. See rules above.
253
 */
254
static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
255 256
		unsigned int num_trbs)
{
257
	int num_trbs_in_deq_seg;
258

259 260 261 262 263 264 265 266 267 268
	if (ring->num_trbs_free < num_trbs)
		return 0;

	if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
		num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
		if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
			return 0;
	}

	return 1;
269 270 271
}

/* Ring the host controller doorbell after placing a command on the ring */
272
void xhci_ring_cmd_db(struct xhci_hcd *xhci)
273
{
E
Elric Fu 已提交
274 275 276
	if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
		return;

277
	xhci_dbg(xhci, "// Ding dong!\n");
278
	writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]);
279
	/* Flush PCI posted writes */
280
	readl(&xhci->dba->doorbell[0]);
281 282
}

283 284 285 286 287 288 289
static int xhci_abort_cmd_ring(struct xhci_hcd *xhci)
{
	u64 temp_64;
	int ret;

	xhci_dbg(xhci, "Abort command ring\n");

290
	temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
291
	xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
292 293
	xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
			&xhci->op_regs->cmd_ring);
294 295 296 297 298 299 300 301

	/* Section 4.6.1.2 of xHCI 1.0 spec says software should
	 * time the completion od all xHCI commands, including
	 * the Command Abort operation. If software doesn't see
	 * CRR negated in a timely manner (e.g. longer than 5
	 * seconds), then it should assume that the there are
	 * larger problems with the xHC and assert HCRST.
	 */
302
	ret = xhci_handshake(&xhci->op_regs->cmd_ring,
303 304
			CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
	if (ret < 0) {
305 306 307 308 309 310 311 312 313
		/* we are about to kill xhci, give it one more chance */
		xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
			      &xhci->op_regs->cmd_ring);
		udelay(1000);
		ret = xhci_handshake(&xhci->op_regs->cmd_ring,
				     CMD_RING_RUNNING, 0, 3 * 1000 * 1000);
		if (ret == 0)
			return 0;

314 315 316 317 318 319 320 321 322 323 324
		xhci_err(xhci, "Stopped the command ring failed, "
				"maybe the host is dead\n");
		xhci->xhc_state |= XHCI_STATE_DYING;
		xhci_quiesce(xhci);
		xhci_halt(xhci);
		return -ESHUTDOWN;
	}

	return 0;
}

325
void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
326
		unsigned int slot_id,
327 328
		unsigned int ep_index,
		unsigned int stream_id)
329
{
M
Matt Evans 已提交
330
	__le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
331 332
	struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
	unsigned int ep_state = ep->ep_state;
333 334

	/* Don't ring the doorbell for this endpoint if there are pending
335
	 * cancellations because we don't want to interrupt processing.
336 337 338
	 * We don't want to restart any stream rings if there's a set dequeue
	 * pointer command pending because the device can choose to start any
	 * stream once the endpoint is on the HW schedule.
339
	 */
340 341 342
	if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
	    (ep_state & EP_HALTED))
		return;
343
	writel(DB_VALUE(ep_index, stream_id), db_addr);
344 345 346
	/* The CPU has better things to do at this point than wait for a
	 * write-posting flush.  It'll get there soon enough.
	 */
347 348
}

349 350 351 352 353 354 355 356 357 358 359 360
/* Ring the doorbell for any rings with pending URBs */
static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
		unsigned int slot_id,
		unsigned int ep_index)
{
	unsigned int stream_id;
	struct xhci_virt_ep *ep;

	ep = &xhci->devs[slot_id]->eps[ep_index];

	/* A ring has pending URBs if its TD list is not empty */
	if (!(ep->ep_state & EP_HAS_STREAMS)) {
361
		if (ep->ring && !(list_empty(&ep->ring->td_list)))
362
			xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
363 364 365 366 367 368 369
		return;
	}

	for (stream_id = 1; stream_id < ep->stream_info->num_streams;
			stream_id++) {
		struct xhci_stream_info *stream_info = ep->stream_info;
		if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
370 371
			xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
						stream_id);
372 373 374
	}
}

375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417
static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
		unsigned int slot_id, unsigned int ep_index,
		unsigned int stream_id)
{
	struct xhci_virt_ep *ep;

	ep = &xhci->devs[slot_id]->eps[ep_index];
	/* Common case: no streams */
	if (!(ep->ep_state & EP_HAS_STREAMS))
		return ep->ring;

	if (stream_id == 0) {
		xhci_warn(xhci,
				"WARN: Slot ID %u, ep index %u has streams, "
				"but URB has no stream ID.\n",
				slot_id, ep_index);
		return NULL;
	}

	if (stream_id < ep->stream_info->num_streams)
		return ep->stream_info->stream_rings[stream_id];

	xhci_warn(xhci,
			"WARN: Slot ID %u, ep index %u has "
			"stream IDs 1 to %u allocated, "
			"but stream ID %u is requested.\n",
			slot_id, ep_index,
			ep->stream_info->num_streams - 1,
			stream_id);
	return NULL;
}

/* Get the right ring for the given URB.
 * If the endpoint supports streams, boundary check the URB's stream ID.
 * If the endpoint doesn't support streams, return the singular endpoint ring.
 */
static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
		struct urb *urb)
{
	return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
		xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
}

418 419 420 421 422 423 424 425 426 427 428 429 430
/*
 * Move the xHC's endpoint ring dequeue pointer past cur_td.
 * Record the new state of the xHC's endpoint ring dequeue segment,
 * dequeue pointer, and new consumer cycle state in state.
 * Update our internal representation of the ring's dequeue pointer.
 *
 * We do this in three jumps:
 *  - First we update our new ring state to be the same as when the xHC stopped.
 *  - Then we traverse the ring to find the segment that contains
 *    the last TRB in the TD.  We toggle the xHC's new cycle state when we pass
 *    any link TRBs with the toggle cycle bit set.
 *  - Finally we move the dequeue state one TRB further, toggling the cycle bit
 *    if we've moved it past a link TRB with the toggle cycle bit set.
M
Matt Evans 已提交
431 432 433 434
 *
 * Some of the uses of xhci_generic_trb are grotty, but if they're done
 * with correct __le32 accesses they should work fine.  Only users of this are
 * in here.
435
 */
436
void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
437
		unsigned int slot_id, unsigned int ep_index,
438 439
		unsigned int stream_id, struct xhci_td *cur_td,
		struct xhci_dequeue_state *state)
440 441
{
	struct xhci_virt_device *dev = xhci->devs[slot_id];
442
	struct xhci_virt_ep *ep = &dev->eps[ep_index];
443
	struct xhci_ring *ep_ring;
444 445
	struct xhci_segment *new_seg;
	union xhci_trb *new_deq;
446
	dma_addr_t addr;
447
	u64 hw_dequeue;
448 449
	bool cycle_found = false;
	bool td_last_trb_found = false;
450

451 452 453 454 455 456 457 458
	ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
			ep_index, stream_id);
	if (!ep_ring) {
		xhci_warn(xhci, "WARN can't find new dequeue state "
				"for invalid stream ID %u.\n",
				stream_id);
		return;
	}
459

460
	/* Dig out the cycle state saved by the xHC during the stop ep cmd */
461 462
	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
			"Finding endpoint context");
463 464 465 466
	/* 4.6.9 the css flag is written to the stream context for streams */
	if (ep->ep_state & EP_HAS_STREAMS) {
		struct xhci_stream_ctx *ctx =
			&ep->stream_info->stream_ctx_array[stream_id];
467
		hw_dequeue = le64_to_cpu(ctx->stream_ring);
468 469 470
	} else {
		struct xhci_ep_ctx *ep_ctx
			= xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
471
		hw_dequeue = le64_to_cpu(ep_ctx->deq);
472
	}
473

474 475 476 477
	new_seg = ep_ring->deq_seg;
	new_deq = ep_ring->dequeue;
	state->new_cycle_state = hw_dequeue & 0x1;

478
	/*
479 480 481 482
	 * We want to find the pointer, segment and cycle state of the new trb
	 * (the one after current TD's last_trb). We know the cycle state at
	 * hw_dequeue, so walk the ring until both hw_dequeue and last_trb are
	 * found.
483
	 */
484 485 486 487 488 489 490 491 492
	do {
		if (!cycle_found && xhci_trb_virt_to_dma(new_seg, new_deq)
		    == (dma_addr_t)(hw_dequeue & ~0xf)) {
			cycle_found = true;
			if (td_last_trb_found)
				break;
		}
		if (new_deq == cur_td->last_trb)
			td_last_trb_found = true;
493

494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509
		if (cycle_found &&
		    TRB_TYPE_LINK_LE32(new_deq->generic.field[3]) &&
		    new_deq->generic.field[3] & cpu_to_le32(LINK_TOGGLE))
			state->new_cycle_state ^= 0x1;

		next_trb(xhci, ep_ring, &new_seg, &new_deq);

		/* Search wrapped around, bail out */
		if (new_deq == ep->ring->dequeue) {
			xhci_err(xhci, "Error: Failed finding new dequeue state\n");
			state->new_deq_seg = NULL;
			state->new_deq_ptr = NULL;
			return;
		}

	} while (!cycle_found || !td_last_trb_found);
510

511 512
	state->new_deq_seg = new_seg;
	state->new_deq_ptr = new_deq;
513

514
	/* Don't update the ring cycle state for the producer (us). */
515 516
	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
			"Cycle state = 0x%x", state->new_cycle_state);
517

518 519
	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
			"New dequeue segment = %p (virtual)",
520 521
			state->new_deq_seg);
	addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
522 523
	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
			"New dequeue pointer = 0x%llx (DMA)",
524
			(unsigned long long) addr);
525 526
}

527 528 529 530
/* flip_cycle means flip the cycle bit of all but the first and last TRB.
 * (The last TRB actually points to the ring enqueue pointer, which is not part
 * of this TD.)  This is used to remove partially enqueued isoc TDs from a ring.
 */
531
static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
532
		struct xhci_td *cur_td, bool flip_cycle)
533 534 535 536 537 538 539
{
	struct xhci_segment *cur_seg;
	union xhci_trb *cur_trb;

	for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
			true;
			next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
540
		if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) {
541 542 543
			/* Unchain any chained Link TRBs, but
			 * leave the pointers intact.
			 */
M
Matt Evans 已提交
544
			cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
545 546 547 548 549 550
			/* Flip the cycle bit (link TRBs can't be the first
			 * or last TRB).
			 */
			if (flip_cycle)
				cur_trb->generic.field[3] ^=
					cpu_to_le32(TRB_CYCLE);
551 552 553 554 555
			xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
					"Cancel (unchain) link TRB");
			xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
					"Address = %p (0x%llx dma); "
					"in seg %p (0x%llx dma)",
556
					cur_trb,
557
					(unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
558 559
					cur_seg,
					(unsigned long long)cur_seg->dma);
560 561 562 563 564
		} else {
			cur_trb->generic.field[0] = 0;
			cur_trb->generic.field[1] = 0;
			cur_trb->generic.field[2] = 0;
			/* Preserve only the cycle bit of this TRB */
M
Matt Evans 已提交
565
			cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
566 567 568 569 570
			/* Flip the cycle bit except on the first or last TRB */
			if (flip_cycle && cur_trb != cur_td->first_trb &&
					cur_trb != cur_td->last_trb)
				cur_trb->generic.field[3] ^=
					cpu_to_le32(TRB_CYCLE);
M
Matt Evans 已提交
571 572
			cur_trb->generic.field[3] |= cpu_to_le32(
				TRB_TYPE(TRB_TR_NOOP));
573 574
			xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
					"TRB to noop at offset 0x%llx",
575 576
					(unsigned long long)
					xhci_trb_virt_to_dma(cur_seg, cur_trb));
577 578 579 580 581 582
		}
		if (cur_trb == cur_td->last_trb)
			break;
	}
}

583
static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
584 585 586 587 588 589 590 591 592 593 594 595 596
		struct xhci_virt_ep *ep)
{
	ep->ep_state &= ~EP_HALT_PENDING;
	/* Can't del_timer_sync in interrupt, so we attempt to cancel.  If the
	 * timer is running on another CPU, we don't decrement stop_cmds_pending
	 * (since we didn't successfully stop the watchdog timer).
	 */
	if (del_timer(&ep->stop_cmd_timer))
		ep->stop_cmds_pending--;
}

/* Must be called with xhci->lock held in interrupt context */
static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
597
		struct xhci_td *cur_td, int status)
598
{
599
	struct usb_hcd *hcd;
600 601
	struct urb	*urb;
	struct urb_priv	*urb_priv;
602

603 604 605
	urb = cur_td->urb;
	urb_priv = urb->hcpriv;
	urb_priv->td_cnt++;
606
	hcd = bus_to_hcd(urb->dev->bus);
607

608 609
	/* Only giveback urb when this is the last td in urb */
	if (urb_priv->td_cnt == urb_priv->length) {
A
Andiry Xu 已提交
610 611 612 613 614 615 616
		if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
			xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
			if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs	== 0) {
				if (xhci->quirks & XHCI_AMD_PLL_FIX)
					usb_amd_quirk_pll_enable();
			}
		}
617 618 619 620
		usb_hcd_unlink_urb_from_ep(hcd, urb);

		spin_unlock(&xhci->lock);
		usb_hcd_giveback_urb(hcd, urb, status);
621
		xhci_urb_free_priv(urb_priv);
622 623
		spin_lock(&xhci->lock);
	}
624 625
}

626 627 628 629 630 631 632 633 634 635
/*
 * When we get a command completion for a Stop Endpoint Command, we need to
 * unlink any cancelled TDs from the ring.  There are two ways to do that:
 *
 *  1. If the HW was in the middle of processing the TD that needs to be
 *     cancelled, then we must move the ring's dequeue pointer past the last TRB
 *     in the TD with a Set Dequeue Pointer Command.
 *  2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
 *     bit cleared) so that the HW will skip over them.
 */
636
static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id,
637
		union xhci_trb *trb, struct xhci_event_cmd *event)
638 639 640
{
	unsigned int ep_index;
	struct xhci_ring *ep_ring;
641
	struct xhci_virt_ep *ep;
642
	struct list_head *entry;
643
	struct xhci_td *cur_td = NULL;
644 645
	struct xhci_td *last_unlinked_td;

646
	struct xhci_dequeue_state deq_state;
647

648
	if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) {
649
		if (!xhci->devs[slot_id])
650 651 652 653 654 655
			xhci_warn(xhci, "Stop endpoint command "
				"completion for disabled slot %u\n",
				slot_id);
		return;
	}

656
	memset(&deq_state, 0, sizeof(deq_state));
M
Matt Evans 已提交
657
	ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
658
	ep = &xhci->devs[slot_id]->eps[ep_index];
659

660
	if (list_empty(&ep->cancelled_td_list)) {
661
		xhci_stop_watchdog_timer_in_irq(xhci, ep);
662
		ep->stopped_td = NULL;
663
		ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
664
		return;
665
	}
666 667 668 669 670 671

	/* Fix up the ep ring first, so HW stops executing cancelled TDs.
	 * We have the xHCI lock, so nothing can modify this list until we drop
	 * it.  We're also in the event handler, so we can't get re-interrupted
	 * if another Stop Endpoint command completes
	 */
672
	list_for_each(entry, &ep->cancelled_td_list) {
673
		cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
674 675
		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
				"Removing canceled TD starting at 0x%llx (dma).",
676 677
				(unsigned long long)xhci_trb_virt_to_dma(
					cur_td->start_seg, cur_td->first_trb));
678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696
		ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
		if (!ep_ring) {
			/* This shouldn't happen unless a driver is mucking
			 * with the stream ID after submission.  This will
			 * leave the TD on the hardware ring, and the hardware
			 * will try to execute it, and may access a buffer
			 * that has already been freed.  In the best case, the
			 * hardware will execute it, and the event handler will
			 * ignore the completion event for that TD, since it was
			 * removed from the td_list for that endpoint.  In
			 * short, don't muck with the stream ID after
			 * submission.
			 */
			xhci_warn(xhci, "WARN Cancelled URB %p "
					"has invalid stream ID %u.\n",
					cur_td->urb,
					cur_td->urb->stream_id);
			goto remove_finished_td;
		}
697 698 699 700
		/*
		 * If we stopped on the TD we need to cancel, then we have to
		 * move the xHC endpoint ring dequeue pointer past this TD.
		 */
701
		if (cur_td == ep->stopped_td)
702 703 704
			xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
					cur_td->urb->stream_id,
					cur_td, &deq_state);
705
		else
706
			td_to_noop(xhci, ep_ring, cur_td, false);
707
remove_finished_td:
708 709 710 711 712
		/*
		 * The event handler won't see a completion for this TD anymore,
		 * so remove it from the endpoint ring's TD list.  Keep it in
		 * the cancelled TD list for URB completion later.
		 */
713
		list_del_init(&cur_td->td_list);
714 715
	}
	last_unlinked_td = cur_td;
716
	xhci_stop_watchdog_timer_in_irq(xhci, ep);
717 718 719

	/* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
	if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
720 721
		xhci_queue_new_dequeue_state(xhci, slot_id, ep_index,
				ep->stopped_td->urb->stream_id, &deq_state);
722
		xhci_ring_cmd_db(xhci);
723
	} else {
724 725
		/* Otherwise ring the doorbell(s) to restart queued transfers */
		ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
726
	}
727

728
	ep->stopped_td = NULL;
729 730 731 732 733 734 735 736

	/*
	 * Drop the lock and complete the URBs in the cancelled TD list.
	 * New TDs to be cancelled might be added to the end of the list before
	 * we can complete all the URBs for the TDs we already unlinked.
	 * So stop when we've completed the URB for the last TD we unlinked.
	 */
	do {
737
		cur_td = list_entry(ep->cancelled_td_list.next,
738
				struct xhci_td, cancelled_td_list);
739
		list_del_init(&cur_td->cancelled_td_list);
740 741 742 743 744

		/* Clean up the cancelled URB */
		/* Doesn't matter what we pass for status, since the core will
		 * just overwrite it (because the URB has been unlinked).
		 */
745
		xhci_giveback_urb_in_irq(xhci, cur_td, 0);
746

747 748 749 750 751
		/* Stop processing the cancelled list if the watchdog timer is
		 * running.
		 */
		if (xhci->xhc_state & XHCI_STATE_DYING)
			return;
752 753 754 755 756
	} while (cur_td != last_unlinked_td);

	/* Return to the event handler with xhci->lock re-acquired */
}

757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778
static void xhci_kill_ring_urbs(struct xhci_hcd *xhci, struct xhci_ring *ring)
{
	struct xhci_td *cur_td;

	while (!list_empty(&ring->td_list)) {
		cur_td = list_first_entry(&ring->td_list,
				struct xhci_td, td_list);
		list_del_init(&cur_td->td_list);
		if (!list_empty(&cur_td->cancelled_td_list))
			list_del_init(&cur_td->cancelled_td_list);
		xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
	}
}

static void xhci_kill_endpoint_urbs(struct xhci_hcd *xhci,
		int slot_id, int ep_index)
{
	struct xhci_td *cur_td;
	struct xhci_virt_ep *ep;
	struct xhci_ring *ring;

	ep = &xhci->devs[slot_id]->eps[ep_index];
779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799
	if ((ep->ep_state & EP_HAS_STREAMS) ||
			(ep->ep_state & EP_GETTING_NO_STREAMS)) {
		int stream_id;

		for (stream_id = 0; stream_id < ep->stream_info->num_streams;
				stream_id++) {
			xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
					"Killing URBs for slot ID %u, ep index %u, stream %u",
					slot_id, ep_index, stream_id + 1);
			xhci_kill_ring_urbs(xhci,
					ep->stream_info->stream_rings[stream_id]);
		}
	} else {
		ring = ep->ring;
		if (!ring)
			return;
		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
				"Killing URBs for slot ID %u, ep index %u",
				slot_id, ep_index);
		xhci_kill_ring_urbs(xhci, ring);
	}
800 801 802 803 804 805 806 807
	while (!list_empty(&ep->cancelled_td_list)) {
		cur_td = list_first_entry(&ep->cancelled_td_list,
				struct xhci_td, cancelled_td_list);
		list_del_init(&cur_td->cancelled_td_list);
		xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
	}
}

808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831
/* Watchdog timer function for when a stop endpoint command fails to complete.
 * In this case, we assume the host controller is broken or dying or dead.  The
 * host may still be completing some other events, so we have to be careful to
 * let the event ring handler and the URB dequeueing/enqueueing functions know
 * through xhci->state.
 *
 * The timer may also fire if the host takes a very long time to respond to the
 * command, and the stop endpoint command completion handler cannot delete the
 * timer before the timer function is called.  Another endpoint cancellation may
 * sneak in before the timer function can grab the lock, and that may queue
 * another stop endpoint command and add the timer back.  So we cannot use a
 * simple flag to say whether there is a pending stop endpoint command for a
 * particular endpoint.
 *
 * Instead we use a combination of that flag and a counter for the number of
 * pending stop endpoint commands.  If the timer is the tail end of the last
 * stop endpoint command, and the endpoint's command is still pending, we assume
 * the host is dying.
 */
void xhci_stop_endpoint_command_watchdog(unsigned long arg)
{
	struct xhci_hcd *xhci;
	struct xhci_virt_ep *ep;
	int ret, i, j;
832
	unsigned long flags;
833 834 835 836

	ep = (struct xhci_virt_ep *) arg;
	xhci = ep->xhci;

837
	spin_lock_irqsave(&xhci->lock, flags);
838 839 840

	ep->stop_cmds_pending--;
	if (xhci->xhc_state & XHCI_STATE_DYING) {
841 842 843
		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
				"Stop EP timer ran, but another timer marked "
				"xHCI as DYING, exiting.");
844
		spin_unlock_irqrestore(&xhci->lock, flags);
845 846 847
		return;
	}
	if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
848 849 850
		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
				"Stop EP timer ran, but no command pending, "
				"exiting.");
851
		spin_unlock_irqrestore(&xhci->lock, flags);
852 853 854 855 856 857 858 859 860 861 862
		return;
	}

	xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
	xhci_warn(xhci, "Assuming host is dying, halting host.\n");
	/* Oops, HC is dead or dying or at least not responding to the stop
	 * endpoint command.
	 */
	xhci->xhc_state |= XHCI_STATE_DYING;
	/* Disable interrupts from the host controller and start halting it */
	xhci_quiesce(xhci);
863
	spin_unlock_irqrestore(&xhci->lock, flags);
864 865 866

	ret = xhci_halt(xhci);

867
	spin_lock_irqsave(&xhci->lock, flags);
868 869 870
	if (ret < 0) {
		/* This is bad; the host is not responding to commands and it's
		 * not allowing itself to be halted.  At least interrupts are
871
		 * disabled. If we call usb_hc_died(), it will attempt to
872 873 874 875 876 877 878 879 880 881 882 883 884 885 886
		 * disconnect all device drivers under this host.  Those
		 * disconnect() methods will wait for all URBs to be unlinked,
		 * so we must complete them.
		 */
		xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
		xhci_warn(xhci, "Completing active URBs anyway.\n");
		/* We could turn all TDs on the rings to no-ops.  This won't
		 * help if the host has cached part of the ring, and is slow if
		 * we want to preserve the cycle bit.  Skip it and hope the host
		 * doesn't touch the memory.
		 */
	}
	for (i = 0; i < MAX_HC_SLOTS; i++) {
		if (!xhci->devs[i])
			continue;
887 888
		for (j = 0; j < 31; j++)
			xhci_kill_endpoint_urbs(xhci, i, j);
889
	}
890
	spin_unlock_irqrestore(&xhci->lock, flags);
891 892
	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
			"Calling usb_hc_died()");
893
	usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
894 895
	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
			"xHCI host controller is dead.");
896 897
}

898 899 900 901 902 903 904 905 906 907 908 909 910

static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
		struct xhci_virt_device *dev,
		struct xhci_ring *ep_ring,
		unsigned int ep_index)
{
	union xhci_trb *dequeue_temp;
	int num_trbs_free_temp;
	bool revert = false;

	num_trbs_free_temp = ep_ring->num_trbs_free;
	dequeue_temp = ep_ring->dequeue;

911 912 913 914 915 916 917 918 919 920 921
	/* If we get two back-to-back stalls, and the first stalled transfer
	 * ends just before a link TRB, the dequeue pointer will be left on
	 * the link TRB by the code in the while loop.  So we have to update
	 * the dequeue pointer one segment further, or we'll jump off
	 * the segment into la-la-land.
	 */
	if (last_trb(xhci, ep_ring, ep_ring->deq_seg, ep_ring->dequeue)) {
		ep_ring->deq_seg = ep_ring->deq_seg->next;
		ep_ring->dequeue = ep_ring->deq_seg->trbs;
	}

922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945
	while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
		/* We have more usable TRBs */
		ep_ring->num_trbs_free++;
		ep_ring->dequeue++;
		if (last_trb(xhci, ep_ring, ep_ring->deq_seg,
				ep_ring->dequeue)) {
			if (ep_ring->dequeue ==
					dev->eps[ep_index].queued_deq_ptr)
				break;
			ep_ring->deq_seg = ep_ring->deq_seg->next;
			ep_ring->dequeue = ep_ring->deq_seg->trbs;
		}
		if (ep_ring->dequeue == dequeue_temp) {
			revert = true;
			break;
		}
	}

	if (revert) {
		xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
		ep_ring->num_trbs_free = num_trbs_free_temp;
	}
}

946 947 948 949 950 951 952
/*
 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
 * we need to clear the set deq pending flag in the endpoint ring state, so that
 * the TD queueing code can ring the doorbell again.  We also need to ring the
 * endpoint doorbell to restart the ring, but only if there aren't more
 * cancellations pending.
 */
953
static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id,
954
		union xhci_trb *trb, u32 cmd_comp_code)
955 956
{
	unsigned int ep_index;
957
	unsigned int stream_id;
958 959
	struct xhci_ring *ep_ring;
	struct xhci_virt_device *dev;
960
	struct xhci_virt_ep *ep;
961 962
	struct xhci_ep_ctx *ep_ctx;
	struct xhci_slot_ctx *slot_ctx;
963

M
Matt Evans 已提交
964 965
	ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
	stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
966
	dev = xhci->devs[slot_id];
967
	ep = &dev->eps[ep_index];
968 969 970

	ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
	if (!ep_ring) {
O
Oliver Neukum 已提交
971
		xhci_warn(xhci, "WARN Set TR deq ptr command for freed stream ID %u\n",
972 973
				stream_id);
		/* XXX: Harmless??? */
974
		goto cleanup;
975 976
	}

977 978
	ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
	slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
979

980
	if (cmd_comp_code != COMP_SUCCESS) {
981 982 983
		unsigned int ep_state;
		unsigned int slot_state;

984
		switch (cmd_comp_code) {
985
		case COMP_TRB_ERR:
O
Oliver Neukum 已提交
986
			xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because of stream ID configuration\n");
987 988
			break;
		case COMP_CTX_STATE:
O
Oliver Neukum 已提交
989
			xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due to incorrect slot or ep state.\n");
M
Matt Evans 已提交
990
			ep_state = le32_to_cpu(ep_ctx->ep_info);
991
			ep_state &= EP_STATE_MASK;
M
Matt Evans 已提交
992
			slot_state = le32_to_cpu(slot_ctx->dev_state);
993
			slot_state = GET_SLOT_STATE(slot_state);
994 995
			xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
					"Slot state = %u, EP state = %u",
996 997 998
					slot_state, ep_state);
			break;
		case COMP_EBADSLT:
O
Oliver Neukum 已提交
999 1000
			xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because slot %u was not enabled.\n",
					slot_id);
1001 1002
			break;
		default:
O
Oliver Neukum 已提交
1003 1004
			xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown completion code of %u.\n",
					cmd_comp_code);
1005 1006 1007 1008 1009 1010 1011 1012 1013
			break;
		}
		/* OK what do we do now?  The endpoint state is hosed, and we
		 * should never get to this point if the synchronization between
		 * queueing, and endpoint state are correct.  This might happen
		 * if the device gets disconnected after we've finished
		 * cancelling URBs, which might not be an error...
		 */
	} else {
1014 1015 1016 1017 1018 1019 1020 1021 1022
		u64 deq;
		/* 4.6.10 deq ptr is written to the stream ctx for streams */
		if (ep->ep_state & EP_HAS_STREAMS) {
			struct xhci_stream_ctx *ctx =
				&ep->stream_info->stream_ctx_array[stream_id];
			deq = le64_to_cpu(ctx->stream_ring) & SCTX_DEQ_MASK;
		} else {
			deq = le64_to_cpu(ep_ctx->deq) & ~EP_CTX_CYCLE_MASK;
		}
1023
		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1024 1025 1026
			"Successful Set TR Deq Ptr cmd, deq = @%08llx", deq);
		if (xhci_trb_virt_to_dma(ep->queued_deq_seg,
					 ep->queued_deq_ptr) == deq) {
1027 1028 1029
			/* Update the ring's dequeue segment and dequeue pointer
			 * to reflect the new position.
			 */
1030 1031
			update_ring_for_set_deq_completion(xhci, dev,
				ep_ring, ep_index);
1032
		} else {
O
Oliver Neukum 已提交
1033
			xhci_warn(xhci, "Mismatch between completed Set TR Deq Ptr command & xHCI internal state.\n");
1034
			xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
1035
				  ep->queued_deq_seg, ep->queued_deq_ptr);
1036
		}
1037 1038
	}

1039
cleanup:
1040
	dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
1041 1042
	dev->eps[ep_index].queued_deq_seg = NULL;
	dev->eps[ep_index].queued_deq_ptr = NULL;
1043 1044
	/* Restart any rings with pending URBs */
	ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1045 1046
}

1047
static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id,
1048
		union xhci_trb *trb, u32 cmd_comp_code)
1049 1050 1051
{
	unsigned int ep_index;

M
Matt Evans 已提交
1052
	ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1053 1054 1055
	/* This command will only fail if the endpoint wasn't halted,
	 * but we don't care.
	 */
1056
	xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
1057
		"Ignoring reset ep completion code of %u", cmd_comp_code);
1058

1059 1060 1061 1062 1063
	/* HW with the reset endpoint quirk needs to have a configure endpoint
	 * command complete before the endpoint can be used.  Queue that here
	 * because the HW can't handle two commands being queued in a row.
	 */
	if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
1064 1065
		struct xhci_command *command;
		command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
1066 1067 1068 1069
		if (!command) {
			xhci_warn(xhci, "WARN Cannot submit cfg ep: ENOMEM\n");
			return;
		}
1070 1071
		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"Queueing configure endpoint command");
1072
		xhci_queue_configure_endpoint(xhci, command,
1073 1074
				xhci->devs[slot_id]->in_ctx->dma, slot_id,
				false);
1075 1076
		xhci_ring_cmd_db(xhci);
	} else {
1077
		/* Clear our internal halted state */
1078
		xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
1079
	}
1080
}
1081

1082 1083 1084 1085 1086 1087 1088 1089 1090
static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id,
		u32 cmd_comp_code)
{
	if (cmd_comp_code == COMP_SUCCESS)
		xhci->slot_id = slot_id;
	else
		xhci->slot_id = 0;
}

1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103
static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id)
{
	struct xhci_virt_device *virt_dev;

	virt_dev = xhci->devs[slot_id];
	if (!virt_dev)
		return;
	if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
		/* Delete default control endpoint resources */
		xhci_free_device_endpoint_resources(xhci, virt_dev, true);
	xhci_free_virt_device(xhci, slot_id);
}

1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120
static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id,
		struct xhci_event_cmd *event, u32 cmd_comp_code)
{
	struct xhci_virt_device *virt_dev;
	struct xhci_input_control_ctx *ctrl_ctx;
	unsigned int ep_index;
	unsigned int ep_state;
	u32 add_flags, drop_flags;

	/*
	 * Configure endpoint commands can come from the USB core
	 * configuration or alt setting changes, or because the HW
	 * needed an extra configure endpoint command after a reset
	 * endpoint command or streams were being configured.
	 * If the command was for a halted endpoint, the xHCI driver
	 * is not waiting on the configure endpoint command.
	 */
1121
	virt_dev = xhci->devs[slot_id];
1122
	ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143
	if (!ctrl_ctx) {
		xhci_warn(xhci, "Could not get input context, bad type.\n");
		return;
	}

	add_flags = le32_to_cpu(ctrl_ctx->add_flags);
	drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
	/* Input ctx add_flags are the endpoint index plus one */
	ep_index = xhci_last_valid_endpoint(add_flags) - 1;

	/* A usb_set_interface() call directly after clearing a halted
	 * condition may race on this quirky hardware.  Not worth
	 * worrying about, since this is prototype hardware.  Not sure
	 * if this will work for streams, but streams support was
	 * untested on this prototype.
	 */
	if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
			ep_index != (unsigned int) -1 &&
			add_flags - SLOT_FLAG == drop_flags) {
		ep_state = virt_dev->eps[ep_index].ep_state;
		if (!(ep_state & EP_HALTED))
1144
			return;
1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156
		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"Completed config ep cmd - "
				"last ep index = %d, state = %d",
				ep_index, ep_state);
		/* Clear internal halted state and restart ring(s) */
		virt_dev->eps[ep_index].ep_state &= ~EP_HALTED;
		ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
		return;
	}
	return;
}

1157 1158 1159 1160
static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id,
		struct xhci_event_cmd *event)
{
	xhci_dbg(xhci, "Completed reset device command.\n");
1161
	if (!xhci->devs[slot_id])
1162 1163 1164 1165
		xhci_warn(xhci, "Reset device command completion "
				"for disabled slot %u\n", slot_id);
}

1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178
static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci,
		struct xhci_event_cmd *event)
{
	if (!(xhci->quirks & XHCI_NEC_HOST)) {
		xhci->error_bitmask |= 1 << 6;
		return;
	}
	xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
			"NEC firmware version %2x.%02x",
			NEC_FW_MAJOR(le32_to_cpu(event->status)),
			NEC_FW_MINOR(le32_to_cpu(event->status)));
}

1179
static void xhci_complete_del_and_free_cmd(struct xhci_command *cmd, u32 status)
M
Mathias Nyman 已提交
1180 1181
{
	list_del(&cmd->cmd_list);
1182 1183 1184 1185 1186

	if (cmd->completion) {
		cmd->status = status;
		complete(cmd->completion);
	} else {
M
Mathias Nyman 已提交
1187
		kfree(cmd);
1188
	}
M
Mathias Nyman 已提交
1189 1190 1191 1192 1193 1194
}

void xhci_cleanup_command_queue(struct xhci_hcd *xhci)
{
	struct xhci_command *cur_cmd, *tmp_cmd;
	list_for_each_entry_safe(cur_cmd, tmp_cmd, &xhci->cmd_list, cmd_list)
1195
		xhci_complete_del_and_free_cmd(cur_cmd, COMP_CMD_ABORT);
M
Mathias Nyman 已提交
1196 1197
}

1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288
/*
 * Turn all commands on command ring with status set to "aborted" to no-op trbs.
 * If there are other commands waiting then restart the ring and kick the timer.
 * This must be called with command ring stopped and xhci->lock held.
 */
static void xhci_handle_stopped_cmd_ring(struct xhci_hcd *xhci,
					 struct xhci_command *cur_cmd)
{
	struct xhci_command *i_cmd, *tmp_cmd;
	u32 cycle_state;

	/* Turn all aborted commands in list to no-ops, then restart */
	list_for_each_entry_safe(i_cmd, tmp_cmd, &xhci->cmd_list,
				 cmd_list) {

		if (i_cmd->status != COMP_CMD_ABORT)
			continue;

		i_cmd->status = COMP_CMD_STOP;

		xhci_dbg(xhci, "Turn aborted command %p to no-op\n",
			 i_cmd->command_trb);
		/* get cycle state from the original cmd trb */
		cycle_state = le32_to_cpu(
			i_cmd->command_trb->generic.field[3]) &	TRB_CYCLE;
		/* modify the command trb to no-op command */
		i_cmd->command_trb->generic.field[0] = 0;
		i_cmd->command_trb->generic.field[1] = 0;
		i_cmd->command_trb->generic.field[2] = 0;
		i_cmd->command_trb->generic.field[3] = cpu_to_le32(
			TRB_TYPE(TRB_CMD_NOOP) | cycle_state);

		/*
		 * caller waiting for completion is called when command
		 *  completion event is received for these no-op commands
		 */
	}

	xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;

	/* ring command ring doorbell to restart the command ring */
	if ((xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue) &&
	    !(xhci->xhc_state & XHCI_STATE_DYING)) {
		xhci->current_cmd = cur_cmd;
		mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT);
		xhci_ring_cmd_db(xhci);
	}
	return;
}


void xhci_handle_command_timeout(unsigned long data)
{
	struct xhci_hcd *xhci;
	int ret;
	unsigned long flags;
	u64 hw_ring_state;
	struct xhci_command *cur_cmd = NULL;
	xhci = (struct xhci_hcd *) data;

	/* mark this command to be cancelled */
	spin_lock_irqsave(&xhci->lock, flags);
	if (xhci->current_cmd) {
		cur_cmd = xhci->current_cmd;
		cur_cmd->status = COMP_CMD_ABORT;
	}


	/* Make sure command ring is running before aborting it */
	hw_ring_state = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
	if ((xhci->cmd_ring_state & CMD_RING_STATE_RUNNING) &&
	    (hw_ring_state & CMD_RING_RUNNING))  {

		spin_unlock_irqrestore(&xhci->lock, flags);
		xhci_dbg(xhci, "Command timeout\n");
		ret = xhci_abort_cmd_ring(xhci);
		if (unlikely(ret == -ESHUTDOWN)) {
			xhci_err(xhci, "Abort command ring failed\n");
			xhci_cleanup_command_queue(xhci);
			usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
			xhci_dbg(xhci, "xHCI host controller is dead.\n");
		}
		return;
	}
	/* command timeout on stopped ring, ring can't be aborted */
	xhci_dbg(xhci, "Command timeout on stopped ring\n");
	xhci_handle_stopped_cmd_ring(xhci, xhci->current_cmd);
	spin_unlock_irqrestore(&xhci->lock, flags);
	return;
}

1289 1290 1291
static void handle_cmd_completion(struct xhci_hcd *xhci,
		struct xhci_event_cmd *event)
{
M
Matt Evans 已提交
1292
	int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
1293 1294
	u64 cmd_dma;
	dma_addr_t cmd_dequeue_dma;
1295
	u32 cmd_comp_code;
1296
	union xhci_trb *cmd_trb;
M
Mathias Nyman 已提交
1297
	struct xhci_command *cmd;
1298
	u32 cmd_type;
1299

M
Matt Evans 已提交
1300
	cmd_dma = le64_to_cpu(event->cmd_trb);
1301
	cmd_trb = xhci->cmd_ring->dequeue;
1302
	cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
1303
			cmd_trb);
1304 1305 1306 1307 1308 1309 1310 1311 1312 1313
	/* Is the command ring deq ptr out of sync with the deq seg ptr? */
	if (cmd_dequeue_dma == 0) {
		xhci->error_bitmask |= 1 << 4;
		return;
	}
	/* Does the DMA address match our internal dequeue pointer address? */
	if (cmd_dma != (u64) cmd_dequeue_dma) {
		xhci->error_bitmask |= 1 << 5;
		return;
	}
1314

M
Mathias Nyman 已提交
1315 1316 1317 1318 1319 1320 1321
	cmd = list_entry(xhci->cmd_list.next, struct xhci_command, cmd_list);

	if (cmd->command_trb != xhci->cmd_ring->dequeue) {
		xhci_err(xhci,
			 "Command completion event does not match command\n");
		return;
	}
1322 1323 1324

	del_timer(&xhci->cmd_timer);

1325
	trace_xhci_cmd_completion(cmd_trb, (struct xhci_generic_trb *) event);
1326

1327
	cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status));
1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343

	/* If CMD ring stopped we own the trbs between enqueue and dequeue */
	if (cmd_comp_code == COMP_CMD_STOP) {
		xhci_handle_stopped_cmd_ring(xhci, cmd);
		return;
	}
	/*
	 * Host aborted the command ring, check if the current command was
	 * supposed to be aborted, otherwise continue normally.
	 * The command ring is stopped now, but the xHC will issue a Command
	 * Ring Stopped event which will cause us to restart it.
	 */
	if (cmd_comp_code == COMP_CMD_ABORT) {
		xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
		if (cmd->status == COMP_CMD_ABORT)
			goto event_handled;
1344 1345
	}

1346 1347 1348
	cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3]));
	switch (cmd_type) {
	case TRB_ENABLE_SLOT:
1349
		xhci_handle_cmd_enable_slot(xhci, slot_id, cmd_comp_code);
1350
		break;
1351
	case TRB_DISABLE_SLOT:
1352
		xhci_handle_cmd_disable_slot(xhci, slot_id);
1353
		break;
1354
	case TRB_CONFIG_EP:
1355 1356 1357
		if (!cmd->completion)
			xhci_handle_cmd_config_ep(xhci, slot_id, event,
						  cmd_comp_code);
1358
		break;
1359
	case TRB_EVAL_CONTEXT:
1360
		break;
1361
	case TRB_ADDR_DEV:
1362
		break;
1363
	case TRB_STOP_RING:
1364 1365 1366
		WARN_ON(slot_id != TRB_TO_SLOT_ID(
				le32_to_cpu(cmd_trb->generic.field[3])));
		xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb, event);
1367
		break;
1368
	case TRB_SET_DEQ:
1369 1370
		WARN_ON(slot_id != TRB_TO_SLOT_ID(
				le32_to_cpu(cmd_trb->generic.field[3])));
1371
		xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code);
1372
		break;
1373
	case TRB_CMD_NOOP:
1374 1375 1376
		/* Is this an aborted command turned to NO-OP? */
		if (cmd->status == COMP_CMD_STOP)
			cmd_comp_code = COMP_CMD_STOP;
1377
		break;
1378
	case TRB_RESET_EP:
1379 1380
		WARN_ON(slot_id != TRB_TO_SLOT_ID(
				le32_to_cpu(cmd_trb->generic.field[3])));
1381
		xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code);
1382
		break;
1383
	case TRB_RESET_DEV:
1384 1385 1386 1387 1388
		/* SLOT_ID field in reset device cmd completion event TRB is 0.
		 * Use the SLOT_ID from the command TRB instead (xhci 4.6.11)
		 */
		slot_id = TRB_TO_SLOT_ID(
				le32_to_cpu(cmd_trb->generic.field[3]));
1389
		xhci_handle_cmd_reset_dev(xhci, slot_id, event);
1390
		break;
1391
	case TRB_NEC_GET_FW:
1392
		xhci_handle_cmd_nec_get_fw(xhci, event);
1393
		break;
1394 1395 1396 1397 1398
	default:
		/* Skip over unknown commands on the event ring */
		xhci->error_bitmask |= 1 << 6;
		break;
	}
M
Mathias Nyman 已提交
1399

1400 1401 1402 1403 1404 1405 1406 1407
	/* restart timer if this wasn't the last command */
	if (cmd->cmd_list.next != &xhci->cmd_list) {
		xhci->current_cmd = list_entry(cmd->cmd_list.next,
					       struct xhci_command, cmd_list);
		mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT);
	}

event_handled:
1408
	xhci_complete_del_and_free_cmd(cmd, cmd_comp_code);
M
Mathias Nyman 已提交
1409

A
Andiry Xu 已提交
1410
	inc_deq(xhci, xhci->cmd_ring);
1411 1412
}

1413 1414 1415 1416 1417
static void handle_vendor_event(struct xhci_hcd *xhci,
		union xhci_trb *event)
{
	u32 trb_type;

M
Matt Evans 已提交
1418
	trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
1419 1420 1421 1422 1423
	xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
	if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
		handle_cmd_completion(xhci, &event->event_cmd);
}

1424 1425 1426 1427 1428
/* @port_id: the one-based port ID from the hardware (indexed from array of all
 * port registers -- USB 3.0 and USB 2.0).
 *
 * Returns a zero-based port number, which is suitable for indexing into each of
 * the split roothubs' port arrays and bus state arrays.
1429
 * Add one to it in order to call xhci_find_slot_id_by_port.
1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447
 */
static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
		struct xhci_hcd *xhci, u32 port_id)
{
	unsigned int i;
	unsigned int num_similar_speed_ports = 0;

	/* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
	 * and usb2_ports are 0-based indexes.  Count the number of similar
	 * speed ports, up to 1 port before this port.
	 */
	for (i = 0; i < (port_id - 1); i++) {
		u8 port_speed = xhci->port_array[i];

		/*
		 * Skip ports that don't have known speeds, or have duplicate
		 * Extended Capabilities port speed entries.
		 */
1448
		if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461
			continue;

		/*
		 * USB 3.0 ports are always under a USB 3.0 hub.  USB 2.0 and
		 * 1.1 ports are under the USB 2.0 hub.  If the port speed
		 * matches the device speed, it's a similar speed port.
		 */
		if ((port_speed == 0x03) == (hcd->speed == HCD_USB3))
			num_similar_speed_ports++;
	}
	return num_similar_speed_ports;
}

1462 1463 1464 1465
static void handle_device_notification(struct xhci_hcd *xhci,
		union xhci_trb *event)
{
	u32 slot_id;
1466
	struct usb_device *udev;
1467

1468
	slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3]));
1469
	if (!xhci->devs[slot_id]) {
1470 1471
		xhci_warn(xhci, "Device Notification event for "
				"unused slot %u\n", slot_id);
1472 1473 1474 1475 1476 1477 1478 1479
		return;
	}

	xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
			slot_id);
	udev = xhci->devs[slot_id]->udev;
	if (udev && udev->parent)
		usb_wakeup_notification(udev->parent, udev->portnum);
1480 1481
}

S
Sarah Sharp 已提交
1482 1483 1484
static void handle_port_status(struct xhci_hcd *xhci,
		union xhci_trb *event)
{
1485
	struct usb_hcd *hcd;
S
Sarah Sharp 已提交
1486
	u32 port_id;
1487
	u32 temp, temp1;
1488
	int max_ports;
1489
	int slot_id;
1490
	unsigned int faked_port_index;
1491
	u8 major_revision;
1492
	struct xhci_bus_state *bus_state;
M
Matt Evans 已提交
1493
	__le32 __iomem **port_array;
1494
	bool bogus_port_status = false;
S
Sarah Sharp 已提交
1495 1496

	/* Port status change events always have a successful completion code */
M
Matt Evans 已提交
1497
	if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
S
Sarah Sharp 已提交
1498 1499 1500
		xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
		xhci->error_bitmask |= 1 << 8;
	}
M
Matt Evans 已提交
1501
	port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
S
Sarah Sharp 已提交
1502 1503
	xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);

1504 1505
	max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
	if ((port_id <= 0) || (port_id > max_ports)) {
1506
		xhci_warn(xhci, "Invalid port id %d\n", port_id);
P
Peter Chen 已提交
1507 1508
		inc_deq(xhci, xhci->event_ring);
		return;
1509 1510
	}

1511 1512 1513 1514
	/* Figure out which usb_hcd this port is attached to:
	 * is it a USB 3.0 port or a USB 2.0/1.1 port?
	 */
	major_revision = xhci->port_array[port_id - 1];
P
Peter Chen 已提交
1515 1516 1517 1518 1519 1520

	/* Find the right roothub. */
	hcd = xhci_to_hcd(xhci);
	if ((major_revision == 0x03) != (hcd->speed == HCD_USB3))
		hcd = xhci->shared_hcd;

1521 1522 1523 1524
	if (major_revision == 0) {
		xhci_warn(xhci, "Event for port %u not in "
				"Extended Capabilities, ignoring.\n",
				port_id);
1525
		bogus_port_status = true;
1526
		goto cleanup;
1527
	}
1528
	if (major_revision == DUPLICATE_ENTRY) {
1529 1530 1531
		xhci_warn(xhci, "Event for port %u duplicated in"
				"Extended Capabilities, ignoring.\n",
				port_id);
1532
		bogus_port_status = true;
1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550
		goto cleanup;
	}

	/*
	 * Hardware port IDs reported by a Port Status Change Event include USB
	 * 3.0 and USB 2.0 ports.  We want to check if the port has reported a
	 * resume event, but we first need to translate the hardware port ID
	 * into the index into the ports on the correct split roothub, and the
	 * correct bus_state structure.
	 */
	bus_state = &xhci->bus_state[hcd_index(hcd)];
	if (hcd->speed == HCD_USB3)
		port_array = xhci->usb3_ports;
	else
		port_array = xhci->usb2_ports;
	/* Find the faked port hub number */
	faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
			port_id);
1551

1552
	temp = readl(port_array[faked_port_index]);
1553
	if (hcd->state == HC_STATE_SUSPENDED) {
1554 1555 1556 1557
		xhci_dbg(xhci, "resume root hub\n");
		usb_hcd_resume_root_hub(hcd);
	}

1558 1559 1560
	if (hcd->speed == HCD_USB3 && (temp & PORT_PLS_MASK) == XDEV_INACTIVE)
		bus_state->port_remote_wakeup &= ~(1 << faked_port_index);

1561 1562 1563
	if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
		xhci_dbg(xhci, "port resume event for port %d\n", port_id);

1564
		temp1 = readl(&xhci->op_regs->command);
1565 1566 1567 1568 1569 1570
		if (!(temp1 & CMD_RUN)) {
			xhci_warn(xhci, "xHC is not running.\n");
			goto cleanup;
		}

		if (DEV_SUPERSPEED(temp)) {
1571
			xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
1572 1573 1574 1575 1576
			/* Set a flag to say the port signaled remote wakeup,
			 * so we can tell the difference between the end of
			 * device and host initiated resume.
			 */
			bus_state->port_remote_wakeup |= 1 << faked_port_index;
1577 1578
			xhci_test_and_clear_bit(xhci, port_array,
					faked_port_index, PORT_PLC);
A
Andiry Xu 已提交
1579 1580
			xhci_set_link_state(xhci, port_array, faked_port_index,
						XDEV_U0);
1581 1582 1583 1584 1585
			/* Need to wait until the next link state change
			 * indicates the device is actually in U0.
			 */
			bogus_port_status = true;
			goto cleanup;
1586 1587
		} else {
			xhci_dbg(xhci, "resume HS port %d\n", port_id);
1588
			bus_state->resume_done[faked_port_index] = jiffies +
1589
				msecs_to_jiffies(USB_RESUME_TIMEOUT);
1590
			set_bit(faked_port_index, &bus_state->resuming_ports);
1591
			mod_timer(&hcd->rh_timer,
1592
				  bus_state->resume_done[faked_port_index]);
1593 1594 1595
			/* Do the rest in GetPortStatus */
		}
	}
1596 1597 1598 1599

	if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
			DEV_SUPERSPEED(temp)) {
		xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
1600 1601 1602 1603 1604 1605 1606
		/* We've just brought the device into U0 through either the
		 * Resume state after a device remote wakeup, or through the
		 * U3Exit state after a host-initiated resume.  If it's a device
		 * initiated remote wake, don't pass up the link state change,
		 * so the roothub behavior is consistent with external
		 * USB 3.0 hub behavior.
		 */
1607 1608 1609 1610
		slot_id = xhci_find_slot_id_by_port(hcd, xhci,
				faked_port_index + 1);
		if (slot_id && xhci->devs[slot_id])
			xhci_ring_device(xhci, slot_id);
1611
		if (bus_state->port_remote_wakeup & (1 << faked_port_index)) {
1612 1613 1614 1615 1616 1617 1618 1619 1620
			bus_state->port_remote_wakeup &=
				~(1 << faked_port_index);
			xhci_test_and_clear_bit(xhci, port_array,
					faked_port_index, PORT_PLC);
			usb_wakeup_notification(hcd->self.root_hub,
					faked_port_index + 1);
			bogus_port_status = true;
			goto cleanup;
		}
1621
	}
1622

1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635
	/*
	 * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
	 * RExit to a disconnect state).  If so, let the the driver know it's
	 * out of the RExit state.
	 */
	if (!DEV_SUPERSPEED(temp) &&
			test_and_clear_bit(faked_port_index,
				&bus_state->rexit_ports)) {
		complete(&bus_state->rexit_done[faked_port_index]);
		bogus_port_status = true;
		goto cleanup;
	}

1636 1637 1638 1639
	if (hcd->speed != HCD_USB3)
		xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
					PORT_PLC);

1640
cleanup:
S
Sarah Sharp 已提交
1641
	/* Update event ring dequeue pointer before dropping the lock */
A
Andiry Xu 已提交
1642
	inc_deq(xhci, xhci->event_ring);
S
Sarah Sharp 已提交
1643

1644 1645 1646 1647 1648 1649 1650
	/* Don't make the USB core poll the roothub if we got a bad port status
	 * change event.  Besides, at that point we can't tell which roothub
	 * (USB 2.0 or USB 3.0) to kick.
	 */
	if (bogus_port_status)
		return;

1651 1652 1653 1654 1655 1656 1657 1658 1659
	/*
	 * xHCI port-status-change events occur when the "or" of all the
	 * status-change bits in the portsc register changes from 0 to 1.
	 * New status changes won't cause an event if any other change
	 * bits are still set.  When an event occurs, switch over to
	 * polling to avoid losing status changes.
	 */
	xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
	set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
S
Sarah Sharp 已提交
1660 1661
	spin_unlock(&xhci->lock);
	/* Pass this up to the core */
1662
	usb_hcd_poll_rh_status(hcd);
S
Sarah Sharp 已提交
1663 1664 1665
	spin_lock(&xhci->lock);
}

1666 1667 1668 1669 1670 1671
/*
 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
 * at end_trb, which may be in another segment.  If the suspect DMA address is a
 * TRB in this TD, this function returns that TRB's segment.  Otherwise it
 * returns 0.
 */
1672 1673
struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
		struct xhci_segment *start_seg,
1674 1675
		union xhci_trb	*start_trb,
		union xhci_trb	*end_trb,
1676 1677
		dma_addr_t	suspect_dma,
		bool		debug)
1678 1679 1680 1681 1682 1683
{
	dma_addr_t start_dma;
	dma_addr_t end_seg_dma;
	dma_addr_t end_trb_dma;
	struct xhci_segment *cur_seg;

1684
	start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
1685 1686 1687
	cur_seg = start_seg;

	do {
1688
		if (start_dma == 0)
1689
			return NULL;
1690
		/* We may get an event for a Link TRB in the middle of a TD */
1691
		end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
1692
				&cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
1693
		/* If the end TRB isn't in this segment, this is set to 0 */
1694
		end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
1695

1696 1697 1698 1699 1700 1701 1702 1703 1704
		if (debug)
			xhci_warn(xhci,
				"Looking for event-dma %016llx trb-start %016llx trb-end %016llx seg-start %016llx seg-end %016llx\n",
				(unsigned long long)suspect_dma,
				(unsigned long long)start_dma,
				(unsigned long long)end_trb_dma,
				(unsigned long long)cur_seg->dma,
				(unsigned long long)end_seg_dma);

1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719
		if (end_trb_dma > 0) {
			/* The end TRB is in this segment, so suspect should be here */
			if (start_dma <= end_trb_dma) {
				if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
					return cur_seg;
			} else {
				/* Case for one segment with
				 * a TD wrapped around to the top
				 */
				if ((suspect_dma >= start_dma &&
							suspect_dma <= end_seg_dma) ||
						(suspect_dma >= cur_seg->dma &&
						 suspect_dma <= end_trb_dma))
					return cur_seg;
			}
1720
			return NULL;
1721 1722 1723 1724 1725 1726
		} else {
			/* Might still be somewhere in this segment */
			if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
				return cur_seg;
		}
		cur_seg = cur_seg->next;
1727
		start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
1728
	} while (cur_seg != start_seg);
1729

1730
	return NULL;
1731 1732
}

1733 1734
static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
		unsigned int slot_id, unsigned int ep_index,
1735
		unsigned int stream_id,
1736 1737 1738
		struct xhci_td *td, union xhci_trb *event_trb)
{
	struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
1739 1740 1741 1742 1743
	struct xhci_command *command;
	command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
	if (!command)
		return;

1744
	ep->ep_state |= EP_HALTED;
1745
	ep->stopped_stream = stream_id;
1746

1747
	xhci_queue_reset_ep(xhci, command, slot_id, ep_index);
1748
	xhci_cleanup_stalled_ring(xhci, ep_index, td);
1749

1750
	ep->stopped_stream = 0;
1751

1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774
	xhci_ring_cmd_db(xhci);
}

/* Check if an error has halted the endpoint ring.  The class driver will
 * cleanup the halt for a non-default control endpoint if we indicate a stall.
 * However, a babble and other errors also halt the endpoint ring, and the class
 * driver won't clear the halt in that case, so we need to issue a Set Transfer
 * Ring Dequeue Pointer command manually.
 */
static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
		struct xhci_ep_ctx *ep_ctx,
		unsigned int trb_comp_code)
{
	/* TRB completion codes that may require a manual halt cleanup */
	if (trb_comp_code == COMP_TX_ERR ||
			trb_comp_code == COMP_BABBLE ||
			trb_comp_code == COMP_SPLIT_ERR)
		/* The 0.96 spec says a babbling control endpoint
		 * is not halted. The 0.96 spec says it is.  Some HW
		 * claims to be 0.95 compliant, but it halts the control
		 * endpoint anyway.  Check if a babble halted the
		 * endpoint.
		 */
1775 1776
		if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
		    cpu_to_le32(EP_STATE_HALTED))
1777 1778 1779 1780 1781
			return 1;

	return 0;
}

1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795
int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
{
	if (trb_comp_code >= 224 && trb_comp_code <= 255) {
		/* Vendor defined "informational" completion code,
		 * treat as not-an-error.
		 */
		xhci_dbg(xhci, "Vendor defined info completion code %u\n",
				trb_comp_code);
		xhci_dbg(xhci, "Treating code as success.\n");
		return 1;
	}
	return 0;
}

1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810
/*
 * Finish the td processing, remove the td from td list;
 * Return 1 if the urb can be given back.
 */
static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
	union xhci_trb *event_trb, struct xhci_transfer_event *event,
	struct xhci_virt_ep *ep, int *status, bool skip)
{
	struct xhci_virt_device *xdev;
	struct xhci_ring *ep_ring;
	unsigned int slot_id;
	int ep_index;
	struct urb *urb = NULL;
	struct xhci_ep_ctx *ep_ctx;
	int ret = 0;
1811
	struct urb_priv	*urb_priv;
1812 1813
	u32 trb_comp_code;

M
Matt Evans 已提交
1814
	slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
1815
	xdev = xhci->devs[slot_id];
M
Matt Evans 已提交
1816 1817
	ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
1818
	ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
M
Matt Evans 已提交
1819
	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
1820 1821 1822 1823

	if (skip)
		goto td_cleanup;

1824 1825 1826
	if (trb_comp_code == COMP_STOP_INVAL ||
			trb_comp_code == COMP_STOP ||
			trb_comp_code == COMP_STOP_SHORT) {
1827 1828 1829 1830 1831 1832
		/* The Endpoint Stop Command completion will take care of any
		 * stopped TDs.  A stopped TD may be restarted, so don't update
		 * the ring dequeue pointer or take this TD off any lists yet.
		 */
		ep->stopped_td = td;
		return 0;
M
Mathias Nyman 已提交
1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843
	}
	if (trb_comp_code == COMP_STALL ||
		xhci_requires_manual_halt_cleanup(xhci, ep_ctx,
						trb_comp_code)) {
		/* Issue a reset endpoint command to clear the host side
		 * halt, followed by a set dequeue command to move the
		 * dequeue pointer past the TD.
		 * The class driver clears the device side halt later.
		 */
		xhci_cleanup_halted_endpoint(xhci, slot_id, ep_index,
					ep_ring->stream_id, td, event_trb);
1844
	} else {
M
Mathias Nyman 已提交
1845 1846
		/* Update ring dequeue pointer */
		while (ep_ring->dequeue != td->last_trb)
A
Andiry Xu 已提交
1847
			inc_deq(xhci, ep_ring);
M
Mathias Nyman 已提交
1848 1849
		inc_deq(xhci, ep_ring);
	}
1850 1851

td_cleanup:
M
Mathias Nyman 已提交
1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884
	/* Clean up the endpoint's TD list */
	urb = td->urb;
	urb_priv = urb->hcpriv;

	/* Do one last check of the actual transfer length.
	 * If the host controller said we transferred more data than the buffer
	 * length, urb->actual_length will be a very big number (since it's
	 * unsigned).  Play it safe and say we didn't transfer anything.
	 */
	if (urb->actual_length > urb->transfer_buffer_length) {
		xhci_warn(xhci, "URB transfer length is wrong, xHC issue? req. len = %u, act. len = %u\n",
			urb->transfer_buffer_length,
			urb->actual_length);
		urb->actual_length = 0;
		if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
			*status = -EREMOTEIO;
		else
			*status = 0;
	}
	list_del_init(&td->td_list);
	/* Was this TD slated to be cancelled but completed anyway? */
	if (!list_empty(&td->cancelled_td_list))
		list_del_init(&td->cancelled_td_list);

	urb_priv->td_cnt++;
	/* Giveback the urb when all the tds are completed */
	if (urb_priv->td_cnt == urb_priv->length) {
		ret = 1;
		if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
			xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
			if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
				if (xhci->quirks & XHCI_AMD_PLL_FIX)
					usb_amd_quirk_pll_enable();
A
Andiry Xu 已提交
1885 1886
			}
		}
1887 1888 1889 1890 1891
	}

	return ret;
}

1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905
/*
 * Process control tds, update urb status and actual_length.
 */
static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
	union xhci_trb *event_trb, struct xhci_transfer_event *event,
	struct xhci_virt_ep *ep, int *status)
{
	struct xhci_virt_device *xdev;
	struct xhci_ring *ep_ring;
	unsigned int slot_id;
	int ep_index;
	struct xhci_ep_ctx *ep_ctx;
	u32 trb_comp_code;

M
Matt Evans 已提交
1906
	slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
1907
	xdev = xhci->devs[slot_id];
M
Matt Evans 已提交
1908 1909
	ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
1910
	ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
M
Matt Evans 已提交
1911
	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932

	switch (trb_comp_code) {
	case COMP_SUCCESS:
		if (event_trb == ep_ring->dequeue) {
			xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
					"without IOC set??\n");
			*status = -ESHUTDOWN;
		} else if (event_trb != td->last_trb) {
			xhci_warn(xhci, "WARN: Success on ctrl data TRB "
					"without IOC set??\n");
			*status = -ESHUTDOWN;
		} else {
			*status = 0;
		}
		break;
	case COMP_SHORT_TX:
		if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
			*status = -EREMOTEIO;
		else
			*status = 0;
		break;
1933 1934 1935 1936 1937 1938 1939 1940
	case COMP_STOP_SHORT:
		if (event_trb == ep_ring->dequeue || event_trb == td->last_trb)
			xhci_warn(xhci, "WARN: Stopped Short Packet on ctrl setup or status TRB\n");
		else
			td->urb->actual_length =
				EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));

		return finish_td(xhci, td, event_trb, event, ep, status, false);
1941
	case COMP_STOP:
1942 1943 1944 1945 1946 1947 1948
		/* Did we stop at data stage? */
		if (event_trb != ep_ring->dequeue && event_trb != td->last_trb)
			td->urb->actual_length =
				td->urb->transfer_buffer_length -
				EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
		/* fall through */
	case COMP_STOP_INVAL:
1949
		return finish_td(xhci, td, event_trb, event, ep, status, false);
1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962
	default:
		if (!xhci_requires_manual_halt_cleanup(xhci,
					ep_ctx, trb_comp_code))
			break;
		xhci_dbg(xhci, "TRB error code %u, "
				"halted endpoint index = %u\n",
				trb_comp_code, ep_index);
		/* else fall through */
	case COMP_STALL:
		/* Did we transfer part of the data (middle) phase? */
		if (event_trb != ep_ring->dequeue &&
				event_trb != td->last_trb)
			td->urb->actual_length =
1963 1964
				td->urb->transfer_buffer_length -
				EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
1965
		else if (!td->urb_length_set)
1966 1967
			td->urb->actual_length = 0;

1968
		return finish_td(xhci, td, event_trb, event, ep, status, false);
1969 1970 1971 1972 1973 1974 1975 1976
	}
	/*
	 * Did we transfer any data, despite the errors that might have
	 * happened?  I.e. did we get past the setup stage?
	 */
	if (event_trb != ep_ring->dequeue) {
		/* The event was for the status stage */
		if (event_trb == td->last_trb) {
1977
			if (td->urb_length_set) {
1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990
				/* Don't overwrite a previously set error code
				 */
				if ((*status == -EINPROGRESS || *status == 0) &&
						(td->urb->transfer_flags
						 & URB_SHORT_NOT_OK))
					/* Did we already see a short data
					 * stage? */
					*status = -EREMOTEIO;
			} else {
				td->urb->actual_length =
					td->urb->transfer_buffer_length;
			}
		} else {
1991 1992 1993 1994 1995 1996 1997
			/*
			 * Maybe the event was for the data stage? If so, update
			 * already the actual_length of the URB and flag it as
			 * set, so that it is not overwritten in the event for
			 * the last TRB.
			 */
			td->urb_length_set = true;
1998 1999
			td->urb->actual_length =
				td->urb->transfer_buffer_length -
2000
				EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2001 2002 2003
			xhci_dbg(xhci, "Waiting for status "
					"stage event\n");
			return 0;
2004 2005 2006 2007 2008 2009
		}
	}

	return finish_td(xhci, td, event_trb, event, ep, status, false);
}

2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022
/*
 * Process isochronous tds, update urb packet status and actual_length.
 */
static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
	union xhci_trb *event_trb, struct xhci_transfer_event *event,
	struct xhci_virt_ep *ep, int *status)
{
	struct xhci_ring *ep_ring;
	struct urb_priv *urb_priv;
	int idx;
	int len = 0;
	union xhci_trb *cur_trb;
	struct xhci_segment *cur_seg;
2023
	struct usb_iso_packet_descriptor *frame;
2024
	u32 trb_comp_code;
2025
	bool skip_td = false;
2026

M
Matt Evans 已提交
2027 2028
	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2029 2030
	urb_priv = td->urb->hcpriv;
	idx = urb_priv->td_cnt;
2031
	frame = &td->urb->iso_frame_desc[idx];
2032

2033 2034 2035
	/* handle completion code */
	switch (trb_comp_code) {
	case COMP_SUCCESS:
2036
		if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) {
2037 2038 2039 2040 2041
			frame->status = 0;
			break;
		}
		if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
			trb_comp_code = COMP_SHORT_TX;
2042 2043
	/* fallthrough */
	case COMP_STOP_SHORT:
2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056
	case COMP_SHORT_TX:
		frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
				-EREMOTEIO : 0;
		break;
	case COMP_BW_OVER:
		frame->status = -ECOMM;
		skip_td = true;
		break;
	case COMP_BUFF_OVER:
	case COMP_BABBLE:
		frame->status = -EOVERFLOW;
		skip_td = true;
		break;
A
Alex He 已提交
2057
	case COMP_DEV_ERR:
2058
	case COMP_STALL:
2059 2060 2061
		frame->status = -EPROTO;
		skip_td = true;
		break;
2062
	case COMP_TX_ERR:
2063
		frame->status = -EPROTO;
2064 2065
		if (event_trb != td->last_trb)
			return 0;
2066 2067 2068 2069 2070 2071 2072 2073
		skip_td = true;
		break;
	case COMP_STOP:
	case COMP_STOP_INVAL:
		break;
	default:
		frame->status = -1;
		break;
2074 2075
	}

2076 2077 2078
	if (trb_comp_code == COMP_SUCCESS || skip_td) {
		frame->actual_length = frame->length;
		td->urb->actual_length += frame->length;
2079 2080 2081 2082
	} else if (trb_comp_code == COMP_STOP_SHORT) {
		frame->actual_length =
			EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
		td->urb->actual_length += frame->actual_length;
2083 2084 2085 2086
	} else {
		for (cur_trb = ep_ring->dequeue,
		     cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
		     next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
2087 2088
			if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
			    !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
M
Matt Evans 已提交
2089
				len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
2090
		}
M
Matt Evans 已提交
2091
		len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
2092
			EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2093 2094

		if (trb_comp_code != COMP_STOP_INVAL) {
2095
			frame->actual_length = len;
2096 2097 2098 2099 2100 2101 2102
			td->urb->actual_length += len;
		}
	}

	return finish_td(xhci, td, event_trb, event, ep, status, false);
}

2103 2104 2105 2106 2107 2108 2109 2110 2111
static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
			struct xhci_transfer_event *event,
			struct xhci_virt_ep *ep, int *status)
{
	struct xhci_ring *ep_ring;
	struct urb_priv *urb_priv;
	struct usb_iso_packet_descriptor *frame;
	int idx;

2112
	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2113 2114 2115 2116
	urb_priv = td->urb->hcpriv;
	idx = urb_priv->td_cnt;
	frame = &td->urb->iso_frame_desc[idx];

2117
	/* The transfer is partly done. */
2118 2119 2120 2121 2122 2123 2124
	frame->status = -EXDEV;

	/* calc actual length */
	frame->actual_length = 0;

	/* Update ring dequeue pointer */
	while (ep_ring->dequeue != td->last_trb)
A
Andiry Xu 已提交
2125 2126
		inc_deq(xhci, ep_ring);
	inc_deq(xhci, ep_ring);
2127 2128 2129 2130

	return finish_td(xhci, td, NULL, event, ep, status, true);
}

2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142
/*
 * Process bulk and interrupt tds, update urb status and actual_length.
 */
static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
	union xhci_trb *event_trb, struct xhci_transfer_event *event,
	struct xhci_virt_ep *ep, int *status)
{
	struct xhci_ring *ep_ring;
	union xhci_trb *cur_trb;
	struct xhci_segment *cur_seg;
	u32 trb_comp_code;

M
Matt Evans 已提交
2143 2144
	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2145 2146 2147 2148

	switch (trb_comp_code) {
	case COMP_SUCCESS:
		/* Double check that the HW transferred everything. */
2149
		if (event_trb != td->last_trb ||
2150
		    EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
2151 2152 2153 2154 2155 2156
			xhci_warn(xhci, "WARN Successful completion "
					"on short TX\n");
			if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
				*status = -EREMOTEIO;
			else
				*status = 0;
2157 2158
			if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
				trb_comp_code = COMP_SHORT_TX;
2159 2160 2161 2162
		} else {
			*status = 0;
		}
		break;
2163
	case COMP_STOP_SHORT:
2164 2165 2166 2167 2168 2169 2170 2171 2172 2173
	case COMP_SHORT_TX:
		if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
			*status = -EREMOTEIO;
		else
			*status = 0;
		break;
	default:
		/* Others already handled above */
		break;
	}
2174 2175 2176 2177 2178
	if (trb_comp_code == COMP_SHORT_TX)
		xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
				"%d bytes untransferred\n",
				td->urb->ep->desc.bEndpointAddress,
				td->urb->transfer_buffer_length,
2179
				EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191
	/* Stopped - short packet completion */
	if (trb_comp_code == COMP_STOP_SHORT) {
		td->urb->actual_length =
			EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));

		if (td->urb->transfer_buffer_length <
				td->urb->actual_length) {
			xhci_warn(xhci, "HC gave bad length of %d bytes txed\n",
				EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
			td->urb->actual_length = 0;
			 /* status will be set by usb core for canceled urbs */
		}
2192
	/* Fast path - was this the last TRB in the TD for this URB? */
2193
	} else if (event_trb == td->last_trb) {
2194 2195 2196 2197
		if (td->urb_length_set && trb_comp_code == COMP_SHORT_TX)
			return finish_td(xhci, td, event_trb, event, ep,
					 status, false);

2198
		if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
2199 2200
			td->urb->actual_length =
				td->urb->transfer_buffer_length -
2201
				EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2202 2203 2204 2205
			if (td->urb->transfer_buffer_length <
					td->urb->actual_length) {
				xhci_warn(xhci, "HC gave bad length "
						"of %d bytes left\n",
2206
					  EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236
				td->urb->actual_length = 0;
				if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
					*status = -EREMOTEIO;
				else
					*status = 0;
			}
			/* Don't overwrite a previously set error code */
			if (*status == -EINPROGRESS) {
				if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
					*status = -EREMOTEIO;
				else
					*status = 0;
			}
		} else {
			td->urb->actual_length =
				td->urb->transfer_buffer_length;
			/* Ignore a short packet completion if the
			 * untransferred length was zero.
			 */
			if (*status == -EREMOTEIO)
				*status = 0;
		}
	} else {
		/* Slow path - walk the list, starting from the dequeue
		 * pointer, to get the actual length transferred.
		 */
		td->urb->actual_length = 0;
		for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
				cur_trb != event_trb;
				next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
2237 2238
			if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
			    !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
2239
				td->urb->actual_length +=
M
Matt Evans 已提交
2240
					TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
2241 2242 2243 2244 2245 2246
		}
		/* If the ring didn't stop on a Link or No-op TRB, add
		 * in the actual bytes transferred from the Normal TRB
		 */
		if (trb_comp_code != COMP_STOP_INVAL)
			td->urb->actual_length +=
M
Matt Evans 已提交
2247
				TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
2248
				EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2249 2250 2251 2252 2253 2254

		if (trb_comp_code == COMP_SHORT_TX) {
			xhci_dbg(xhci, "mid bulk/intr SP, wait for last TRB event\n");
			td->urb_length_set = true;
			return 0;
		}
2255 2256 2257 2258 2259
	}

	return finish_td(xhci, td, event_trb, event, ep, status, false);
}

2260 2261 2262 2263 2264 2265 2266
/*
 * If this function returns an error condition, it means it got a Transfer
 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
 * At this point, the host controller is probably hosed and should be reset.
 */
static int handle_tx_event(struct xhci_hcd *xhci,
		struct xhci_transfer_event *event)
F
Felipe Balbi 已提交
2267 2268
	__releases(&xhci->lock)
	__acquires(&xhci->lock)
2269 2270
{
	struct xhci_virt_device *xdev;
2271
	struct xhci_virt_ep *ep;
2272
	struct xhci_ring *ep_ring;
2273
	unsigned int slot_id;
2274
	int ep_index;
2275
	struct xhci_td *td = NULL;
2276 2277 2278
	dma_addr_t event_dma;
	struct xhci_segment *event_seg;
	union xhci_trb *event_trb;
2279
	struct urb *urb = NULL;
2280
	int status = -EINPROGRESS;
2281
	struct urb_priv *urb_priv;
2282
	struct xhci_ep_ctx *ep_ctx;
2283
	struct list_head *tmp;
2284
	u32 trb_comp_code;
2285
	int ret = 0;
2286
	int td_num = 0;
2287

M
Matt Evans 已提交
2288
	slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
2289
	xdev = xhci->devs[slot_id];
2290 2291
	if (!xdev) {
		xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
2292
		xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
2293 2294
			 (unsigned long long) xhci_trb_virt_to_dma(
				 xhci->event_ring->deq_seg,
2295 2296 2297 2298 2299 2300 2301
				 xhci->event_ring->dequeue),
			 lower_32_bits(le64_to_cpu(event->buffer)),
			 upper_32_bits(le64_to_cpu(event->buffer)),
			 le32_to_cpu(event->transfer_len),
			 le32_to_cpu(event->flags));
		xhci_dbg(xhci, "Event ring:\n");
		xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
2302 2303 2304 2305
		return -ENODEV;
	}

	/* Endpoint ID is 1 based, our index is zero based */
M
Matt Evans 已提交
2306
	ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2307
	ep = &xdev->eps[ep_index];
M
Matt Evans 已提交
2308
	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2309
	ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
2310
	if (!ep_ring ||
M
Matt Evans 已提交
2311 2312
	    (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
	    EP_STATE_DISABLED) {
2313 2314
		xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
				"or incorrect stream ring\n");
2315
		xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
2316 2317
			 (unsigned long long) xhci_trb_virt_to_dma(
				 xhci->event_ring->deq_seg,
2318 2319 2320 2321 2322 2323 2324
				 xhci->event_ring->dequeue),
			 lower_32_bits(le64_to_cpu(event->buffer)),
			 upper_32_bits(le64_to_cpu(event->buffer)),
			 le32_to_cpu(event->transfer_len),
			 le32_to_cpu(event->flags));
		xhci_dbg(xhci, "Event ring:\n");
		xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
2325 2326 2327
		return -ENODEV;
	}

2328 2329 2330 2331 2332 2333
	/* Count current td numbers if ep->skip is set */
	if (ep->skip) {
		list_for_each(tmp, &ep_ring->td_list)
			td_num++;
	}

M
Matt Evans 已提交
2334 2335
	event_dma = le64_to_cpu(event->buffer);
	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2336
	/* Look for common error cases */
2337
	switch (trb_comp_code) {
S
Sarah Sharp 已提交
2338 2339 2340 2341
	/* Skip codes that require special handling depending on
	 * transfer type
	 */
	case COMP_SUCCESS:
2342
		if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
2343 2344 2345 2346
			break;
		if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
			trb_comp_code = COMP_SHORT_TX;
		else
2347 2348
			xhci_warn_ratelimited(xhci,
					"WARN Successful completion on short TX: needs XHCI_TRUST_TX_LENGTH quirk?\n");
S
Sarah Sharp 已提交
2349 2350
	case COMP_SHORT_TX:
		break;
2351 2352 2353 2354 2355 2356
	case COMP_STOP:
		xhci_dbg(xhci, "Stopped on Transfer TRB\n");
		break;
	case COMP_STOP_INVAL:
		xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
		break;
2357 2358 2359
	case COMP_STOP_SHORT:
		xhci_dbg(xhci, "Stopped with short packet transfer detected\n");
		break;
S
Sarah Sharp 已提交
2360
	case COMP_STALL:
2361
		xhci_dbg(xhci, "Stalled endpoint\n");
2362
		ep->ep_state |= EP_HALTED;
S
Sarah Sharp 已提交
2363 2364 2365 2366 2367 2368
		status = -EPIPE;
		break;
	case COMP_TRB_ERR:
		xhci_warn(xhci, "WARN: TRB error on endpoint\n");
		status = -EILSEQ;
		break;
2369
	case COMP_SPLIT_ERR:
S
Sarah Sharp 已提交
2370
	case COMP_TX_ERR:
2371
		xhci_dbg(xhci, "Transfer error on endpoint\n");
S
Sarah Sharp 已提交
2372 2373
		status = -EPROTO;
		break;
2374
	case COMP_BABBLE:
2375
		xhci_dbg(xhci, "Babble error on endpoint\n");
2376 2377
		status = -EOVERFLOW;
		break;
S
Sarah Sharp 已提交
2378 2379 2380 2381
	case COMP_DB_ERR:
		xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
		status = -ENOSR;
		break;
2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397
	case COMP_BW_OVER:
		xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
		break;
	case COMP_BUFF_OVER:
		xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
		break;
	case COMP_UNDERRUN:
		/*
		 * When the Isoch ring is empty, the xHC will generate
		 * a Ring Overrun Event for IN Isoch endpoint or Ring
		 * Underrun Event for OUT Isoch endpoint.
		 */
		xhci_dbg(xhci, "underrun event on endpoint\n");
		if (!list_empty(&ep_ring->td_list))
			xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
					"still with TDs queued?\n",
M
Matt Evans 已提交
2398 2399
				 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
				 ep_index);
2400 2401 2402 2403 2404 2405
		goto cleanup;
	case COMP_OVERRUN:
		xhci_dbg(xhci, "overrun event on endpoint\n");
		if (!list_empty(&ep_ring->td_list))
			xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
					"still with TDs queued?\n",
M
Matt Evans 已提交
2406 2407
				 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
				 ep_index);
2408
		goto cleanup;
A
Alex He 已提交
2409 2410 2411 2412
	case COMP_DEV_ERR:
		xhci_warn(xhci, "WARN: detect an incompatible device");
		status = -EPROTO;
		break;
2413 2414 2415 2416 2417 2418 2419 2420 2421 2422
	case COMP_MISSED_INT:
		/*
		 * When encounter missed service error, one or more isoc tds
		 * may be missed by xHC.
		 * Set skip flag of the ep_ring; Complete the missed tds as
		 * short transfer when process the ep_ring next time.
		 */
		ep->skip = true;
		xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
		goto cleanup;
S
Sarah Sharp 已提交
2423
	default:
2424
		if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
2425 2426 2427
			status = 0;
			break;
		}
2428 2429
		xhci_warn(xhci, "ERROR Unknown event condition %u, HC probably busted\n",
			  trb_comp_code);
2430 2431 2432
		goto cleanup;
	}

2433 2434 2435 2436 2437
	do {
		/* This TRB should be in the TD at the head of this ring's
		 * TD list.
		 */
		if (list_empty(&ep_ring->td_list)) {
2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452
			/*
			 * A stopped endpoint may generate an extra completion
			 * event if the device was suspended.  Don't print
			 * warnings.
			 */
			if (!(trb_comp_code == COMP_STOP ||
						trb_comp_code == COMP_STOP_INVAL)) {
				xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
						TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
						ep_index);
				xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
						(le32_to_cpu(event->flags) &
						 TRB_TYPE_BITMASK)>>10);
				xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
			}
2453 2454 2455 2456 2457 2458 2459 2460
			if (ep->skip) {
				ep->skip = false;
				xhci_dbg(xhci, "td_list is empty while skip "
						"flag set. Clear skip flag.\n");
			}
			ret = 0;
			goto cleanup;
		}
2461

2462 2463 2464 2465 2466 2467 2468 2469 2470
		/* We've skipped all the TDs on the ep ring when ep->skip set */
		if (ep->skip && td_num == 0) {
			ep->skip = false;
			xhci_dbg(xhci, "All tds on the ep_ring skipped. "
						"Clear skip flag.\n");
			ret = 0;
			goto cleanup;
		}

2471
		td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
2472 2473
		if (ep->skip)
			td_num--;
2474

2475
		/* Is this a TRB in the currently executing TD? */
2476 2477
		event_seg = trb_in_td(xhci, ep_ring->deq_seg, ep_ring->dequeue,
				td->last_trb, event_dma, false);
A
Alex He 已提交
2478 2479 2480 2481 2482 2483 2484 2485 2486

		/*
		 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
		 * is not in the current TD pointed by ep_ring->dequeue because
		 * that the hardware dequeue pointer still at the previous TRB
		 * of the current TD. The previous TRB maybe a Link TD or the
		 * last TRB of the previous TD. The command completion handle
		 * will take care the rest.
		 */
2487 2488
		if (!event_seg && (trb_comp_code == COMP_STOP ||
				   trb_comp_code == COMP_STOP_INVAL)) {
A
Alex He 已提交
2489 2490 2491 2492
			ret = 0;
			goto cleanup;
		}

2493 2494 2495
		if (!event_seg) {
			if (!ep->skip ||
			    !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
2496 2497 2498 2499
				/* Some host controllers give a spurious
				 * successful event after a short transfer.
				 * Ignore it.
				 */
2500
				if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
2501 2502 2503 2504 2505
						ep_ring->last_td_was_short) {
					ep_ring->last_td_was_short = false;
					ret = 0;
					goto cleanup;
				}
2506 2507 2508
				/* HC is busted, give up! */
				xhci_err(xhci,
					"ERROR Transfer event TRB DMA ptr not "
2509 2510 2511 2512 2513 2514
					"part of current TD ep_index %d "
					"comp_code %u\n", ep_index,
					trb_comp_code);
				trb_in_td(xhci, ep_ring->deq_seg,
					  ep_ring->dequeue, td->last_trb,
					  event_dma, true);
2515 2516 2517 2518 2519 2520
				return -ESHUTDOWN;
			}

			ret = skip_isoc_td(xhci, td, event, ep, &status);
			goto cleanup;
		}
2521 2522 2523 2524
		if (trb_comp_code == COMP_SHORT_TX)
			ep_ring->last_td_was_short = true;
		else
			ep_ring->last_td_was_short = false;
2525 2526

		if (ep->skip) {
2527 2528 2529
			xhci_dbg(xhci, "Found td. Clear skip flag.\n");
			ep->skip = false;
		}
2530

2531 2532 2533 2534 2535 2536 2537 2538
		event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
						sizeof(*event_trb)];
		/*
		 * No-op TRB should not trigger interrupts.
		 * If event_trb is a no-op TRB, it means the
		 * corresponding TD has been cancelled. Just ignore
		 * the TD.
		 */
2539
		if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) {
2540 2541 2542
			xhci_dbg(xhci,
				 "event_trb is a no-op TRB. Skip it\n");
			goto cleanup;
2543
		}
2544

2545 2546
		/* Now update the urb's actual_length and give back to
		 * the core
2547
		 */
2548 2549 2550
		if (usb_endpoint_xfer_control(&td->urb->ep->desc))
			ret = process_ctrl_td(xhci, td, event_trb, event, ep,
						 &status);
2551 2552 2553
		else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
			ret = process_isoc_td(xhci, td, event_trb, event, ep,
						 &status);
2554 2555 2556 2557 2558 2559 2560 2561 2562 2563
		else
			ret = process_bulk_intr_td(xhci, td, event_trb, event,
						 ep, &status);

cleanup:
		/*
		 * Do not update event ring dequeue pointer if ep->skip is set.
		 * Will roll back to continue process missed tds.
		 */
		if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
A
Andiry Xu 已提交
2564
			inc_deq(xhci, xhci->event_ring);
2565 2566 2567 2568
		}

		if (ret) {
			urb = td->urb;
2569
			urb_priv = urb->hcpriv;
2570

2571
			xhci_urb_free_priv(urb_priv);
2572

2573
			usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
2574 2575 2576
			if ((urb->actual_length != urb->transfer_buffer_length &&
						(urb->transfer_flags &
						 URB_SHORT_NOT_OK)) ||
2577 2578
					(status != 0 &&
					 !usb_endpoint_xfer_isoc(&urb->ep->desc)))
2579
				xhci_dbg(xhci, "Giveback URB %p, len = %d, "
2580
						"expected = %d, status = %d\n",
2581 2582 2583
						urb, urb->actual_length,
						urb->transfer_buffer_length,
						status);
2584
			spin_unlock(&xhci->lock);
2585 2586 2587 2588 2589
			/* EHCI, UHCI, and OHCI always unconditionally set the
			 * urb->status of an isochronous endpoint to 0.
			 */
			if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
				status = 0;
2590
			usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601
			spin_lock(&xhci->lock);
		}

	/*
	 * If ep->skip is set, it means there are missed tds on the
	 * endpoint ring need to take care of.
	 * Process them as short transfer until reach the td pointed by
	 * the event.
	 */
	} while (ep->skip && trb_comp_code != COMP_MISSED_INT);

2602 2603 2604
	return 0;
}

S
Sarah Sharp 已提交
2605 2606 2607
/*
 * This function handles all OS-owned events on the event ring.  It may drop
 * xhci->lock between event processing (e.g. to pass up port status changes).
2608 2609
 * Returns >0 for "possibly more events to process" (caller should call again),
 * otherwise 0 if done.  In future, <0 returns should indicate error code.
S
Sarah Sharp 已提交
2610
 */
2611
static int xhci_handle_event(struct xhci_hcd *xhci)
2612 2613
{
	union xhci_trb *event;
S
Sarah Sharp 已提交
2614
	int update_ptrs = 1;
2615
	int ret;
2616 2617 2618

	if (!xhci->event_ring || !xhci->event_ring->dequeue) {
		xhci->error_bitmask |= 1 << 1;
2619
		return 0;
2620 2621 2622 2623
	}

	event = xhci->event_ring->dequeue;
	/* Does the HC or OS own the TRB? */
M
Matt Evans 已提交
2624 2625
	if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
	    xhci->event_ring->cycle_state) {
2626
		xhci->error_bitmask |= 1 << 2;
2627
		return 0;
2628 2629
	}

2630 2631 2632 2633 2634
	/*
	 * Barrier between reading the TRB_CYCLE (valid) flag above and any
	 * speculative reads of the event's flags/data below.
	 */
	rmb();
S
Sarah Sharp 已提交
2635
	/* FIXME: Handle more event types. */
M
Matt Evans 已提交
2636
	switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
2637 2638 2639
	case TRB_TYPE(TRB_COMPLETION):
		handle_cmd_completion(xhci, &event->event_cmd);
		break;
S
Sarah Sharp 已提交
2640 2641 2642 2643
	case TRB_TYPE(TRB_PORT_STATUS):
		handle_port_status(xhci, event);
		update_ptrs = 0;
		break;
2644 2645 2646 2647 2648 2649 2650
	case TRB_TYPE(TRB_TRANSFER):
		ret = handle_tx_event(xhci, &event->trans_event);
		if (ret < 0)
			xhci->error_bitmask |= 1 << 9;
		else
			update_ptrs = 0;
		break;
2651 2652 2653
	case TRB_TYPE(TRB_DEV_NOTE):
		handle_device_notification(xhci, event);
		break;
2654
	default:
M
Matt Evans 已提交
2655 2656
		if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
		    TRB_TYPE(48))
2657 2658 2659
			handle_vendor_event(xhci, event);
		else
			xhci->error_bitmask |= 1 << 3;
2660
	}
2661 2662 2663 2664 2665 2666
	/* Any of the above functions may drop and re-acquire the lock, so check
	 * to make sure a watchdog timer didn't mark the host as non-responsive.
	 */
	if (xhci->xhc_state & XHCI_STATE_DYING) {
		xhci_dbg(xhci, "xHCI host dying, returning from "
				"event handler.\n");
2667
		return 0;
2668
	}
2669

2670 2671
	if (update_ptrs)
		/* Update SW event ring dequeue pointer */
A
Andiry Xu 已提交
2672
		inc_deq(xhci, xhci->event_ring);
2673

2674 2675 2676 2677
	/* Are there more items on the event ring?  Caller will call us again to
	 * check.
	 */
	return 1;
2678
}
2679 2680 2681 2682 2683 2684 2685 2686 2687

/*
 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
 * we might get bad data out of the event ring.  Section 4.10.2.7 has a list of
 * indicators of an event TRB error, but we check the status *first* to be safe.
 */
irqreturn_t xhci_irq(struct usb_hcd *hcd)
{
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
2688
	u32 status;
2689
	u64 temp_64;
2690 2691
	union xhci_trb *event_ring_deq;
	dma_addr_t deq;
2692 2693 2694

	spin_lock(&xhci->lock);
	/* Check if the xHC generated the interrupt, or the irq is shared */
2695
	status = readl(&xhci->op_regs->status);
2696
	if (status == 0xffffffff)
2697 2698
		goto hw_died;

2699
	if (!(status & STS_EINT)) {
2700 2701 2702
		spin_unlock(&xhci->lock);
		return IRQ_NONE;
	}
2703
	if (status & STS_FATAL) {
2704 2705 2706 2707
		xhci_warn(xhci, "WARNING: Host System Error\n");
		xhci_halt(xhci);
hw_died:
		spin_unlock(&xhci->lock);
2708
		return IRQ_HANDLED;
2709 2710
	}

2711 2712 2713 2714 2715
	/*
	 * Clear the op reg interrupt status first,
	 * so we can receive interrupts from other MSI-X interrupters.
	 * Write 1 to clear the interrupt status.
	 */
2716
	status |= STS_EINT;
2717
	writel(status, &xhci->op_regs->status);
2718 2719 2720
	/* FIXME when MSI-X is supported and there are multiple vectors */
	/* Clear the MSI-X event interrupt status */

2721
	if (hcd->irq) {
2722 2723
		u32 irq_pending;
		/* Acknowledge the PCI interrupt */
2724
		irq_pending = readl(&xhci->ir_set->irq_pending);
2725
		irq_pending |= IMAN_IP;
2726
		writel(irq_pending, &xhci->ir_set->irq_pending);
2727
	}
2728

2729
	if (xhci->xhc_state & XHCI_STATE_DYING) {
2730 2731
		xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
				"Shouldn't IRQs be disabled?\n");
2732 2733
		/* Clear the event handler busy flag (RW1C);
		 * the event ring should be empty.
2734
		 */
2735
		temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2736 2737
		xhci_write_64(xhci, temp_64 | ERST_EHB,
				&xhci->ir_set->erst_dequeue);
2738 2739 2740 2741 2742 2743 2744 2745 2746
		spin_unlock(&xhci->lock);

		return IRQ_HANDLED;
	}

	event_ring_deq = xhci->event_ring->dequeue;
	/* FIXME this should be a delayed service routine
	 * that clears the EHB.
	 */
2747
	while (xhci_handle_event(xhci) > 0) {}
2748

2749
	temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763
	/* If necessary, update the HW's version of the event ring deq ptr. */
	if (event_ring_deq != xhci->event_ring->dequeue) {
		deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
				xhci->event_ring->dequeue);
		if (deq == 0)
			xhci_warn(xhci, "WARN something wrong with SW event "
					"ring dequeue ptr.\n");
		/* Update HC event ring dequeue pointer */
		temp_64 &= ERST_PTR_MASK;
		temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
	}

	/* Clear the event handler busy flag (RW1C); event ring is empty. */
	temp_64 |= ERST_EHB;
2764
	xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
2765

2766 2767 2768 2769 2770
	spin_unlock(&xhci->lock);

	return IRQ_HANDLED;
}

2771
irqreturn_t xhci_msi_irq(int irq, void *hcd)
2772
{
A
Alan Stern 已提交
2773
	return xhci_irq(hcd);
2774
}
2775

2776 2777
/****		Endpoint Ring Operations	****/

2778 2779 2780
/*
 * Generic function for queueing a TRB on a ring.
 * The caller must have checked to make sure there's room on the ring.
2781 2782 2783
 *
 * @more_trbs_coming:	Will you enqueue more TRBs before calling
 *			prepare_transfer()?
2784 2785
 */
static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
A
Andiry Xu 已提交
2786
		bool more_trbs_coming,
2787 2788 2789 2790 2791
		u32 field1, u32 field2, u32 field3, u32 field4)
{
	struct xhci_generic_trb *trb;

	trb = &ring->enqueue->generic;
M
Matt Evans 已提交
2792 2793 2794 2795
	trb->field[0] = cpu_to_le32(field1);
	trb->field[1] = cpu_to_le32(field2);
	trb->field[2] = cpu_to_le32(field3);
	trb->field[3] = cpu_to_le32(field4);
A
Andiry Xu 已提交
2796
	inc_enq(xhci, ring, more_trbs_coming);
2797 2798
}

2799 2800 2801 2802 2803
/*
 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
 * FIXME allocate segments if the ring is full.
 */
static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
A
Andiry Xu 已提交
2804
		u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
2805
{
A
Andiry Xu 已提交
2806 2807
	unsigned int num_trbs_needed;

2808 2809 2810 2811 2812 2813 2814 2815 2816 2817
	/* Make sure the endpoint has been added to xHC schedule */
	switch (ep_state) {
	case EP_STATE_DISABLED:
		/*
		 * USB core changed config/interfaces without notifying us,
		 * or hardware is reporting the wrong state.
		 */
		xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
		return -ENOENT;
	case EP_STATE_ERROR:
2818
		xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
2819 2820 2821
		/* FIXME event handling code for error needs to clear it */
		/* XXX not sure if this should be -ENOENT or not */
		return -EINVAL;
2822 2823
	case EP_STATE_HALTED:
		xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834
	case EP_STATE_STOPPED:
	case EP_STATE_RUNNING:
		break;
	default:
		xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
		/*
		 * FIXME issue Configure Endpoint command to try to get the HC
		 * back into a known state.
		 */
		return -EINVAL;
	}
A
Andiry Xu 已提交
2835 2836

	while (1) {
2837 2838
		if (room_on_ring(xhci, ep_ring, num_trbs))
			break;
A
Andiry Xu 已提交
2839 2840 2841 2842 2843 2844

		if (ep_ring == xhci->cmd_ring) {
			xhci_err(xhci, "Do not support expand command ring\n");
			return -ENOMEM;
		}

2845 2846
		xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
				"ERROR no room on ep ring, try ring expansion");
A
Andiry Xu 已提交
2847 2848 2849 2850 2851 2852
		num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
		if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
					mem_flags)) {
			xhci_err(xhci, "Ring expansion failed\n");
			return -ENOMEM;
		}
2853
	}
2854 2855 2856 2857 2858 2859 2860 2861

	if (enqueue_is_link_trb(ep_ring)) {
		struct xhci_ring *ring = ep_ring;
		union xhci_trb *next;

		next = ring->enqueue;

		while (last_trb(xhci, ring, ring->enq_seg, next)) {
2862 2863
			/* If we're not dealing with 0.95 hardware or isoc rings
			 * on AMD 0.96 host, clear the chain bit.
2864
			 */
A
Andiry Xu 已提交
2865 2866 2867
			if (!xhci_link_trb_quirk(xhci) &&
					!(ring->type == TYPE_ISOC &&
					 (xhci->quirks & XHCI_AMD_0x96_HOST)))
M
Matt Evans 已提交
2868
				next->link.control &= cpu_to_le32(~TRB_CHAIN);
2869
			else
M
Matt Evans 已提交
2870
				next->link.control |= cpu_to_le32(TRB_CHAIN);
2871 2872

			wmb();
2873
			next->link.control ^= cpu_to_le32(TRB_CYCLE);
2874 2875 2876

			/* Toggle the cycle bit after the last ring segment. */
			if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
2877
				ring->cycle_state ^= 1;
2878 2879 2880 2881 2882 2883 2884
			}
			ring->enq_seg = ring->enq_seg->next;
			ring->enqueue = ring->enq_seg->trbs;
			next = ring->enqueue;
		}
	}

2885 2886 2887
	return 0;
}

2888
static int prepare_transfer(struct xhci_hcd *xhci,
2889 2890
		struct xhci_virt_device *xdev,
		unsigned int ep_index,
2891
		unsigned int stream_id,
2892 2893
		unsigned int num_trbs,
		struct urb *urb,
2894
		unsigned int td_index,
2895 2896 2897
		gfp_t mem_flags)
{
	int ret;
2898 2899
	struct urb_priv *urb_priv;
	struct xhci_td	*td;
2900
	struct xhci_ring *ep_ring;
2901
	struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
2902 2903 2904 2905 2906 2907 2908 2909 2910

	ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
	if (!ep_ring) {
		xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
				stream_id);
		return -EINVAL;
	}

	ret = prepare_ring(xhci, ep_ring,
M
Matt Evans 已提交
2911
			   le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
A
Andiry Xu 已提交
2912
			   num_trbs, mem_flags);
2913 2914 2915
	if (ret)
		return ret;

2916 2917 2918 2919 2920 2921 2922
	urb_priv = urb->hcpriv;
	td = urb_priv->td[td_index];

	INIT_LIST_HEAD(&td->td_list);
	INIT_LIST_HEAD(&td->cancelled_td_list);

	if (td_index == 0) {
2923
		ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
2924
		if (unlikely(ret))
2925
			return ret;
2926 2927
	}

2928
	td->urb = urb;
2929
	/* Add this TD to the tail of the endpoint ring's TD list */
2930 2931 2932 2933 2934
	list_add_tail(&td->td_list, &ep_ring->td_list);
	td->start_seg = ep_ring->enq_seg;
	td->first_trb = ep_ring->enqueue;

	urb_priv->td[td_index] = td;
2935 2936 2937 2938

	return 0;
}

2939
static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
2940 2941 2942 2943 2944
{
	int num_sgs, num_trbs, running_total, temp, i;
	struct scatterlist *sg;

	sg = NULL;
2945
	num_sgs = urb->num_mapped_sgs;
2946 2947 2948
	temp = urb->transfer_buffer_length;

	num_trbs = 0;
2949
	for_each_sg(urb->sg, sg, num_sgs, i) {
2950 2951 2952 2953
		unsigned int len = sg_dma_len(sg);

		/* Scatter gather list entries may cross 64KB boundaries */
		running_total = TRB_MAX_BUFF_SIZE -
2954
			(sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1));
2955
		running_total &= TRB_MAX_BUFF_SIZE - 1;
2956 2957 2958 2959
		if (running_total != 0)
			num_trbs++;

		/* How many more 64KB chunks to transfer, how many more TRBs? */
2960
		while (running_total < sg_dma_len(sg) && running_total < temp) {
2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971
			num_trbs++;
			running_total += TRB_MAX_BUFF_SIZE;
		}
		len = min_t(int, len, temp);
		temp -= len;
		if (temp == 0)
			break;
	}
	return num_trbs;
}

2972
static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
2973 2974
{
	if (num_trbs != 0)
2975
		dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
2976 2977 2978
				"TRBs, %d left\n", __func__,
				urb->ep->desc.bEndpointAddress, num_trbs);
	if (running_total != urb->transfer_buffer_length)
2979
		dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
2980 2981 2982 2983 2984 2985 2986 2987
				"queued %#x (%d), asked for %#x (%d)\n",
				__func__,
				urb->ep->desc.bEndpointAddress,
				running_total, running_total,
				urb->transfer_buffer_length,
				urb->transfer_buffer_length);
}

2988
static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
2989
		unsigned int ep_index, unsigned int stream_id, int start_cycle,
2990
		struct xhci_generic_trb *start_trb)
2991 2992 2993 2994 2995 2996
{
	/*
	 * Pass all the TRBs to the hardware at once and make sure this write
	 * isn't reordered.
	 */
	wmb();
2997
	if (start_cycle)
M
Matt Evans 已提交
2998
		start_trb->field[3] |= cpu_to_le32(start_cycle);
2999
	else
M
Matt Evans 已提交
3000
		start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
3001
	xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
3002 3003
}

3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017
/*
 * xHCI uses normal TRBs for both bulk and interrupt.  When the interrupt
 * endpoint is to be serviced, the xHC will consume (at most) one TD.  A TD
 * (comprised of sg list entries) can take several service intervals to
 * transmit.
 */
int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
		struct urb *urb, int slot_id, unsigned int ep_index)
{
	struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
			xhci->devs[slot_id]->out_ctx, ep_index);
	int xhci_interval;
	int ep_interval;

M
Matt Evans 已提交
3018
	xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
3019 3020 3021 3022 3023 3024 3025 3026 3027
	ep_interval = urb->interval;
	/* Convert to microframes */
	if (urb->dev->speed == USB_SPEED_LOW ||
			urb->dev->speed == USB_SPEED_FULL)
		ep_interval *= 8;
	/* FIXME change this to a warning and a suggestion to use the new API
	 * to set the polling interval (once the API is added).
	 */
	if (xhci_interval != ep_interval) {
3028 3029 3030 3031
		dev_dbg_ratelimited(&urb->dev->dev,
				"Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
				ep_interval, ep_interval == 1 ? "" : "s",
				xhci_interval, xhci_interval == 1 ? "" : "s");
3032 3033 3034 3035 3036 3037
		urb->interval = xhci_interval;
		/* Convert back to frames for LS/FS devices */
		if (urb->dev->speed == USB_SPEED_LOW ||
				urb->dev->speed == USB_SPEED_FULL)
			urb->interval /= 8;
	}
3038
	return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
3039 3040
}

3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055
/*
 * The TD size is the number of bytes remaining in the TD (including this TRB),
 * right shifted by 10.
 * It must fit in bits 21:17, so it can't be bigger than 31.
 */
static u32 xhci_td_remainder(unsigned int remainder)
{
	u32 max = (1 << (21 - 17 + 1)) - 1;

	if ((remainder >> 10) >= max)
		return max << 17;
	else
		return (remainder >> 10) << 17;
}

3056
/*
3057 3058
 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
 * packets remaining in the TD (*not* including this TRB).
3059 3060
 *
 * Total TD packet count = total_packet_count =
3061
 *     DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
3062 3063 3064 3065 3066 3067 3068
 *
 * Packets transferred up to and including this TRB = packets_transferred =
 *     rounddown(total bytes transferred including this TRB / wMaxPacketSize)
 *
 * TD size = total_packet_count - packets_transferred
 *
 * It must fit in bits 21:17, so it can't be bigger than 31.
3069
 * The last TRB in a TD must have the TD size set to zero.
3070 3071
 */
static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len,
3072 3073
		unsigned int total_packet_count, struct urb *urb,
		unsigned int num_trbs_left)
3074 3075 3076
{
	int packets_transferred;

3077
	/* One TRB with a zero-length data packet. */
3078
	if (num_trbs_left == 0 || (running_total == 0 && trb_buff_len == 0))
3079 3080
		return 0;

3081 3082 3083 3084
	/* All the TRB queueing functions don't count the current TRB in
	 * running_total.
	 */
	packets_transferred = (running_total + trb_buff_len) /
3085
		GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
3086

3087 3088 3089
	if ((total_packet_count - packets_transferred) > 31)
		return 31 << 17;
	return (total_packet_count - packets_transferred) << 17;
3090 3091
}

3092
static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3093 3094 3095 3096
		struct urb *urb, int slot_id, unsigned int ep_index)
{
	struct xhci_ring *ep_ring;
	unsigned int num_trbs;
3097
	struct urb_priv *urb_priv;
3098 3099 3100
	struct xhci_td *td;
	struct scatterlist *sg;
	int num_sgs;
3101
	int trb_buff_len, this_sg_len, running_total, ret;
3102
	unsigned int total_packet_count;
3103
	bool zero_length_needed;
3104
	bool first_trb;
3105
	int last_trb_num;
3106
	u64 addr;
3107
	bool more_trbs_coming;
3108 3109 3110 3111

	struct xhci_generic_trb *start_trb;
	int start_cycle;

3112 3113 3114 3115
	ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
	if (!ep_ring)
		return -EINVAL;

3116
	num_trbs = count_sg_trbs_needed(xhci, urb);
3117
	num_sgs = urb->num_mapped_sgs;
3118
	total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
3119
			usb_endpoint_maxp(&urb->ep->desc));
3120

3121
	ret = prepare_transfer(xhci, xhci->devs[slot_id],
3122
			ep_index, urb->stream_id,
A
Andiry Xu 已提交
3123
			num_trbs, urb, 0, mem_flags);
3124 3125
	if (ret < 0)
		return ret;
3126 3127

	urb_priv = urb->hcpriv;
3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141

	/* Deal with URB_ZERO_PACKET - need one more td/trb */
	zero_length_needed = urb->transfer_flags & URB_ZERO_PACKET &&
		urb_priv->length == 2;
	if (zero_length_needed) {
		num_trbs++;
		xhci_dbg(xhci, "Creating zero length td.\n");
		ret = prepare_transfer(xhci, xhci->devs[slot_id],
				ep_index, urb->stream_id,
				1, urb, 1, mem_flags);
		if (ret < 0)
			return ret;
	}

3142 3143
	td = urb_priv->td[0];

3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161
	/*
	 * Don't give the first TRB to the hardware (by toggling the cycle bit)
	 * until we've finished creating all the other TRBs.  The ring's cycle
	 * state may change as we enqueue the other TRBs, so save it too.
	 */
	start_trb = &ep_ring->enqueue->generic;
	start_cycle = ep_ring->cycle_state;

	running_total = 0;
	/*
	 * How much data is in the first TRB?
	 *
	 * There are three forces at work for TRB buffer pointers and lengths:
	 * 1. We don't want to walk off the end of this sg-list entry buffer.
	 * 2. The transfer length that the driver requested may be smaller than
	 *    the amount of memory allocated for this scatter-gather list.
	 * 3. TRBs buffers can't cross 64KB boundaries.
	 */
3162
	sg = urb->sg;
3163 3164
	addr = (u64) sg_dma_address(sg);
	this_sg_len = sg_dma_len(sg);
3165
	trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
3166 3167 3168 3169 3170
	trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
	if (trb_buff_len > urb->transfer_buffer_length)
		trb_buff_len = urb->transfer_buffer_length;

	first_trb = true;
3171
	last_trb_num = zero_length_needed ? 2 : 1;
3172 3173 3174
	/* Queue the first TRB, even if it's zero-length */
	do {
		u32 field = 0;
3175
		u32 length_field = 0;
3176
		u32 remainder = 0;
3177 3178

		/* Don't change the cycle bit of the first TRB until later */
3179
		if (first_trb) {
3180
			first_trb = false;
3181 3182 3183
			if (start_cycle == 0)
				field |= 0x1;
		} else
3184 3185 3186 3187 3188
			field |= ep_ring->cycle_state;

		/* Chain all the TRBs together; clear the chain bit in the last
		 * TRB to indicate it's the last TRB in the chain.
		 */
3189
		if (num_trbs > last_trb_num) {
3190
			field |= TRB_CHAIN;
3191
		} else if (num_trbs == last_trb_num) {
3192 3193
			td->last_trb = ep_ring->enqueue;
			field |= TRB_IOC;
3194 3195 3196 3197
		} else if (zero_length_needed && num_trbs == 1) {
			trb_buff_len = 0;
			urb_priv->td[1]->last_trb = ep_ring->enqueue;
			field |= TRB_IOC;
3198
		}
3199 3200 3201 3202 3203

		/* Only set interrupt on short packet for IN endpoints */
		if (usb_urb_dir_in(urb))
			field |= TRB_ISP;

3204
		if (TRB_MAX_BUFF_SIZE -
3205
				(addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) {
3206 3207 3208 3209 3210
			xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
			xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
					(unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
					(unsigned int) addr + trb_buff_len);
		}
3211 3212 3213 3214 3215 3216 3217 3218

		/* Set the TRB length, TD size, and interrupter fields. */
		if (xhci->hci_version < 0x100) {
			remainder = xhci_td_remainder(
					urb->transfer_buffer_length -
					running_total);
		} else {
			remainder = xhci_v1_0_td_remainder(running_total,
3219 3220
					trb_buff_len, total_packet_count, urb,
					num_trbs - 1);
3221
		}
3222
		length_field = TRB_LEN(trb_buff_len) |
3223
			remainder |
3224
			TRB_INTR_TARGET(0);
3225

3226 3227 3228 3229
		if (num_trbs > 1)
			more_trbs_coming = true;
		else
			more_trbs_coming = false;
A
Andiry Xu 已提交
3230
		queue_trb(xhci, ep_ring, more_trbs_coming,
3231 3232
				lower_32_bits(addr),
				upper_32_bits(addr),
3233
				length_field,
3234
				field | TRB_TYPE(TRB_NORMAL));
3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253
		--num_trbs;
		running_total += trb_buff_len;

		/* Calculate length for next transfer --
		 * Are we done queueing all the TRBs for this sg entry?
		 */
		this_sg_len -= trb_buff_len;
		if (this_sg_len == 0) {
			--num_sgs;
			if (num_sgs == 0)
				break;
			sg = sg_next(sg);
			addr = (u64) sg_dma_address(sg);
			this_sg_len = sg_dma_len(sg);
		} else {
			addr += trb_buff_len;
		}

		trb_buff_len = TRB_MAX_BUFF_SIZE -
3254
			(addr & (TRB_MAX_BUFF_SIZE - 1));
3255 3256 3257 3258
		trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
		if (running_total + trb_buff_len > urb->transfer_buffer_length)
			trb_buff_len =
				urb->transfer_buffer_length - running_total;
3259
	} while (num_trbs > 0);
3260 3261

	check_trb_math(urb, num_trbs, running_total);
3262
	giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3263
			start_cycle, start_trb);
3264 3265 3266
	return 0;
}

S
Sarah Sharp 已提交
3267
/* This is very similar to what ehci-q.c qtd_fill() does */
3268
int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
S
Sarah Sharp 已提交
3269 3270 3271
		struct urb *urb, int slot_id, unsigned int ep_index)
{
	struct xhci_ring *ep_ring;
3272
	struct urb_priv *urb_priv;
S
Sarah Sharp 已提交
3273 3274 3275 3276
	struct xhci_td *td;
	int num_trbs;
	struct xhci_generic_trb *start_trb;
	bool first_trb;
3277
	int last_trb_num;
3278
	bool more_trbs_coming;
3279
	bool zero_length_needed;
S
Sarah Sharp 已提交
3280
	int start_cycle;
3281
	u32 field, length_field;
S
Sarah Sharp 已提交
3282 3283

	int running_total, trb_buff_len, ret;
3284
	unsigned int total_packet_count;
S
Sarah Sharp 已提交
3285 3286
	u64 addr;

3287
	if (urb->num_sgs)
3288 3289
		return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);

3290 3291 3292
	ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
	if (!ep_ring)
		return -EINVAL;
S
Sarah Sharp 已提交
3293 3294 3295 3296

	num_trbs = 0;
	/* How much data is (potentially) left before the 64KB boundary? */
	running_total = TRB_MAX_BUFF_SIZE -
3297
		(urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
3298
	running_total &= TRB_MAX_BUFF_SIZE - 1;
S
Sarah Sharp 已提交
3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310

	/* If there's some data on this 64KB chunk, or we have to send a
	 * zero-length transfer, we need at least one TRB
	 */
	if (running_total != 0 || urb->transfer_buffer_length == 0)
		num_trbs++;
	/* How many more 64KB chunks to transfer, how many more TRBs? */
	while (running_total < urb->transfer_buffer_length) {
		num_trbs++;
		running_total += TRB_MAX_BUFF_SIZE;
	}

3311 3312
	ret = prepare_transfer(xhci, xhci->devs[slot_id],
			ep_index, urb->stream_id,
A
Andiry Xu 已提交
3313
			num_trbs, urb, 0, mem_flags);
S
Sarah Sharp 已提交
3314 3315 3316
	if (ret < 0)
		return ret;

3317
	urb_priv = urb->hcpriv;
3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331

	/* Deal with URB_ZERO_PACKET - need one more td/trb */
	zero_length_needed = urb->transfer_flags & URB_ZERO_PACKET &&
		urb_priv->length == 2;
	if (zero_length_needed) {
		num_trbs++;
		xhci_dbg(xhci, "Creating zero length td.\n");
		ret = prepare_transfer(xhci, xhci->devs[slot_id],
				ep_index, urb->stream_id,
				1, urb, 1, mem_flags);
		if (ret < 0)
			return ret;
	}

3332 3333
	td = urb_priv->td[0];

S
Sarah Sharp 已提交
3334 3335 3336 3337 3338 3339 3340 3341 3342
	/*
	 * Don't give the first TRB to the hardware (by toggling the cycle bit)
	 * until we've finished creating all the other TRBs.  The ring's cycle
	 * state may change as we enqueue the other TRBs, so save it too.
	 */
	start_trb = &ep_ring->enqueue->generic;
	start_cycle = ep_ring->cycle_state;

	running_total = 0;
3343
	total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
3344
			usb_endpoint_maxp(&urb->ep->desc));
S
Sarah Sharp 已提交
3345 3346 3347
	/* How much data is in the first TRB? */
	addr = (u64) urb->transfer_dma;
	trb_buff_len = TRB_MAX_BUFF_SIZE -
3348 3349
		(urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
	if (trb_buff_len > urb->transfer_buffer_length)
S
Sarah Sharp 已提交
3350 3351 3352
		trb_buff_len = urb->transfer_buffer_length;

	first_trb = true;
3353
	last_trb_num = zero_length_needed ? 2 : 1;
S
Sarah Sharp 已提交
3354 3355
	/* Queue the first TRB, even if it's zero-length */
	do {
3356
		u32 remainder = 0;
S
Sarah Sharp 已提交
3357 3358 3359
		field = 0;

		/* Don't change the cycle bit of the first TRB until later */
3360
		if (first_trb) {
S
Sarah Sharp 已提交
3361
			first_trb = false;
3362 3363 3364
			if (start_cycle == 0)
				field |= 0x1;
		} else
S
Sarah Sharp 已提交
3365 3366 3367 3368 3369
			field |= ep_ring->cycle_state;

		/* Chain all the TRBs together; clear the chain bit in the last
		 * TRB to indicate it's the last TRB in the chain.
		 */
3370
		if (num_trbs > last_trb_num) {
S
Sarah Sharp 已提交
3371
			field |= TRB_CHAIN;
3372
		} else if (num_trbs == last_trb_num) {
S
Sarah Sharp 已提交
3373 3374
			td->last_trb = ep_ring->enqueue;
			field |= TRB_IOC;
3375 3376 3377 3378
		} else if (zero_length_needed && num_trbs == 1) {
			trb_buff_len = 0;
			urb_priv->td[1]->last_trb = ep_ring->enqueue;
			field |= TRB_IOC;
S
Sarah Sharp 已提交
3379
		}
3380 3381 3382 3383 3384

		/* Only set interrupt on short packet for IN endpoints */
		if (usb_urb_dir_in(urb))
			field |= TRB_ISP;

3385 3386 3387 3388 3389 3390 3391
		/* Set the TRB length, TD size, and interrupter fields. */
		if (xhci->hci_version < 0x100) {
			remainder = xhci_td_remainder(
					urb->transfer_buffer_length -
					running_total);
		} else {
			remainder = xhci_v1_0_td_remainder(running_total,
3392 3393
					trb_buff_len, total_packet_count, urb,
					num_trbs - 1);
3394
		}
3395
		length_field = TRB_LEN(trb_buff_len) |
3396
			remainder |
3397
			TRB_INTR_TARGET(0);
3398

3399 3400 3401 3402
		if (num_trbs > 1)
			more_trbs_coming = true;
		else
			more_trbs_coming = false;
A
Andiry Xu 已提交
3403
		queue_trb(xhci, ep_ring, more_trbs_coming,
3404 3405
				lower_32_bits(addr),
				upper_32_bits(addr),
3406
				length_field,
3407
				field | TRB_TYPE(TRB_NORMAL));
S
Sarah Sharp 已提交
3408 3409 3410 3411 3412 3413 3414 3415
		--num_trbs;
		running_total += trb_buff_len;

		/* Calculate length for next transfer */
		addr += trb_buff_len;
		trb_buff_len = urb->transfer_buffer_length - running_total;
		if (trb_buff_len > TRB_MAX_BUFF_SIZE)
			trb_buff_len = TRB_MAX_BUFF_SIZE;
3416
	} while (num_trbs > 0);
S
Sarah Sharp 已提交
3417

3418
	check_trb_math(urb, num_trbs, running_total);
3419
	giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3420
			start_cycle, start_trb);
S
Sarah Sharp 已提交
3421 3422 3423
	return 0;
}

3424
/* Caller must have locked xhci->lock */
3425
int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3426 3427 3428 3429 3430 3431 3432 3433
		struct urb *urb, int slot_id, unsigned int ep_index)
{
	struct xhci_ring *ep_ring;
	int num_trbs;
	int ret;
	struct usb_ctrlrequest *setup;
	struct xhci_generic_trb *start_trb;
	int start_cycle;
3434
	u32 field, length_field;
3435
	struct urb_priv *urb_priv;
3436 3437
	struct xhci_td *td;

3438 3439 3440
	ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
	if (!ep_ring)
		return -EINVAL;
3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457

	/*
	 * Need to copy setup packet into setup TRB, so we can't use the setup
	 * DMA address.
	 */
	if (!urb->setup_packet)
		return -EINVAL;

	/* 1 TRB for setup, 1 for status */
	num_trbs = 2;
	/*
	 * Don't need to check if we need additional event data and normal TRBs,
	 * since data in control transfers will never get bigger than 16MB
	 * XXX: can we get a buffer that crosses 64KB boundaries?
	 */
	if (urb->transfer_buffer_length > 0)
		num_trbs++;
3458 3459
	ret = prepare_transfer(xhci, xhci->devs[slot_id],
			ep_index, urb->stream_id,
A
Andiry Xu 已提交
3460
			num_trbs, urb, 0, mem_flags);
3461 3462 3463
	if (ret < 0)
		return ret;

3464 3465 3466
	urb_priv = urb->hcpriv;
	td = urb_priv->td[0];

3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477
	/*
	 * Don't give the first TRB to the hardware (by toggling the cycle bit)
	 * until we've finished creating all the other TRBs.  The ring's cycle
	 * state may change as we enqueue the other TRBs, so save it too.
	 */
	start_trb = &ep_ring->enqueue->generic;
	start_cycle = ep_ring->cycle_state;

	/* Queue setup TRB - see section 6.4.1.2.1 */
	/* FIXME better way to translate setup_packet into two u32 fields? */
	setup = (struct usb_ctrlrequest *) urb->setup_packet;
3478 3479 3480 3481
	field = 0;
	field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
	if (start_cycle == 0)
		field |= 0x1;
3482

3483 3484
	/* xHCI 1.0/1.1 6.4.1.2.1: Transfer Type field */
	if (xhci->hci_version >= 0x100) {
3485 3486 3487 3488 3489 3490 3491 3492
		if (urb->transfer_buffer_length > 0) {
			if (setup->bRequestType & USB_DIR_IN)
				field |= TRB_TX_TYPE(TRB_DATA_IN);
			else
				field |= TRB_TX_TYPE(TRB_DATA_OUT);
		}
	}

A
Andiry Xu 已提交
3493
	queue_trb(xhci, ep_ring, true,
M
Matt Evans 已提交
3494 3495 3496 3497 3498
		  setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
		  le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
		  TRB_LEN(8) | TRB_INTR_TARGET(0),
		  /* Immediate data in pointer */
		  field);
3499 3500

	/* If there's data, queue data TRBs */
3501 3502 3503 3504 3505 3506
	/* Only set interrupt on short packet for IN endpoints */
	if (usb_urb_dir_in(urb))
		field = TRB_ISP | TRB_TYPE(TRB_DATA);
	else
		field = TRB_TYPE(TRB_DATA);

3507
	length_field = TRB_LEN(urb->transfer_buffer_length) |
3508
		xhci_td_remainder(urb->transfer_buffer_length) |
3509
		TRB_INTR_TARGET(0);
3510 3511 3512
	if (urb->transfer_buffer_length > 0) {
		if (setup->bRequestType & USB_DIR_IN)
			field |= TRB_DIR_IN;
A
Andiry Xu 已提交
3513
		queue_trb(xhci, ep_ring, true,
3514 3515
				lower_32_bits(urb->transfer_dma),
				upper_32_bits(urb->transfer_dma),
3516
				length_field,
3517
				field | ep_ring->cycle_state);
3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528
	}

	/* Save the DMA address of the last TRB in the TD */
	td->last_trb = ep_ring->enqueue;

	/* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
	/* If the device sent data, the status stage is an OUT transfer */
	if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
		field = 0;
	else
		field = TRB_DIR_IN;
A
Andiry Xu 已提交
3529
	queue_trb(xhci, ep_ring, false,
3530 3531 3532 3533 3534 3535
			0,
			0,
			TRB_INTR_TARGET(0),
			/* Event on completion */
			field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);

3536
	giveback_first_trb(xhci, slot_id, ep_index, 0,
3537
			start_cycle, start_trb);
3538 3539 3540
	return 0;
}

3541 3542 3543 3544
static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
		struct urb *urb, int i)
{
	int num_trbs = 0;
3545
	u64 addr, td_len;
3546 3547 3548 3549

	addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
	td_len = urb->iso_frame_desc[i].length;

3550 3551 3552
	num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
			TRB_MAX_BUFF_SIZE);
	if (num_trbs == 0)
3553 3554 3555 3556 3557
		num_trbs++;

	return num_trbs;
}

3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575
/*
 * The transfer burst count field of the isochronous TRB defines the number of
 * bursts that are required to move all packets in this TD.  Only SuperSpeed
 * devices can burst up to bMaxBurst number of packets per service interval.
 * This field is zero based, meaning a value of zero in the field means one
 * burst.  Basically, for everything but SuperSpeed devices, this field will be
 * zero.  Only xHCI 1.0 host controllers support this field.
 */
static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
		struct usb_device *udev,
		struct urb *urb, unsigned int total_packet_count)
{
	unsigned int max_burst;

	if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER)
		return 0;

	max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3576
	return DIV_ROUND_UP(total_packet_count, max_burst + 1) - 1;
3577 3578
}

3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614
/*
 * Returns the number of packets in the last "burst" of packets.  This field is
 * valid for all speeds of devices.  USB 2.0 devices can only do one "burst", so
 * the last burst packet count is equal to the total number of packets in the
 * TD.  SuperSpeed endpoints can have up to 3 bursts.  All but the last burst
 * must contain (bMaxBurst + 1) number of packets, but the last burst can
 * contain 1 to (bMaxBurst + 1) packets.
 */
static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
		struct usb_device *udev,
		struct urb *urb, unsigned int total_packet_count)
{
	unsigned int max_burst;
	unsigned int residue;

	if (xhci->hci_version < 0x100)
		return 0;

	switch (udev->speed) {
	case USB_SPEED_SUPER:
		/* bMaxBurst is zero based: 0 means 1 packet per burst */
		max_burst = urb->ep->ss_ep_comp.bMaxBurst;
		residue = total_packet_count % (max_burst + 1);
		/* If residue is zero, the last burst contains (max_burst + 1)
		 * number of packets, but the TLBPC field is zero-based.
		 */
		if (residue == 0)
			return max_burst;
		return residue - 1;
	default:
		if (total_packet_count == 0)
			return 0;
		return total_packet_count - 1;
	}
}

3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705
/*
 * Calculates Frame ID field of the isochronous TRB identifies the
 * target frame that the Interval associated with this Isochronous
 * Transfer Descriptor will start on. Refer to 4.11.2.5 in 1.1 spec.
 *
 * Returns actual frame id on success, negative value on error.
 */
static int xhci_get_isoc_frame_id(struct xhci_hcd *xhci,
		struct urb *urb, int index)
{
	int start_frame, ist, ret = 0;
	int start_frame_id, end_frame_id, current_frame_id;

	if (urb->dev->speed == USB_SPEED_LOW ||
			urb->dev->speed == USB_SPEED_FULL)
		start_frame = urb->start_frame + index * urb->interval;
	else
		start_frame = (urb->start_frame + index * urb->interval) >> 3;

	/* Isochronous Scheduling Threshold (IST, bits 0~3 in HCSPARAMS2):
	 *
	 * If bit [3] of IST is cleared to '0', software can add a TRB no
	 * later than IST[2:0] Microframes before that TRB is scheduled to
	 * be executed.
	 * If bit [3] of IST is set to '1', software can add a TRB no later
	 * than IST[2:0] Frames before that TRB is scheduled to be executed.
	 */
	ist = HCS_IST(xhci->hcs_params2) & 0x7;
	if (HCS_IST(xhci->hcs_params2) & (1 << 3))
		ist <<= 3;

	/* Software shall not schedule an Isoch TD with a Frame ID value that
	 * is less than the Start Frame ID or greater than the End Frame ID,
	 * where:
	 *
	 * End Frame ID = (Current MFINDEX register value + 895 ms.) MOD 2048
	 * Start Frame ID = (Current MFINDEX register value + IST + 1) MOD 2048
	 *
	 * Both the End Frame ID and Start Frame ID values are calculated
	 * in microframes. When software determines the valid Frame ID value;
	 * The End Frame ID value should be rounded down to the nearest Frame
	 * boundary, and the Start Frame ID value should be rounded up to the
	 * nearest Frame boundary.
	 */
	current_frame_id = readl(&xhci->run_regs->microframe_index);
	start_frame_id = roundup(current_frame_id + ist + 1, 8);
	end_frame_id = rounddown(current_frame_id + 895 * 8, 8);

	start_frame &= 0x7ff;
	start_frame_id = (start_frame_id >> 3) & 0x7ff;
	end_frame_id = (end_frame_id >> 3) & 0x7ff;

	xhci_dbg(xhci, "%s: index %d, reg 0x%x start_frame_id 0x%x, end_frame_id 0x%x, start_frame 0x%x\n",
		 __func__, index, readl(&xhci->run_regs->microframe_index),
		 start_frame_id, end_frame_id, start_frame);

	if (start_frame_id < end_frame_id) {
		if (start_frame > end_frame_id ||
				start_frame < start_frame_id)
			ret = -EINVAL;
	} else if (start_frame_id > end_frame_id) {
		if ((start_frame > end_frame_id &&
				start_frame < start_frame_id))
			ret = -EINVAL;
	} else {
			ret = -EINVAL;
	}

	if (index == 0) {
		if (ret == -EINVAL || start_frame == start_frame_id) {
			start_frame = start_frame_id + 1;
			if (urb->dev->speed == USB_SPEED_LOW ||
					urb->dev->speed == USB_SPEED_FULL)
				urb->start_frame = start_frame;
			else
				urb->start_frame = start_frame << 3;
			ret = 0;
		}
	}

	if (ret) {
		xhci_warn(xhci, "Frame ID %d (reg %d, index %d) beyond range (%d, %d)\n",
				start_frame, current_frame_id, index,
				start_frame_id, end_frame_id);
		xhci_warn(xhci, "Ignore frame ID field, use SIA bit instead\n");
		return ret;
	}

	return start_frame;
}

3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720
/* This is for isoc transfer */
static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
		struct urb *urb, int slot_id, unsigned int ep_index)
{
	struct xhci_ring *ep_ring;
	struct urb_priv *urb_priv;
	struct xhci_td *td;
	int num_tds, trbs_per_td;
	struct xhci_generic_trb *start_trb;
	bool first_trb;
	int start_cycle;
	u32 field, length_field;
	int running_total, trb_buff_len, td_len, td_remain_len, ret;
	u64 start_addr, addr;
	int i, j;
A
Andiry Xu 已提交
3721
	bool more_trbs_coming;
3722
	struct xhci_virt_ep *xep;
3723

3724
	xep = &xhci->devs[slot_id]->eps[ep_index];
3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736
	ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;

	num_tds = urb->number_of_packets;
	if (num_tds < 1) {
		xhci_dbg(xhci, "Isoc URB with zero packets?\n");
		return -EINVAL;
	}

	start_addr = (u64) urb->transfer_dma;
	start_trb = &ep_ring->enqueue->generic;
	start_cycle = ep_ring->cycle_state;

3737
	urb_priv = urb->hcpriv;
3738 3739
	/* Queue the first TRB, even if it's zero-length */
	for (i = 0; i < num_tds; i++) {
3740
		unsigned int total_packet_count;
3741
		unsigned int burst_count;
3742
		unsigned int residue;
3743

3744
		first_trb = true;
3745 3746 3747 3748
		running_total = 0;
		addr = start_addr + urb->iso_frame_desc[i].offset;
		td_len = urb->iso_frame_desc[i].length;
		td_remain_len = td_len;
3749
		total_packet_count = DIV_ROUND_UP(td_len,
3750 3751
				GET_MAX_PACKET(
					usb_endpoint_maxp(&urb->ep->desc)));
3752 3753 3754
		/* A zero-length transfer still involves at least one packet. */
		if (total_packet_count == 0)
			total_packet_count++;
3755 3756
		burst_count = xhci_get_burst_count(xhci, urb->dev, urb,
				total_packet_count);
3757 3758
		residue = xhci_get_last_burst_packet_count(xhci,
				urb->dev, urb, total_packet_count);
3759 3760 3761 3762

		trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);

		ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
A
Andiry Xu 已提交
3763
				urb->stream_id, trbs_per_td, urb, i, mem_flags);
3764 3765 3766 3767 3768
		if (ret < 0) {
			if (i == 0)
				return ret;
			goto cleanup;
		}
3769 3770 3771

		td = urb_priv->td[i];
		for (j = 0; j < trbs_per_td; j++) {
3772
			int frame_id = 0;
3773
			u32 remainder = 0;
S
Sarah Sharp 已提交
3774
			field = 0;
3775 3776

			if (first_trb) {
S
Sarah Sharp 已提交
3777 3778
				field = TRB_TBC(burst_count) |
					TRB_TLBPC(residue);
3779 3780
				/* Queue the isoc TRB */
				field |= TRB_TYPE(TRB_ISOC);
3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794

				/* Calculate Frame ID and SIA fields */
				if (!(urb->transfer_flags & URB_ISO_ASAP) &&
						HCC_CFC(xhci->hcc_params)) {
					frame_id = xhci_get_isoc_frame_id(xhci,
									  urb,
									  i);
					if (frame_id >= 0)
						field |= TRB_FRAME_ID(frame_id);
					else
						field |= TRB_SIA;
				} else
					field |= TRB_SIA;

3795 3796 3797 3798
				if (i == 0) {
					if (start_cycle == 0)
						field |= 0x1;
				} else
3799 3800 3801 3802 3803 3804 3805 3806
					field |= ep_ring->cycle_state;
				first_trb = false;
			} else {
				/* Queue other normal TRBs */
				field |= TRB_TYPE(TRB_NORMAL);
				field |= ep_ring->cycle_state;
			}

3807 3808 3809 3810
			/* Only set interrupt on short packet for IN EPs */
			if (usb_urb_dir_in(urb))
				field |= TRB_ISP;

3811 3812 3813 3814 3815 3816
			/* Chain all the TRBs together; clear the chain bit in
			 * the last TRB to indicate it's the last TRB in the
			 * chain.
			 */
			if (j < trbs_per_td - 1) {
				field |= TRB_CHAIN;
A
Andiry Xu 已提交
3817
				more_trbs_coming = true;
3818 3819 3820
			} else {
				td->last_trb = ep_ring->enqueue;
				field |= TRB_IOC;
3821 3822 3823
				if (xhci->hci_version == 0x100 &&
						!(xhci->quirks &
							XHCI_AVOID_BEI)) {
3824 3825 3826 3827
					/* Set BEI bit except for the last td */
					if (i < num_tds - 1)
						field |= TRB_BEI;
				}
A
Andiry Xu 已提交
3828
				more_trbs_coming = false;
3829 3830 3831 3832 3833 3834 3835 3836
			}

			/* Calculate TRB length */
			trb_buff_len = TRB_MAX_BUFF_SIZE -
				(addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
			if (trb_buff_len > td_remain_len)
				trb_buff_len = td_remain_len;

3837 3838 3839 3840 3841 3842 3843
			/* Set the TRB length, TD size, & interrupter fields. */
			if (xhci->hci_version < 0x100) {
				remainder = xhci_td_remainder(
						td_len - running_total);
			} else {
				remainder = xhci_v1_0_td_remainder(
						running_total, trb_buff_len,
3844 3845
						total_packet_count, urb,
						(trbs_per_td - j - 1));
3846
			}
3847 3848 3849
			length_field = TRB_LEN(trb_buff_len) |
				remainder |
				TRB_INTR_TARGET(0);
3850

A
Andiry Xu 已提交
3851
			queue_trb(xhci, ep_ring, more_trbs_coming,
3852 3853 3854
				lower_32_bits(addr),
				upper_32_bits(addr),
				length_field,
3855
				field);
3856 3857 3858 3859 3860 3861 3862 3863 3864
			running_total += trb_buff_len;

			addr += trb_buff_len;
			td_remain_len -= trb_buff_len;
		}

		/* Check TD length */
		if (running_total != td_len) {
			xhci_err(xhci, "ISOC TD length unmatch\n");
3865 3866
			ret = -EINVAL;
			goto cleanup;
3867 3868 3869
		}
	}

3870 3871 3872 3873
	/* store the next frame id */
	if (HCC_CFC(xhci->hcc_params))
		xep->next_frame_id = urb->start_frame + num_tds * urb->interval;

A
Andiry Xu 已提交
3874 3875 3876 3877 3878 3879
	if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
		if (xhci->quirks & XHCI_AMD_PLL_FIX)
			usb_amd_quirk_pll_disable();
	}
	xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;

3880 3881
	giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
			start_cycle, start_trb);
3882
	return 0;
3883 3884 3885 3886
cleanup:
	/* Clean up a partially enqueued isoc transfer. */

	for (i--; i >= 0; i--)
3887
		list_del_init(&urb_priv->td[i]->td_list);
3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901

	/* Use the first TD as a temporary variable to turn the TDs we've queued
	 * into No-ops with a software-owned cycle bit. That way the hardware
	 * won't accidentally start executing bogus TDs when we partially
	 * overwrite them.  td->first_trb and td->start_seg are already set.
	 */
	urb_priv->td[0]->last_trb = ep_ring->enqueue;
	/* Every TRB except the first & last will have its cycle bit flipped. */
	td_to_noop(xhci, ep_ring, urb_priv->td[0], true);

	/* Reset the ring enqueue back to the first TRB and its cycle bit. */
	ep_ring->enqueue = urb_priv->td[0]->first_trb;
	ep_ring->enq_seg = urb_priv->td[0]->start_seg;
	ep_ring->cycle_state = start_cycle;
3902
	ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
3903 3904
	usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
	return ret;
3905 3906
}

3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928
static int ep_ring_is_processing(struct xhci_hcd *xhci,
		int slot_id, unsigned int ep_index)
{
	struct xhci_virt_device *xdev;
	struct xhci_ring *ep_ring;
	struct xhci_ep_ctx *ep_ctx;
	struct xhci_virt_ep *xep;
	dma_addr_t hw_deq;

	xdev = xhci->devs[slot_id];
	xep = &xhci->devs[slot_id]->eps[ep_index];
	ep_ring = xep->ring;
	ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);

	if ((le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) != EP_STATE_RUNNING)
		return 0;

	hw_deq = le64_to_cpu(ep_ctx->deq) & ~EP_CTX_CYCLE_MASK;
	return (hw_deq !=
		xhci_trb_virt_to_dma(ep_ring->enq_seg, ep_ring->enqueue));
}

3929 3930 3931
/*
 * Check transfer ring to guarantee there is enough room for the urb.
 * Update ISO URB start_frame and interval.
3932 3933 3934
 * Update interval as xhci_queue_intr_tx does. Use xhci frame_index to
 * update urb->start_frame if URB_ISO_ASAP is set in transfer_flags or
 * Contiguous Frame ID is not supported by HC.
3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946
 */
int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
		struct urb *urb, int slot_id, unsigned int ep_index)
{
	struct xhci_virt_device *xdev;
	struct xhci_ring *ep_ring;
	struct xhci_ep_ctx *ep_ctx;
	int start_frame;
	int xhci_interval;
	int ep_interval;
	int num_tds, num_trbs, i;
	int ret;
3947 3948
	struct xhci_virt_ep *xep;
	int ist;
3949 3950

	xdev = xhci->devs[slot_id];
3951
	xep = &xhci->devs[slot_id]->eps[ep_index];
3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962
	ep_ring = xdev->eps[ep_index].ring;
	ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);

	num_trbs = 0;
	num_tds = urb->number_of_packets;
	for (i = 0; i < num_tds; i++)
		num_trbs += count_isoc_trbs_needed(xhci, urb, i);

	/* Check the ring to guarantee there is enough room for the whole urb.
	 * Do not insert any td of the urb to the ring if the check failed.
	 */
M
Matt Evans 已提交
3963
	ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
A
Andiry Xu 已提交
3964
			   num_trbs, mem_flags);
3965 3966 3967
	if (ret)
		return ret;

3968 3969 3970 3971
	/*
	 * Check interval value. This should be done before we start to
	 * calculate the start frame value.
	 */
M
Matt Evans 已提交
3972
	xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
3973 3974 3975 3976 3977 3978 3979 3980 3981
	ep_interval = urb->interval;
	/* Convert to microframes */
	if (urb->dev->speed == USB_SPEED_LOW ||
			urb->dev->speed == USB_SPEED_FULL)
		ep_interval *= 8;
	/* FIXME change this to a warning and a suggestion to use the new API
	 * to set the polling interval (once the API is added).
	 */
	if (xhci_interval != ep_interval) {
3982 3983 3984 3985
		dev_dbg_ratelimited(&urb->dev->dev,
				"Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
				ep_interval, ep_interval == 1 ? "" : "s",
				xhci_interval, xhci_interval == 1 ? "" : "s");
3986 3987 3988 3989 3990 3991
		urb->interval = xhci_interval;
		/* Convert back to frames for LS/FS devices */
		if (urb->dev->speed == USB_SPEED_LOW ||
				urb->dev->speed == USB_SPEED_FULL)
			urb->interval /= 8;
	}
3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025

	/* Calculate the start frame and put it in urb->start_frame. */
	if (HCC_CFC(xhci->hcc_params) &&
			ep_ring_is_processing(xhci, slot_id, ep_index)) {
		urb->start_frame = xep->next_frame_id;
		goto skip_start_over;
	}

	start_frame = readl(&xhci->run_regs->microframe_index);
	start_frame &= 0x3fff;
	/*
	 * Round up to the next frame and consider the time before trb really
	 * gets scheduled by hardare.
	 */
	ist = HCS_IST(xhci->hcs_params2) & 0x7;
	if (HCS_IST(xhci->hcs_params2) & (1 << 3))
		ist <<= 3;
	start_frame += ist + XHCI_CFC_DELAY;
	start_frame = roundup(start_frame, 8);

	/*
	 * Round up to the next ESIT (Endpoint Service Interval Time) if ESIT
	 * is greate than 8 microframes.
	 */
	if (urb->dev->speed == USB_SPEED_LOW ||
			urb->dev->speed == USB_SPEED_FULL) {
		start_frame = roundup(start_frame, urb->interval << 3);
		urb->start_frame = start_frame >> 3;
	} else {
		start_frame = roundup(start_frame, urb->interval);
		urb->start_frame = start_frame;
	}

skip_start_over:
4026 4027
	ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;

4028
	return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
4029 4030
}

4031 4032
/****		Command Ring Operations		****/

4033 4034 4035 4036 4037 4038 4039 4040
/* Generic function for queueing a command TRB on the command ring.
 * Check to make sure there's room on the command ring for one command TRB.
 * Also check that there's room reserved for commands that must not fail.
 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
 * then only check for the number of reserved spots.
 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
 * because the command event handler may want to resubmit a failed command.
 */
4041 4042 4043
static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
			 u32 field1, u32 field2,
			 u32 field3, u32 field4, bool command_must_succeed)
4044
{
4045
	int reserved_trbs = xhci->cmd_ring_reserved_trbs;
4046
	int ret;
4047 4048 4049

	if (xhci->xhc_state) {
		xhci_dbg(xhci, "xHCI dying or halted, can't queue_command\n");
M
Mathias Nyman 已提交
4050
		return -ESHUTDOWN;
4051
	}
4052

4053 4054 4055
	if (!command_must_succeed)
		reserved_trbs++;

4056
	ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
A
Andiry Xu 已提交
4057
			reserved_trbs, GFP_ATOMIC);
4058 4059
	if (ret < 0) {
		xhci_err(xhci, "ERR: No room for command on command ring\n");
4060 4061 4062
		if (command_must_succeed)
			xhci_err(xhci, "ERR: Reserved TRB counting for "
					"unfailable commands failed.\n");
4063
		return ret;
4064
	}
M
Mathias Nyman 已提交
4065 4066 4067

	cmd->command_trb = xhci->cmd_ring->enqueue;
	list_add_tail(&cmd->cmd_list, &xhci->cmd_list);
4068

4069 4070 4071 4072 4073 4074 4075
	/* if there are no other commands queued we start the timeout timer */
	if (xhci->cmd_list.next == &cmd->cmd_list &&
	    !timer_pending(&xhci->cmd_timer)) {
		xhci->current_cmd = cmd;
		mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT);
	}

A
Andiry Xu 已提交
4076 4077
	queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
			field4 | xhci->cmd_ring->cycle_state);
4078 4079 4080
	return 0;
}

4081
/* Queue a slot enable or disable request on the command ring */
4082 4083
int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
		u32 trb_type, u32 slot_id)
4084
{
4085
	return queue_command(xhci, cmd, 0, 0, 0,
4086
			TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
4087 4088 4089
}

/* Queue an address device command TRB */
4090 4091
int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
		dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev setup)
4092
{
4093
	return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
4094
			upper_32_bits(in_ctx_ptr), 0,
4095 4096
			TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id)
			| (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false);
4097 4098
}

4099
int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
4100 4101
		u32 field1, u32 field2, u32 field3, u32 field4)
{
4102
	return queue_command(xhci, cmd, field1, field2, field3, field4, false);
4103 4104
}

4105
/* Queue a reset device command TRB */
4106 4107
int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
		u32 slot_id)
4108
{
4109
	return queue_command(xhci, cmd, 0, 0, 0,
4110
			TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
4111
			false);
4112
}
4113 4114

/* Queue a configure endpoint command TRB */
4115 4116
int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
		struct xhci_command *cmd, dma_addr_t in_ctx_ptr,
4117
		u32 slot_id, bool command_must_succeed)
4118
{
4119
	return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
4120
			upper_32_bits(in_ctx_ptr), 0,
4121 4122
			TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
			command_must_succeed);
4123
}
4124

4125
/* Queue an evaluate context command TRB */
4126 4127
int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
		dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed)
4128
{
4129
	return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
4130
			upper_32_bits(in_ctx_ptr), 0,
4131
			TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
4132
			command_must_succeed);
4133 4134
}

4135 4136 4137 4138
/*
 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
 * activity on an endpoint that is about to be suspended.
 */
4139 4140
int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
			     int slot_id, unsigned int ep_index, int suspend)
4141 4142 4143 4144
{
	u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
	u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
	u32 type = TRB_TYPE(TRB_STOP_RING);
4145
	u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
4146

4147
	return queue_command(xhci, cmd, 0, 0, 0,
4148
			trb_slot_id | trb_ep_index | type | trb_suspend, false);
4149 4150
}

4151 4152 4153 4154 4155
/* Set Transfer Ring Dequeue Pointer command */
void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
		unsigned int slot_id, unsigned int ep_index,
		unsigned int stream_id,
		struct xhci_dequeue_state *deq_state)
4156 4157 4158 4159
{
	dma_addr_t addr;
	u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
	u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4160
	u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
4161
	u32 trb_sct = 0;
4162
	u32 type = TRB_TYPE(TRB_SET_DEQ);
4163
	struct xhci_virt_ep *ep;
4164 4165
	struct xhci_command *cmd;
	int ret;
4166

4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177
	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
		"Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), new deq ptr = %p (0x%llx dma), new cycle = %u",
		deq_state->new_deq_seg,
		(unsigned long long)deq_state->new_deq_seg->dma,
		deq_state->new_deq_ptr,
		(unsigned long long)xhci_trb_virt_to_dma(
			deq_state->new_deq_seg, deq_state->new_deq_ptr),
		deq_state->new_cycle_state);

	addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
				    deq_state->new_deq_ptr);
4178
	if (addr == 0) {
4179
		xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
4180
		xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
4181 4182
			  deq_state->new_deq_seg, deq_state->new_deq_ptr);
		return;
4183
	}
4184 4185 4186 4187
	ep = &xhci->devs[slot_id]->eps[ep_index];
	if ((ep->ep_state & SET_DEQ_PENDING)) {
		xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
		xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
4188
		return;
4189
	}
4190 4191 4192 4193 4194

	/* This function gets called from contexts where it cannot sleep */
	cmd = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
	if (!cmd) {
		xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr: ENOMEM\n");
4195
		return;
4196 4197
	}

4198 4199
	ep->queued_deq_seg = deq_state->new_deq_seg;
	ep->queued_deq_ptr = deq_state->new_deq_ptr;
4200 4201
	if (stream_id)
		trb_sct = SCT_FOR_TRB(SCT_PRI_TR);
4202
	ret = queue_command(xhci, cmd,
4203 4204 4205
		lower_32_bits(addr) | trb_sct | deq_state->new_cycle_state,
		upper_32_bits(addr), trb_stream_id,
		trb_slot_id | trb_ep_index | type, false);
4206 4207
	if (ret < 0) {
		xhci_free_command(xhci, cmd);
4208
		return;
4209 4210
	}

4211 4212 4213 4214 4215 4216
	/* Stop the TD queueing code from ringing the doorbell until
	 * this command completes.  The HC won't set the dequeue pointer
	 * if the ring is running, and ringing the doorbell starts the
	 * ring running.
	 */
	ep->ep_state |= SET_DEQ_PENDING;
4217
}
4218

4219 4220
int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
			int slot_id, unsigned int ep_index)
4221 4222 4223 4224 4225
{
	u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
	u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
	u32 type = TRB_TYPE(TRB_RESET_EP);

4226 4227
	return queue_command(xhci, cmd, 0, 0, 0,
			trb_slot_id | trb_ep_index | type, false);
4228
}