xhci-ring.c 121.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66
/*
 * xHCI host controller driver
 *
 * Copyright (C) 2008 Intel Corp.
 *
 * Author: Sarah Sharp
 * Some code borrowed from the Linux EHCI driver.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but
 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
 * or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
 * for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software Foundation,
 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 */

/*
 * Ring initialization rules:
 * 1. Each segment is initialized to zero, except for link TRBs.
 * 2. Ring cycle state = 0.  This represents Producer Cycle State (PCS) or
 *    Consumer Cycle State (CCS), depending on ring function.
 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
 *
 * Ring behavior rules:
 * 1. A ring is empty if enqueue == dequeue.  This means there will always be at
 *    least one free TRB in the ring.  This is useful if you want to turn that
 *    into a link TRB and expand the ring.
 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
 *    link TRB, then load the pointer with the address in the link TRB.  If the
 *    link TRB had its toggle bit set, you may need to update the ring cycle
 *    state (see cycle bit rules).  You may have to do this multiple times
 *    until you reach a non-link TRB.
 * 3. A ring is full if enqueue++ (for the definition of increment above)
 *    equals the dequeue pointer.
 *
 * Cycle bit rules:
 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
 *    in a link TRB, it must toggle the ring cycle state.
 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
 *    in a link TRB, it must toggle the ring cycle state.
 *
 * Producer rules:
 * 1. Check if ring is full before you enqueue.
 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
 *    Update enqueue pointer between each write (which may update the ring
 *    cycle state).
 * 3. Notify consumer.  If SW is producer, it rings the doorbell for command
 *    and endpoint rings.  If HC is the producer for the event ring,
 *    and it generates an interrupt according to interrupt modulation rules.
 *
 * Consumer rules:
 * 1. Check if TRB belongs to you.  If the cycle bit == your ring cycle state,
 *    the TRB is owned by the consumer.
 * 2. Update dequeue pointer (which may update the ring cycle state) and
 *    continue processing TRBs until you reach a TRB which is not owned by you.
 * 3. Notify the producer.  SW is the consumer for the event ring, and it
 *   updates event ring dequeue pointer.  HC is the consumer for the command and
 *   endpoint rings; it generates events on the event ring for these.
 */

67
#include <linux/scatterlist.h>
68
#include <linux/slab.h>
69
#include "xhci.h"
70
#include "xhci-trace.h"
71 72 73 74 75

/*
 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
 * address of the TRB.
 */
76
dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
77 78
		union xhci_trb *trb)
{
79
	unsigned long segment_offset;
80

81
	if (!seg || !trb || trb < seg->trbs)
82
		return 0;
83 84 85
	/* offset in TRBs */
	segment_offset = trb - seg->trbs;
	if (segment_offset > TRBS_PER_SEGMENT)
86
		return 0;
87
	return seg->dma + (segment_offset * sizeof(*trb));
88 89 90 91 92
}

/* Does this link TRB point to the first segment in a ring,
 * or was the previous TRB the last TRB on the last segment in the ERST?
 */
93
static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
94 95 96 97 98 99
		struct xhci_segment *seg, union xhci_trb *trb)
{
	if (ring == xhci->event_ring)
		return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
			(seg->next == xhci->event_ring->first_seg);
	else
M
Matt Evans 已提交
100
		return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
101 102 103 104 105 106
}

/* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
 * segment?  I.e. would the updated event TRB pointer step off the end of the
 * event seg?
 */
107
static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
108 109 110 111 112
		struct xhci_segment *seg, union xhci_trb *trb)
{
	if (ring == xhci->event_ring)
		return trb == &seg->trbs[TRBS_PER_SEGMENT];
	else
113
		return TRB_TYPE_LINK_LE32(trb->link.control);
114 115
}

116
static int enqueue_is_link_trb(struct xhci_ring *ring)
117 118
{
	struct xhci_link_trb *link = &ring->enqueue->link;
119
	return TRB_TYPE_LINK_LE32(link->control);
120 121
}

122 123 124 125 126 127 128 129 130 131 132 133 134
/* Updates trb to point to the next TRB in the ring, and updates seg if the next
 * TRB is in a new segment.  This does not skip over link TRBs, and it does not
 * effect the ring dequeue or enqueue pointers.
 */
static void next_trb(struct xhci_hcd *xhci,
		struct xhci_ring *ring,
		struct xhci_segment **seg,
		union xhci_trb **trb)
{
	if (last_trb(xhci, ring, *seg, *trb)) {
		*seg = (*seg)->next;
		*trb = ((*seg)->trbs);
	} else {
135
		(*trb)++;
136 137 138
	}
}

139 140 141 142
/*
 * See Cycle bit rules. SW is the consumer for the event ring only.
 * Don't make a ring full of link TRBs.  That would be dumb and this would loop.
 */
A
Andiry Xu 已提交
143
static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
144 145
{
	ring->deq_updates++;
146

147 148 149 150
	/*
	 * If this is not event ring, and the dequeue pointer
	 * is not on a link TRB, there is one more usable TRB
	 */
151 152 153 154
	if (ring->type != TYPE_EVENT &&
			!last_trb(xhci, ring, ring->deq_seg, ring->dequeue))
		ring->num_trbs_free++;

155 156 157 158 159 160 161 162 163 164
	do {
		/*
		 * Update the dequeue pointer further if that was a link TRB or
		 * we're at the end of an event ring segment (which doesn't have
		 * link TRBS)
		 */
		if (last_trb(xhci, ring, ring->deq_seg, ring->dequeue)) {
			if (ring->type == TYPE_EVENT &&
					last_trb_on_last_seg(xhci, ring,
						ring->deq_seg, ring->dequeue)) {
165
				ring->cycle_state ^= 1;
166 167 168 169 170
			}
			ring->deq_seg = ring->deq_seg->next;
			ring->dequeue = ring->deq_seg->trbs;
		} else {
			ring->dequeue++;
171
		}
172
	} while (last_trb(xhci, ring, ring->deq_seg, ring->dequeue));
173 174 175 176 177 178 179 180 181 182 183 184
}

/*
 * See Cycle bit rules. SW is the consumer for the event ring only.
 * Don't make a ring full of link TRBs.  That would be dumb and this would loop.
 *
 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
 * chain bit is set), then set the chain bit in all the following link TRBs.
 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
 * have their chain bit cleared (so that each Link TRB is a separate TD).
 *
 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
185 186 187
 * set, but other sections talk about dealing with the chain bit set.  This was
 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
188 189 190
 *
 * @more_trbs_coming:	Will you enqueue more TRBs before calling
 *			prepare_transfer()?
191
 */
192
static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
A
Andiry Xu 已提交
193
			bool more_trbs_coming)
194 195 196 197
{
	u32 chain;
	union xhci_trb *next;

M
Matt Evans 已提交
198
	chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
199 200 201 202
	/* If this is not event ring, there is one less usable TRB */
	if (ring->type != TYPE_EVENT &&
			!last_trb(xhci, ring, ring->enq_seg, ring->enqueue))
		ring->num_trbs_free--;
203 204 205 206 207 208 209
	next = ++(ring->enqueue);

	ring->enq_updates++;
	/* Update the dequeue pointer further if that was a link TRB or we're at
	 * the end of an event ring segment (which doesn't have link TRBS)
	 */
	while (last_trb(xhci, ring, ring->enq_seg, next)) {
A
Andiry Xu 已提交
210 211 212 213 214 215 216 217 218 219 220
		if (ring->type != TYPE_EVENT) {
			/*
			 * If the caller doesn't plan on enqueueing more
			 * TDs before ringing the doorbell, then we
			 * don't want to give the link TRB to the
			 * hardware just yet.  We'll give the link TRB
			 * back in prepare_ring() just before we enqueue
			 * the TD at the top of the ring.
			 */
			if (!chain && !more_trbs_coming)
				break;
221

A
Andiry Xu 已提交
222 223 224 225 226 227 228
			/* If we're not dealing with 0.95 hardware or
			 * isoc rings on AMD 0.96 host,
			 * carry over the chain bit of the previous TRB
			 * (which may mean the chain bit is cleared).
			 */
			if (!(ring->type == TYPE_ISOC &&
					(xhci->quirks & XHCI_AMD_0x96_HOST))
229
						&& !xhci_link_trb_quirk(xhci)) {
A
Andiry Xu 已提交
230 231 232 233
				next->link.control &=
					cpu_to_le32(~TRB_CHAIN);
				next->link.control |=
					cpu_to_le32(chain);
234
			}
A
Andiry Xu 已提交
235 236 237 238
			/* Give this link TRB to the hardware */
			wmb();
			next->link.control ^= cpu_to_le32(TRB_CYCLE);

239 240 241 242 243 244 245 246 247 248 249 250
			/* Toggle the cycle bit after the last ring segment. */
			if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
				ring->cycle_state = (ring->cycle_state ? 0 : 1);
			}
		}
		ring->enq_seg = ring->enq_seg->next;
		ring->enqueue = ring->enq_seg->trbs;
		next = ring->enqueue;
	}
}

/*
251 252
 * Check to see if there's room to enqueue num_trbs on the ring and make sure
 * enqueue pointer will not advance into dequeue segment. See rules above.
253
 */
254
static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
255 256
		unsigned int num_trbs)
{
257
	int num_trbs_in_deq_seg;
258

259 260 261 262 263 264 265 266 267 268
	if (ring->num_trbs_free < num_trbs)
		return 0;

	if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
		num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
		if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
			return 0;
	}

	return 1;
269 270 271
}

/* Ring the host controller doorbell after placing a command on the ring */
272
void xhci_ring_cmd_db(struct xhci_hcd *xhci)
273
{
E
Elric Fu 已提交
274 275 276
	if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
		return;

277
	xhci_dbg(xhci, "// Ding dong!\n");
278
	writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]);
279
	/* Flush PCI posted writes */
280
	readl(&xhci->dba->doorbell[0]);
281 282
}

283 284 285 286 287 288 289
static int xhci_abort_cmd_ring(struct xhci_hcd *xhci)
{
	u64 temp_64;
	int ret;

	xhci_dbg(xhci, "Abort command ring\n");

290
	temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
291
	xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
292 293
	xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
			&xhci->op_regs->cmd_ring);
294 295 296 297 298 299 300 301

	/* Section 4.6.1.2 of xHCI 1.0 spec says software should
	 * time the completion od all xHCI commands, including
	 * the Command Abort operation. If software doesn't see
	 * CRR negated in a timely manner (e.g. longer than 5
	 * seconds), then it should assume that the there are
	 * larger problems with the xHC and assert HCRST.
	 */
302
	ret = xhci_handshake(xhci, &xhci->op_regs->cmd_ring,
303 304 305 306 307 308 309 310 311 312 313 314 315
			CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
	if (ret < 0) {
		xhci_err(xhci, "Stopped the command ring failed, "
				"maybe the host is dead\n");
		xhci->xhc_state |= XHCI_STATE_DYING;
		xhci_quiesce(xhci);
		xhci_halt(xhci);
		return -ESHUTDOWN;
	}

	return 0;
}

316
void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
317
		unsigned int slot_id,
318 319
		unsigned int ep_index,
		unsigned int stream_id)
320
{
M
Matt Evans 已提交
321
	__le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
322 323
	struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
	unsigned int ep_state = ep->ep_state;
324 325

	/* Don't ring the doorbell for this endpoint if there are pending
326
	 * cancellations because we don't want to interrupt processing.
327 328 329 330
	 * We don't want to restart any stream rings if there's a set dequeue
	 * pointer command pending because the device can choose to start any
	 * stream once the endpoint is on the HW schedule.
	 * FIXME - check all the stream rings for pending cancellations.
331
	 */
332 333 334
	if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
	    (ep_state & EP_HALTED))
		return;
335
	writel(DB_VALUE(ep_index, stream_id), db_addr);
336 337 338
	/* The CPU has better things to do at this point than wait for a
	 * write-posting flush.  It'll get there soon enough.
	 */
339 340
}

341 342 343 344 345 346 347 348 349 350 351 352
/* Ring the doorbell for any rings with pending URBs */
static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
		unsigned int slot_id,
		unsigned int ep_index)
{
	unsigned int stream_id;
	struct xhci_virt_ep *ep;

	ep = &xhci->devs[slot_id]->eps[ep_index];

	/* A ring has pending URBs if its TD list is not empty */
	if (!(ep->ep_state & EP_HAS_STREAMS)) {
353
		if (ep->ring && !(list_empty(&ep->ring->td_list)))
354
			xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
355 356 357 358 359 360 361
		return;
	}

	for (stream_id = 1; stream_id < ep->stream_info->num_streams;
			stream_id++) {
		struct xhci_stream_info *stream_info = ep->stream_info;
		if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
362 363
			xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
						stream_id);
364 365 366
	}
}

367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409
static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
		unsigned int slot_id, unsigned int ep_index,
		unsigned int stream_id)
{
	struct xhci_virt_ep *ep;

	ep = &xhci->devs[slot_id]->eps[ep_index];
	/* Common case: no streams */
	if (!(ep->ep_state & EP_HAS_STREAMS))
		return ep->ring;

	if (stream_id == 0) {
		xhci_warn(xhci,
				"WARN: Slot ID %u, ep index %u has streams, "
				"but URB has no stream ID.\n",
				slot_id, ep_index);
		return NULL;
	}

	if (stream_id < ep->stream_info->num_streams)
		return ep->stream_info->stream_rings[stream_id];

	xhci_warn(xhci,
			"WARN: Slot ID %u, ep index %u has "
			"stream IDs 1 to %u allocated, "
			"but stream ID %u is requested.\n",
			slot_id, ep_index,
			ep->stream_info->num_streams - 1,
			stream_id);
	return NULL;
}

/* Get the right ring for the given URB.
 * If the endpoint supports streams, boundary check the URB's stream ID.
 * If the endpoint doesn't support streams, return the singular endpoint ring.
 */
static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
		struct urb *urb)
{
	return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
		xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
}

410 411 412 413 414 415 416 417 418 419 420 421 422
/*
 * Move the xHC's endpoint ring dequeue pointer past cur_td.
 * Record the new state of the xHC's endpoint ring dequeue segment,
 * dequeue pointer, and new consumer cycle state in state.
 * Update our internal representation of the ring's dequeue pointer.
 *
 * We do this in three jumps:
 *  - First we update our new ring state to be the same as when the xHC stopped.
 *  - Then we traverse the ring to find the segment that contains
 *    the last TRB in the TD.  We toggle the xHC's new cycle state when we pass
 *    any link TRBs with the toggle cycle bit set.
 *  - Finally we move the dequeue state one TRB further, toggling the cycle bit
 *    if we've moved it past a link TRB with the toggle cycle bit set.
M
Matt Evans 已提交
423 424 425 426
 *
 * Some of the uses of xhci_generic_trb are grotty, but if they're done
 * with correct __le32 accesses they should work fine.  Only users of this are
 * in here.
427
 */
428
void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
429
		unsigned int slot_id, unsigned int ep_index,
430 431
		unsigned int stream_id, struct xhci_td *cur_td,
		struct xhci_dequeue_state *state)
432 433
{
	struct xhci_virt_device *dev = xhci->devs[slot_id];
434
	struct xhci_virt_ep *ep = &dev->eps[ep_index];
435
	struct xhci_ring *ep_ring;
436 437
	struct xhci_segment *new_seg;
	union xhci_trb *new_deq;
438
	dma_addr_t addr;
439
	u64 hw_dequeue;
440 441
	bool cycle_found = false;
	bool td_last_trb_found = false;
442

443 444 445 446 447 448 449 450
	ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
			ep_index, stream_id);
	if (!ep_ring) {
		xhci_warn(xhci, "WARN can't find new dequeue state "
				"for invalid stream ID %u.\n",
				stream_id);
		return;
	}
451

452
	/* Dig out the cycle state saved by the xHC during the stop ep cmd */
453 454
	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
			"Finding endpoint context");
455 456 457 458
	/* 4.6.9 the css flag is written to the stream context for streams */
	if (ep->ep_state & EP_HAS_STREAMS) {
		struct xhci_stream_ctx *ctx =
			&ep->stream_info->stream_ctx_array[stream_id];
459
		hw_dequeue = le64_to_cpu(ctx->stream_ring);
460 461 462
	} else {
		struct xhci_ep_ctx *ep_ctx
			= xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
463
		hw_dequeue = le64_to_cpu(ep_ctx->deq);
464
	}
465

466 467 468 469
	new_seg = ep_ring->deq_seg;
	new_deq = ep_ring->dequeue;
	state->new_cycle_state = hw_dequeue & 0x1;

470
	/*
471 472 473 474
	 * We want to find the pointer, segment and cycle state of the new trb
	 * (the one after current TD's last_trb). We know the cycle state at
	 * hw_dequeue, so walk the ring until both hw_dequeue and last_trb are
	 * found.
475
	 */
476 477 478 479 480 481 482 483 484
	do {
		if (!cycle_found && xhci_trb_virt_to_dma(new_seg, new_deq)
		    == (dma_addr_t)(hw_dequeue & ~0xf)) {
			cycle_found = true;
			if (td_last_trb_found)
				break;
		}
		if (new_deq == cur_td->last_trb)
			td_last_trb_found = true;
485

486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501
		if (cycle_found &&
		    TRB_TYPE_LINK_LE32(new_deq->generic.field[3]) &&
		    new_deq->generic.field[3] & cpu_to_le32(LINK_TOGGLE))
			state->new_cycle_state ^= 0x1;

		next_trb(xhci, ep_ring, &new_seg, &new_deq);

		/* Search wrapped around, bail out */
		if (new_deq == ep->ring->dequeue) {
			xhci_err(xhci, "Error: Failed finding new dequeue state\n");
			state->new_deq_seg = NULL;
			state->new_deq_ptr = NULL;
			return;
		}

	} while (!cycle_found || !td_last_trb_found);
502

503 504
	state->new_deq_seg = new_seg;
	state->new_deq_ptr = new_deq;
505

506
	/* Don't update the ring cycle state for the producer (us). */
507 508
	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
			"Cycle state = 0x%x", state->new_cycle_state);
509

510 511
	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
			"New dequeue segment = %p (virtual)",
512 513
			state->new_deq_seg);
	addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
514 515
	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
			"New dequeue pointer = 0x%llx (DMA)",
516
			(unsigned long long) addr);
517 518
}

519 520 521 522
/* flip_cycle means flip the cycle bit of all but the first and last TRB.
 * (The last TRB actually points to the ring enqueue pointer, which is not part
 * of this TD.)  This is used to remove partially enqueued isoc TDs from a ring.
 */
523
static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
524
		struct xhci_td *cur_td, bool flip_cycle)
525 526 527 528 529 530 531
{
	struct xhci_segment *cur_seg;
	union xhci_trb *cur_trb;

	for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
			true;
			next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
532
		if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) {
533 534 535
			/* Unchain any chained Link TRBs, but
			 * leave the pointers intact.
			 */
M
Matt Evans 已提交
536
			cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
537 538 539 540 541 542
			/* Flip the cycle bit (link TRBs can't be the first
			 * or last TRB).
			 */
			if (flip_cycle)
				cur_trb->generic.field[3] ^=
					cpu_to_le32(TRB_CYCLE);
543 544 545 546 547
			xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
					"Cancel (unchain) link TRB");
			xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
					"Address = %p (0x%llx dma); "
					"in seg %p (0x%llx dma)",
548
					cur_trb,
549
					(unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
550 551
					cur_seg,
					(unsigned long long)cur_seg->dma);
552 553 554 555 556
		} else {
			cur_trb->generic.field[0] = 0;
			cur_trb->generic.field[1] = 0;
			cur_trb->generic.field[2] = 0;
			/* Preserve only the cycle bit of this TRB */
M
Matt Evans 已提交
557
			cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
558 559 560 561 562
			/* Flip the cycle bit except on the first or last TRB */
			if (flip_cycle && cur_trb != cur_td->first_trb &&
					cur_trb != cur_td->last_trb)
				cur_trb->generic.field[3] ^=
					cpu_to_le32(TRB_CYCLE);
M
Matt Evans 已提交
563 564
			cur_trb->generic.field[3] |= cpu_to_le32(
				TRB_TYPE(TRB_TR_NOOP));
565 566
			xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
					"TRB to noop at offset 0x%llx",
567 568
					(unsigned long long)
					xhci_trb_virt_to_dma(cur_seg, cur_trb));
569 570 571 572 573 574
		}
		if (cur_trb == cur_td->last_trb)
			break;
	}
}

575 576
static int queue_set_tr_deq(struct xhci_hcd *xhci,
		struct xhci_command *cmd, int slot_id,
577 578
		unsigned int ep_index, unsigned int stream_id,
		struct xhci_segment *deq_seg,
579 580
		union xhci_trb *deq_ptr, u32 cycle_state);

581
void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
582
		struct xhci_command *cmd,
583
		unsigned int slot_id, unsigned int ep_index,
584
		unsigned int stream_id,
585
		struct xhci_dequeue_state *deq_state)
586
{
587 588
	struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];

589 590 591
	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
			"Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), "
			"new deq ptr = %p (0x%llx dma), new cycle = %u",
592 593 594 595 596
			deq_state->new_deq_seg,
			(unsigned long long)deq_state->new_deq_seg->dma,
			deq_state->new_deq_ptr,
			(unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr),
			deq_state->new_cycle_state);
597
	queue_set_tr_deq(xhci, cmd, slot_id, ep_index, stream_id,
598 599 600 601 602 603 604 605
			deq_state->new_deq_seg,
			deq_state->new_deq_ptr,
			(u32) deq_state->new_cycle_state);
	/* Stop the TD queueing code from ringing the doorbell until
	 * this command completes.  The HC won't set the dequeue pointer
	 * if the ring is running, and ringing the doorbell starts the
	 * ring running.
	 */
606
	ep->ep_state |= SET_DEQ_PENDING;
607 608
}

609
static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
610 611 612 613 614 615 616 617 618 619 620 621 622
		struct xhci_virt_ep *ep)
{
	ep->ep_state &= ~EP_HALT_PENDING;
	/* Can't del_timer_sync in interrupt, so we attempt to cancel.  If the
	 * timer is running on another CPU, we don't decrement stop_cmds_pending
	 * (since we didn't successfully stop the watchdog timer).
	 */
	if (del_timer(&ep->stop_cmd_timer))
		ep->stop_cmds_pending--;
}

/* Must be called with xhci->lock held in interrupt context */
static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
623
		struct xhci_td *cur_td, int status)
624
{
625
	struct usb_hcd *hcd;
626 627
	struct urb	*urb;
	struct urb_priv	*urb_priv;
628

629 630 631
	urb = cur_td->urb;
	urb_priv = urb->hcpriv;
	urb_priv->td_cnt++;
632
	hcd = bus_to_hcd(urb->dev->bus);
633

634 635
	/* Only giveback urb when this is the last td in urb */
	if (urb_priv->td_cnt == urb_priv->length) {
A
Andiry Xu 已提交
636 637 638 639 640 641 642
		if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
			xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
			if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs	== 0) {
				if (xhci->quirks & XHCI_AMD_PLL_FIX)
					usb_amd_quirk_pll_enable();
			}
		}
643 644 645 646 647 648 649
		usb_hcd_unlink_urb_from_ep(hcd, urb);

		spin_unlock(&xhci->lock);
		usb_hcd_giveback_urb(hcd, urb, status);
		xhci_urb_free_priv(xhci, urb_priv);
		spin_lock(&xhci->lock);
	}
650 651
}

652 653 654 655 656 657 658 659 660 661
/*
 * When we get a command completion for a Stop Endpoint Command, we need to
 * unlink any cancelled TDs from the ring.  There are two ways to do that:
 *
 *  1. If the HW was in the middle of processing the TD that needs to be
 *     cancelled, then we must move the ring's dequeue pointer past the last TRB
 *     in the TD with a Set Dequeue Pointer Command.
 *  2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
 *     bit cleared) so that the HW will skip over them.
 */
662
static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id,
663
		union xhci_trb *trb, struct xhci_event_cmd *event)
664 665 666
{
	unsigned int ep_index;
	struct xhci_ring *ep_ring;
667
	struct xhci_virt_ep *ep;
668
	struct list_head *entry;
669
	struct xhci_td *cur_td = NULL;
670 671
	struct xhci_td *last_unlinked_td;

672
	struct xhci_dequeue_state deq_state;
673

674
	if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) {
675
		if (!xhci->devs[slot_id])
676 677 678 679 680 681
			xhci_warn(xhci, "Stop endpoint command "
				"completion for disabled slot %u\n",
				slot_id);
		return;
	}

682
	memset(&deq_state, 0, sizeof(deq_state));
M
Matt Evans 已提交
683
	ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
684
	ep = &xhci->devs[slot_id]->eps[ep_index];
685

686
	if (list_empty(&ep->cancelled_td_list)) {
687
		xhci_stop_watchdog_timer_in_irq(xhci, ep);
688
		ep->stopped_td = NULL;
689
		ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
690
		return;
691
	}
692 693 694 695 696 697

	/* Fix up the ep ring first, so HW stops executing cancelled TDs.
	 * We have the xHCI lock, so nothing can modify this list until we drop
	 * it.  We're also in the event handler, so we can't get re-interrupted
	 * if another Stop Endpoint command completes
	 */
698
	list_for_each(entry, &ep->cancelled_td_list) {
699
		cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
700 701
		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
				"Removing canceled TD starting at 0x%llx (dma).",
702 703
				(unsigned long long)xhci_trb_virt_to_dma(
					cur_td->start_seg, cur_td->first_trb));
704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722
		ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
		if (!ep_ring) {
			/* This shouldn't happen unless a driver is mucking
			 * with the stream ID after submission.  This will
			 * leave the TD on the hardware ring, and the hardware
			 * will try to execute it, and may access a buffer
			 * that has already been freed.  In the best case, the
			 * hardware will execute it, and the event handler will
			 * ignore the completion event for that TD, since it was
			 * removed from the td_list for that endpoint.  In
			 * short, don't muck with the stream ID after
			 * submission.
			 */
			xhci_warn(xhci, "WARN Cancelled URB %p "
					"has invalid stream ID %u.\n",
					cur_td->urb,
					cur_td->urb->stream_id);
			goto remove_finished_td;
		}
723 724 725 726
		/*
		 * If we stopped on the TD we need to cancel, then we have to
		 * move the xHC endpoint ring dequeue pointer past this TD.
		 */
727
		if (cur_td == ep->stopped_td)
728 729 730
			xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
					cur_td->urb->stream_id,
					cur_td, &deq_state);
731
		else
732
			td_to_noop(xhci, ep_ring, cur_td, false);
733
remove_finished_td:
734 735 736 737 738
		/*
		 * The event handler won't see a completion for this TD anymore,
		 * so remove it from the endpoint ring's TD list.  Keep it in
		 * the cancelled TD list for URB completion later.
		 */
739
		list_del_init(&cur_td->td_list);
740 741
	}
	last_unlinked_td = cur_td;
742
	xhci_stop_watchdog_timer_in_irq(xhci, ep);
743 744 745

	/* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
	if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
746 747 748
		struct xhci_command *command;
		command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
		xhci_queue_new_dequeue_state(xhci, command,
749 750 751
				slot_id, ep_index,
				ep->stopped_td->urb->stream_id,
				&deq_state);
752
		xhci_ring_cmd_db(xhci);
753
	} else {
754 755
		/* Otherwise ring the doorbell(s) to restart queued transfers */
		ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
756
	}
757

758 759
	/* Clear stopped_td if endpoint is not halted */
	if (!(ep->ep_state & EP_HALTED))
760
		ep->stopped_td = NULL;
761 762 763 764 765 766 767 768

	/*
	 * Drop the lock and complete the URBs in the cancelled TD list.
	 * New TDs to be cancelled might be added to the end of the list before
	 * we can complete all the URBs for the TDs we already unlinked.
	 * So stop when we've completed the URB for the last TD we unlinked.
	 */
	do {
769
		cur_td = list_entry(ep->cancelled_td_list.next,
770
				struct xhci_td, cancelled_td_list);
771
		list_del_init(&cur_td->cancelled_td_list);
772 773 774 775 776

		/* Clean up the cancelled URB */
		/* Doesn't matter what we pass for status, since the core will
		 * just overwrite it (because the URB has been unlinked).
		 */
777
		xhci_giveback_urb_in_irq(xhci, cur_td, 0);
778

779 780 781 782 783
		/* Stop processing the cancelled list if the watchdog timer is
		 * running.
		 */
		if (xhci->xhc_state & XHCI_STATE_DYING)
			return;
784 785 786 787 788
	} while (cur_td != last_unlinked_td);

	/* Return to the event handler with xhci->lock re-acquired */
}

789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810
static void xhci_kill_ring_urbs(struct xhci_hcd *xhci, struct xhci_ring *ring)
{
	struct xhci_td *cur_td;

	while (!list_empty(&ring->td_list)) {
		cur_td = list_first_entry(&ring->td_list,
				struct xhci_td, td_list);
		list_del_init(&cur_td->td_list);
		if (!list_empty(&cur_td->cancelled_td_list))
			list_del_init(&cur_td->cancelled_td_list);
		xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
	}
}

static void xhci_kill_endpoint_urbs(struct xhci_hcd *xhci,
		int slot_id, int ep_index)
{
	struct xhci_td *cur_td;
	struct xhci_virt_ep *ep;
	struct xhci_ring *ring;

	ep = &xhci->devs[slot_id]->eps[ep_index];
811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831
	if ((ep->ep_state & EP_HAS_STREAMS) ||
			(ep->ep_state & EP_GETTING_NO_STREAMS)) {
		int stream_id;

		for (stream_id = 0; stream_id < ep->stream_info->num_streams;
				stream_id++) {
			xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
					"Killing URBs for slot ID %u, ep index %u, stream %u",
					slot_id, ep_index, stream_id + 1);
			xhci_kill_ring_urbs(xhci,
					ep->stream_info->stream_rings[stream_id]);
		}
	} else {
		ring = ep->ring;
		if (!ring)
			return;
		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
				"Killing URBs for slot ID %u, ep index %u",
				slot_id, ep_index);
		xhci_kill_ring_urbs(xhci, ring);
	}
832 833 834 835 836 837 838 839
	while (!list_empty(&ep->cancelled_td_list)) {
		cur_td = list_first_entry(&ep->cancelled_td_list,
				struct xhci_td, cancelled_td_list);
		list_del_init(&cur_td->cancelled_td_list);
		xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
	}
}

840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863
/* Watchdog timer function for when a stop endpoint command fails to complete.
 * In this case, we assume the host controller is broken or dying or dead.  The
 * host may still be completing some other events, so we have to be careful to
 * let the event ring handler and the URB dequeueing/enqueueing functions know
 * through xhci->state.
 *
 * The timer may also fire if the host takes a very long time to respond to the
 * command, and the stop endpoint command completion handler cannot delete the
 * timer before the timer function is called.  Another endpoint cancellation may
 * sneak in before the timer function can grab the lock, and that may queue
 * another stop endpoint command and add the timer back.  So we cannot use a
 * simple flag to say whether there is a pending stop endpoint command for a
 * particular endpoint.
 *
 * Instead we use a combination of that flag and a counter for the number of
 * pending stop endpoint commands.  If the timer is the tail end of the last
 * stop endpoint command, and the endpoint's command is still pending, we assume
 * the host is dying.
 */
void xhci_stop_endpoint_command_watchdog(unsigned long arg)
{
	struct xhci_hcd *xhci;
	struct xhci_virt_ep *ep;
	int ret, i, j;
864
	unsigned long flags;
865 866 867 868

	ep = (struct xhci_virt_ep *) arg;
	xhci = ep->xhci;

869
	spin_lock_irqsave(&xhci->lock, flags);
870 871 872

	ep->stop_cmds_pending--;
	if (xhci->xhc_state & XHCI_STATE_DYING) {
873 874 875
		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
				"Stop EP timer ran, but another timer marked "
				"xHCI as DYING, exiting.");
876
		spin_unlock_irqrestore(&xhci->lock, flags);
877 878 879
		return;
	}
	if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
880 881 882
		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
				"Stop EP timer ran, but no command pending, "
				"exiting.");
883
		spin_unlock_irqrestore(&xhci->lock, flags);
884 885 886 887 888 889 890 891 892 893 894
		return;
	}

	xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
	xhci_warn(xhci, "Assuming host is dying, halting host.\n");
	/* Oops, HC is dead or dying or at least not responding to the stop
	 * endpoint command.
	 */
	xhci->xhc_state |= XHCI_STATE_DYING;
	/* Disable interrupts from the host controller and start halting it */
	xhci_quiesce(xhci);
895
	spin_unlock_irqrestore(&xhci->lock, flags);
896 897 898

	ret = xhci_halt(xhci);

899
	spin_lock_irqsave(&xhci->lock, flags);
900 901 902
	if (ret < 0) {
		/* This is bad; the host is not responding to commands and it's
		 * not allowing itself to be halted.  At least interrupts are
903
		 * disabled. If we call usb_hc_died(), it will attempt to
904 905 906 907 908 909 910 911 912 913 914 915 916 917 918
		 * disconnect all device drivers under this host.  Those
		 * disconnect() methods will wait for all URBs to be unlinked,
		 * so we must complete them.
		 */
		xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
		xhci_warn(xhci, "Completing active URBs anyway.\n");
		/* We could turn all TDs on the rings to no-ops.  This won't
		 * help if the host has cached part of the ring, and is slow if
		 * we want to preserve the cycle bit.  Skip it and hope the host
		 * doesn't touch the memory.
		 */
	}
	for (i = 0; i < MAX_HC_SLOTS; i++) {
		if (!xhci->devs[i])
			continue;
919 920
		for (j = 0; j < 31; j++)
			xhci_kill_endpoint_urbs(xhci, i, j);
921
	}
922
	spin_unlock_irqrestore(&xhci->lock, flags);
923 924
	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
			"Calling usb_hc_died()");
925
	usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
926 927
	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
			"xHCI host controller is dead.");
928 929
}

930 931 932 933 934 935 936 937 938 939 940 941 942

static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
		struct xhci_virt_device *dev,
		struct xhci_ring *ep_ring,
		unsigned int ep_index)
{
	union xhci_trb *dequeue_temp;
	int num_trbs_free_temp;
	bool revert = false;

	num_trbs_free_temp = ep_ring->num_trbs_free;
	dequeue_temp = ep_ring->dequeue;

943 944 945 946 947 948 949 950 951 952 953
	/* If we get two back-to-back stalls, and the first stalled transfer
	 * ends just before a link TRB, the dequeue pointer will be left on
	 * the link TRB by the code in the while loop.  So we have to update
	 * the dequeue pointer one segment further, or we'll jump off
	 * the segment into la-la-land.
	 */
	if (last_trb(xhci, ep_ring, ep_ring->deq_seg, ep_ring->dequeue)) {
		ep_ring->deq_seg = ep_ring->deq_seg->next;
		ep_ring->dequeue = ep_ring->deq_seg->trbs;
	}

954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977
	while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
		/* We have more usable TRBs */
		ep_ring->num_trbs_free++;
		ep_ring->dequeue++;
		if (last_trb(xhci, ep_ring, ep_ring->deq_seg,
				ep_ring->dequeue)) {
			if (ep_ring->dequeue ==
					dev->eps[ep_index].queued_deq_ptr)
				break;
			ep_ring->deq_seg = ep_ring->deq_seg->next;
			ep_ring->dequeue = ep_ring->deq_seg->trbs;
		}
		if (ep_ring->dequeue == dequeue_temp) {
			revert = true;
			break;
		}
	}

	if (revert) {
		xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
		ep_ring->num_trbs_free = num_trbs_free_temp;
	}
}

978 979 980 981 982 983 984
/*
 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
 * we need to clear the set deq pending flag in the endpoint ring state, so that
 * the TD queueing code can ring the doorbell again.  We also need to ring the
 * endpoint doorbell to restart the ring, but only if there aren't more
 * cancellations pending.
 */
985
static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id,
986
		union xhci_trb *trb, u32 cmd_comp_code)
987 988
{
	unsigned int ep_index;
989
	unsigned int stream_id;
990 991
	struct xhci_ring *ep_ring;
	struct xhci_virt_device *dev;
992
	struct xhci_virt_ep *ep;
993 994
	struct xhci_ep_ctx *ep_ctx;
	struct xhci_slot_ctx *slot_ctx;
995

M
Matt Evans 已提交
996 997
	ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
	stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
998
	dev = xhci->devs[slot_id];
999
	ep = &dev->eps[ep_index];
1000 1001 1002

	ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
	if (!ep_ring) {
O
Oliver Neukum 已提交
1003
		xhci_warn(xhci, "WARN Set TR deq ptr command for freed stream ID %u\n",
1004 1005 1006 1007 1008 1009
				stream_id);
		/* XXX: Harmless??? */
		dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
		return;
	}

1010 1011
	ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
	slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
1012

1013
	if (cmd_comp_code != COMP_SUCCESS) {
1014 1015 1016
		unsigned int ep_state;
		unsigned int slot_state;

1017
		switch (cmd_comp_code) {
1018
		case COMP_TRB_ERR:
O
Oliver Neukum 已提交
1019
			xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because of stream ID configuration\n");
1020 1021
			break;
		case COMP_CTX_STATE:
O
Oliver Neukum 已提交
1022
			xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due to incorrect slot or ep state.\n");
M
Matt Evans 已提交
1023
			ep_state = le32_to_cpu(ep_ctx->ep_info);
1024
			ep_state &= EP_STATE_MASK;
M
Matt Evans 已提交
1025
			slot_state = le32_to_cpu(slot_ctx->dev_state);
1026
			slot_state = GET_SLOT_STATE(slot_state);
1027 1028
			xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
					"Slot state = %u, EP state = %u",
1029 1030 1031
					slot_state, ep_state);
			break;
		case COMP_EBADSLT:
O
Oliver Neukum 已提交
1032 1033
			xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because slot %u was not enabled.\n",
					slot_id);
1034 1035
			break;
		default:
O
Oliver Neukum 已提交
1036 1037
			xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown completion code of %u.\n",
					cmd_comp_code);
1038 1039 1040 1041 1042 1043 1044 1045 1046
			break;
		}
		/* OK what do we do now?  The endpoint state is hosed, and we
		 * should never get to this point if the synchronization between
		 * queueing, and endpoint state are correct.  This might happen
		 * if the device gets disconnected after we've finished
		 * cancelling URBs, which might not be an error...
		 */
	} else {
1047 1048 1049 1050 1051 1052 1053 1054 1055
		u64 deq;
		/* 4.6.10 deq ptr is written to the stream ctx for streams */
		if (ep->ep_state & EP_HAS_STREAMS) {
			struct xhci_stream_ctx *ctx =
				&ep->stream_info->stream_ctx_array[stream_id];
			deq = le64_to_cpu(ctx->stream_ring) & SCTX_DEQ_MASK;
		} else {
			deq = le64_to_cpu(ep_ctx->deq) & ~EP_CTX_CYCLE_MASK;
		}
1056
		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1057 1058 1059
			"Successful Set TR Deq Ptr cmd, deq = @%08llx", deq);
		if (xhci_trb_virt_to_dma(ep->queued_deq_seg,
					 ep->queued_deq_ptr) == deq) {
1060 1061 1062
			/* Update the ring's dequeue segment and dequeue pointer
			 * to reflect the new position.
			 */
1063 1064
			update_ring_for_set_deq_completion(xhci, dev,
				ep_ring, ep_index);
1065
		} else {
O
Oliver Neukum 已提交
1066
			xhci_warn(xhci, "Mismatch between completed Set TR Deq Ptr command & xHCI internal state.\n");
1067
			xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
1068
				  ep->queued_deq_seg, ep->queued_deq_ptr);
1069
		}
1070 1071
	}

1072
	dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
1073 1074
	dev->eps[ep_index].queued_deq_seg = NULL;
	dev->eps[ep_index].queued_deq_ptr = NULL;
1075 1076
	/* Restart any rings with pending URBs */
	ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1077 1078
}

1079
static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id,
1080
		union xhci_trb *trb, u32 cmd_comp_code)
1081 1082 1083
{
	unsigned int ep_index;

M
Matt Evans 已提交
1084
	ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1085 1086 1087
	/* This command will only fail if the endpoint wasn't halted,
	 * but we don't care.
	 */
1088
	xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
1089
		"Ignoring reset ep completion code of %u", cmd_comp_code);
1090

1091 1092 1093 1094 1095
	/* HW with the reset endpoint quirk needs to have a configure endpoint
	 * command complete before the endpoint can be used.  Queue that here
	 * because the HW can't handle two commands being queued in a row.
	 */
	if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
1096 1097
		struct xhci_command *command;
		command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
1098 1099 1100 1101
		if (!command) {
			xhci_warn(xhci, "WARN Cannot submit cfg ep: ENOMEM\n");
			return;
		}
1102 1103
		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"Queueing configure endpoint command");
1104
		xhci_queue_configure_endpoint(xhci, command,
1105 1106
				xhci->devs[slot_id]->in_ctx->dma, slot_id,
				false);
1107 1108
		xhci_ring_cmd_db(xhci);
	} else {
1109
		/* Clear our internal halted state and restart the ring(s) */
1110
		xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
1111
		ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1112
	}
1113
}
1114

1115 1116 1117 1118 1119 1120 1121 1122 1123
static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id,
		u32 cmd_comp_code)
{
	if (cmd_comp_code == COMP_SUCCESS)
		xhci->slot_id = slot_id;
	else
		xhci->slot_id = 0;
}

1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136
static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id)
{
	struct xhci_virt_device *virt_dev;

	virt_dev = xhci->devs[slot_id];
	if (!virt_dev)
		return;
	if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
		/* Delete default control endpoint resources */
		xhci_free_device_endpoint_resources(xhci, virt_dev, true);
	xhci_free_virt_device(xhci, slot_id);
}

1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153
static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id,
		struct xhci_event_cmd *event, u32 cmd_comp_code)
{
	struct xhci_virt_device *virt_dev;
	struct xhci_input_control_ctx *ctrl_ctx;
	unsigned int ep_index;
	unsigned int ep_state;
	u32 add_flags, drop_flags;

	/*
	 * Configure endpoint commands can come from the USB core
	 * configuration or alt setting changes, or because the HW
	 * needed an extra configure endpoint command after a reset
	 * endpoint command or streams were being configured.
	 * If the command was for a halted endpoint, the xHCI driver
	 * is not waiting on the configure endpoint command.
	 */
1154
	virt_dev = xhci->devs[slot_id];
1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176
	ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
	if (!ctrl_ctx) {
		xhci_warn(xhci, "Could not get input context, bad type.\n");
		return;
	}

	add_flags = le32_to_cpu(ctrl_ctx->add_flags);
	drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
	/* Input ctx add_flags are the endpoint index plus one */
	ep_index = xhci_last_valid_endpoint(add_flags) - 1;

	/* A usb_set_interface() call directly after clearing a halted
	 * condition may race on this quirky hardware.  Not worth
	 * worrying about, since this is prototype hardware.  Not sure
	 * if this will work for streams, but streams support was
	 * untested on this prototype.
	 */
	if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
			ep_index != (unsigned int) -1 &&
			add_flags - SLOT_FLAG == drop_flags) {
		ep_state = virt_dev->eps[ep_index].ep_state;
		if (!(ep_state & EP_HALTED))
1177
			return;
1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189
		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"Completed config ep cmd - "
				"last ep index = %d, state = %d",
				ep_index, ep_state);
		/* Clear internal halted state and restart ring(s) */
		virt_dev->eps[ep_index].ep_state &= ~EP_HALTED;
		ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
		return;
	}
	return;
}

1190 1191 1192 1193
static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id,
		struct xhci_event_cmd *event)
{
	xhci_dbg(xhci, "Completed reset device command.\n");
1194
	if (!xhci->devs[slot_id])
1195 1196 1197 1198
		xhci_warn(xhci, "Reset device command completion "
				"for disabled slot %u\n", slot_id);
}

1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211
static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci,
		struct xhci_event_cmd *event)
{
	if (!(xhci->quirks & XHCI_NEC_HOST)) {
		xhci->error_bitmask |= 1 << 6;
		return;
	}
	xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
			"NEC firmware version %2x.%02x",
			NEC_FW_MAJOR(le32_to_cpu(event->status)),
			NEC_FW_MINOR(le32_to_cpu(event->status)));
}

1212
static void xhci_complete_del_and_free_cmd(struct xhci_command *cmd, u32 status)
M
Mathias Nyman 已提交
1213 1214
{
	list_del(&cmd->cmd_list);
1215 1216 1217 1218 1219

	if (cmd->completion) {
		cmd->status = status;
		complete(cmd->completion);
	} else {
M
Mathias Nyman 已提交
1220
		kfree(cmd);
1221
	}
M
Mathias Nyman 已提交
1222 1223 1224 1225 1226 1227
}

void xhci_cleanup_command_queue(struct xhci_hcd *xhci)
{
	struct xhci_command *cur_cmd, *tmp_cmd;
	list_for_each_entry_safe(cur_cmd, tmp_cmd, &xhci->cmd_list, cmd_list)
1228
		xhci_complete_del_and_free_cmd(cur_cmd, COMP_CMD_ABORT);
M
Mathias Nyman 已提交
1229 1230
}

1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321
/*
 * Turn all commands on command ring with status set to "aborted" to no-op trbs.
 * If there are other commands waiting then restart the ring and kick the timer.
 * This must be called with command ring stopped and xhci->lock held.
 */
static void xhci_handle_stopped_cmd_ring(struct xhci_hcd *xhci,
					 struct xhci_command *cur_cmd)
{
	struct xhci_command *i_cmd, *tmp_cmd;
	u32 cycle_state;

	/* Turn all aborted commands in list to no-ops, then restart */
	list_for_each_entry_safe(i_cmd, tmp_cmd, &xhci->cmd_list,
				 cmd_list) {

		if (i_cmd->status != COMP_CMD_ABORT)
			continue;

		i_cmd->status = COMP_CMD_STOP;

		xhci_dbg(xhci, "Turn aborted command %p to no-op\n",
			 i_cmd->command_trb);
		/* get cycle state from the original cmd trb */
		cycle_state = le32_to_cpu(
			i_cmd->command_trb->generic.field[3]) &	TRB_CYCLE;
		/* modify the command trb to no-op command */
		i_cmd->command_trb->generic.field[0] = 0;
		i_cmd->command_trb->generic.field[1] = 0;
		i_cmd->command_trb->generic.field[2] = 0;
		i_cmd->command_trb->generic.field[3] = cpu_to_le32(
			TRB_TYPE(TRB_CMD_NOOP) | cycle_state);

		/*
		 * caller waiting for completion is called when command
		 *  completion event is received for these no-op commands
		 */
	}

	xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;

	/* ring command ring doorbell to restart the command ring */
	if ((xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue) &&
	    !(xhci->xhc_state & XHCI_STATE_DYING)) {
		xhci->current_cmd = cur_cmd;
		mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT);
		xhci_ring_cmd_db(xhci);
	}
	return;
}


void xhci_handle_command_timeout(unsigned long data)
{
	struct xhci_hcd *xhci;
	int ret;
	unsigned long flags;
	u64 hw_ring_state;
	struct xhci_command *cur_cmd = NULL;
	xhci = (struct xhci_hcd *) data;

	/* mark this command to be cancelled */
	spin_lock_irqsave(&xhci->lock, flags);
	if (xhci->current_cmd) {
		cur_cmd = xhci->current_cmd;
		cur_cmd->status = COMP_CMD_ABORT;
	}


	/* Make sure command ring is running before aborting it */
	hw_ring_state = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
	if ((xhci->cmd_ring_state & CMD_RING_STATE_RUNNING) &&
	    (hw_ring_state & CMD_RING_RUNNING))  {

		spin_unlock_irqrestore(&xhci->lock, flags);
		xhci_dbg(xhci, "Command timeout\n");
		ret = xhci_abort_cmd_ring(xhci);
		if (unlikely(ret == -ESHUTDOWN)) {
			xhci_err(xhci, "Abort command ring failed\n");
			xhci_cleanup_command_queue(xhci);
			usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
			xhci_dbg(xhci, "xHCI host controller is dead.\n");
		}
		return;
	}
	/* command timeout on stopped ring, ring can't be aborted */
	xhci_dbg(xhci, "Command timeout on stopped ring\n");
	xhci_handle_stopped_cmd_ring(xhci, xhci->current_cmd);
	spin_unlock_irqrestore(&xhci->lock, flags);
	return;
}

1322 1323 1324
static void handle_cmd_completion(struct xhci_hcd *xhci,
		struct xhci_event_cmd *event)
{
M
Matt Evans 已提交
1325
	int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
1326 1327
	u64 cmd_dma;
	dma_addr_t cmd_dequeue_dma;
1328
	u32 cmd_comp_code;
1329
	union xhci_trb *cmd_trb;
M
Mathias Nyman 已提交
1330
	struct xhci_command *cmd;
1331
	u32 cmd_type;
1332

M
Matt Evans 已提交
1333
	cmd_dma = le64_to_cpu(event->cmd_trb);
1334
	cmd_trb = xhci->cmd_ring->dequeue;
1335
	cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
1336
			cmd_trb);
1337 1338 1339 1340 1341 1342 1343 1344 1345 1346
	/* Is the command ring deq ptr out of sync with the deq seg ptr? */
	if (cmd_dequeue_dma == 0) {
		xhci->error_bitmask |= 1 << 4;
		return;
	}
	/* Does the DMA address match our internal dequeue pointer address? */
	if (cmd_dma != (u64) cmd_dequeue_dma) {
		xhci->error_bitmask |= 1 << 5;
		return;
	}
1347

M
Mathias Nyman 已提交
1348 1349 1350 1351 1352 1353 1354
	cmd = list_entry(xhci->cmd_list.next, struct xhci_command, cmd_list);

	if (cmd->command_trb != xhci->cmd_ring->dequeue) {
		xhci_err(xhci,
			 "Command completion event does not match command\n");
		return;
	}
1355 1356 1357

	del_timer(&xhci->cmd_timer);

1358
	trace_xhci_cmd_completion(cmd_trb, (struct xhci_generic_trb *) event);
1359

1360
	cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status));
1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376

	/* If CMD ring stopped we own the trbs between enqueue and dequeue */
	if (cmd_comp_code == COMP_CMD_STOP) {
		xhci_handle_stopped_cmd_ring(xhci, cmd);
		return;
	}
	/*
	 * Host aborted the command ring, check if the current command was
	 * supposed to be aborted, otherwise continue normally.
	 * The command ring is stopped now, but the xHC will issue a Command
	 * Ring Stopped event which will cause us to restart it.
	 */
	if (cmd_comp_code == COMP_CMD_ABORT) {
		xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
		if (cmd->status == COMP_CMD_ABORT)
			goto event_handled;
1377 1378
	}

1379 1380 1381
	cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3]));
	switch (cmd_type) {
	case TRB_ENABLE_SLOT:
1382
		xhci_handle_cmd_enable_slot(xhci, slot_id, cmd_comp_code);
1383
		break;
1384
	case TRB_DISABLE_SLOT:
1385
		xhci_handle_cmd_disable_slot(xhci, slot_id);
1386
		break;
1387
	case TRB_CONFIG_EP:
1388 1389 1390
		if (!cmd->completion)
			xhci_handle_cmd_config_ep(xhci, slot_id, event,
						  cmd_comp_code);
1391
		break;
1392
	case TRB_EVAL_CONTEXT:
1393
		break;
1394
	case TRB_ADDR_DEV:
1395
		break;
1396
	case TRB_STOP_RING:
1397 1398 1399
		WARN_ON(slot_id != TRB_TO_SLOT_ID(
				le32_to_cpu(cmd_trb->generic.field[3])));
		xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb, event);
1400
		break;
1401
	case TRB_SET_DEQ:
1402 1403
		WARN_ON(slot_id != TRB_TO_SLOT_ID(
				le32_to_cpu(cmd_trb->generic.field[3])));
1404
		xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code);
1405
		break;
1406
	case TRB_CMD_NOOP:
1407 1408 1409
		/* Is this an aborted command turned to NO-OP? */
		if (cmd->status == COMP_CMD_STOP)
			cmd_comp_code = COMP_CMD_STOP;
1410
		break;
1411
	case TRB_RESET_EP:
1412 1413
		WARN_ON(slot_id != TRB_TO_SLOT_ID(
				le32_to_cpu(cmd_trb->generic.field[3])));
1414
		xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code);
1415
		break;
1416
	case TRB_RESET_DEV:
1417 1418 1419 1420 1421
		/* SLOT_ID field in reset device cmd completion event TRB is 0.
		 * Use the SLOT_ID from the command TRB instead (xhci 4.6.11)
		 */
		slot_id = TRB_TO_SLOT_ID(
				le32_to_cpu(cmd_trb->generic.field[3]));
1422
		xhci_handle_cmd_reset_dev(xhci, slot_id, event);
1423
		break;
1424
	case TRB_NEC_GET_FW:
1425
		xhci_handle_cmd_nec_get_fw(xhci, event);
1426
		break;
1427 1428 1429 1430 1431
	default:
		/* Skip over unknown commands on the event ring */
		xhci->error_bitmask |= 1 << 6;
		break;
	}
M
Mathias Nyman 已提交
1432

1433 1434 1435 1436 1437 1438 1439 1440
	/* restart timer if this wasn't the last command */
	if (cmd->cmd_list.next != &xhci->cmd_list) {
		xhci->current_cmd = list_entry(cmd->cmd_list.next,
					       struct xhci_command, cmd_list);
		mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT);
	}

event_handled:
1441
	xhci_complete_del_and_free_cmd(cmd, cmd_comp_code);
M
Mathias Nyman 已提交
1442

A
Andiry Xu 已提交
1443
	inc_deq(xhci, xhci->cmd_ring);
1444 1445
}

1446 1447 1448 1449 1450
static void handle_vendor_event(struct xhci_hcd *xhci,
		union xhci_trb *event)
{
	u32 trb_type;

M
Matt Evans 已提交
1451
	trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
1452 1453 1454 1455 1456
	xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
	if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
		handle_cmd_completion(xhci, &event->event_cmd);
}

1457 1458 1459 1460 1461
/* @port_id: the one-based port ID from the hardware (indexed from array of all
 * port registers -- USB 3.0 and USB 2.0).
 *
 * Returns a zero-based port number, which is suitable for indexing into each of
 * the split roothubs' port arrays and bus state arrays.
1462
 * Add one to it in order to call xhci_find_slot_id_by_port.
1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480
 */
static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
		struct xhci_hcd *xhci, u32 port_id)
{
	unsigned int i;
	unsigned int num_similar_speed_ports = 0;

	/* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
	 * and usb2_ports are 0-based indexes.  Count the number of similar
	 * speed ports, up to 1 port before this port.
	 */
	for (i = 0; i < (port_id - 1); i++) {
		u8 port_speed = xhci->port_array[i];

		/*
		 * Skip ports that don't have known speeds, or have duplicate
		 * Extended Capabilities port speed entries.
		 */
1481
		if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494
			continue;

		/*
		 * USB 3.0 ports are always under a USB 3.0 hub.  USB 2.0 and
		 * 1.1 ports are under the USB 2.0 hub.  If the port speed
		 * matches the device speed, it's a similar speed port.
		 */
		if ((port_speed == 0x03) == (hcd->speed == HCD_USB3))
			num_similar_speed_ports++;
	}
	return num_similar_speed_ports;
}

1495 1496 1497 1498
static void handle_device_notification(struct xhci_hcd *xhci,
		union xhci_trb *event)
{
	u32 slot_id;
1499
	struct usb_device *udev;
1500

1501
	slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3]));
1502
	if (!xhci->devs[slot_id]) {
1503 1504
		xhci_warn(xhci, "Device Notification event for "
				"unused slot %u\n", slot_id);
1505 1506 1507 1508 1509 1510 1511 1512
		return;
	}

	xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
			slot_id);
	udev = xhci->devs[slot_id]->udev;
	if (udev && udev->parent)
		usb_wakeup_notification(udev->parent, udev->portnum);
1513 1514
}

S
Sarah Sharp 已提交
1515 1516 1517
static void handle_port_status(struct xhci_hcd *xhci,
		union xhci_trb *event)
{
1518
	struct usb_hcd *hcd;
S
Sarah Sharp 已提交
1519
	u32 port_id;
1520
	u32 temp, temp1;
1521
	int max_ports;
1522
	int slot_id;
1523
	unsigned int faked_port_index;
1524
	u8 major_revision;
1525
	struct xhci_bus_state *bus_state;
M
Matt Evans 已提交
1526
	__le32 __iomem **port_array;
1527
	bool bogus_port_status = false;
S
Sarah Sharp 已提交
1528 1529

	/* Port status change events always have a successful completion code */
M
Matt Evans 已提交
1530
	if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
S
Sarah Sharp 已提交
1531 1532 1533
		xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
		xhci->error_bitmask |= 1 << 8;
	}
M
Matt Evans 已提交
1534
	port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
S
Sarah Sharp 已提交
1535 1536
	xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);

1537 1538
	max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
	if ((port_id <= 0) || (port_id > max_ports)) {
1539
		xhci_warn(xhci, "Invalid port id %d\n", port_id);
P
Peter Chen 已提交
1540 1541
		inc_deq(xhci, xhci->event_ring);
		return;
1542 1543
	}

1544 1545 1546 1547
	/* Figure out which usb_hcd this port is attached to:
	 * is it a USB 3.0 port or a USB 2.0/1.1 port?
	 */
	major_revision = xhci->port_array[port_id - 1];
P
Peter Chen 已提交
1548 1549 1550 1551 1552 1553

	/* Find the right roothub. */
	hcd = xhci_to_hcd(xhci);
	if ((major_revision == 0x03) != (hcd->speed == HCD_USB3))
		hcd = xhci->shared_hcd;

1554 1555 1556 1557
	if (major_revision == 0) {
		xhci_warn(xhci, "Event for port %u not in "
				"Extended Capabilities, ignoring.\n",
				port_id);
1558
		bogus_port_status = true;
1559
		goto cleanup;
1560
	}
1561
	if (major_revision == DUPLICATE_ENTRY) {
1562 1563 1564
		xhci_warn(xhci, "Event for port %u duplicated in"
				"Extended Capabilities, ignoring.\n",
				port_id);
1565
		bogus_port_status = true;
1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583
		goto cleanup;
	}

	/*
	 * Hardware port IDs reported by a Port Status Change Event include USB
	 * 3.0 and USB 2.0 ports.  We want to check if the port has reported a
	 * resume event, but we first need to translate the hardware port ID
	 * into the index into the ports on the correct split roothub, and the
	 * correct bus_state structure.
	 */
	bus_state = &xhci->bus_state[hcd_index(hcd)];
	if (hcd->speed == HCD_USB3)
		port_array = xhci->usb3_ports;
	else
		port_array = xhci->usb2_ports;
	/* Find the faked port hub number */
	faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
			port_id);
1584

1585
	temp = readl(port_array[faked_port_index]);
1586
	if (hcd->state == HC_STATE_SUSPENDED) {
1587 1588 1589 1590 1591 1592 1593
		xhci_dbg(xhci, "resume root hub\n");
		usb_hcd_resume_root_hub(hcd);
	}

	if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
		xhci_dbg(xhci, "port resume event for port %d\n", port_id);

1594
		temp1 = readl(&xhci->op_regs->command);
1595 1596 1597 1598 1599 1600
		if (!(temp1 & CMD_RUN)) {
			xhci_warn(xhci, "xHC is not running.\n");
			goto cleanup;
		}

		if (DEV_SUPERSPEED(temp)) {
1601
			xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
1602 1603 1604 1605 1606
			/* Set a flag to say the port signaled remote wakeup,
			 * so we can tell the difference between the end of
			 * device and host initiated resume.
			 */
			bus_state->port_remote_wakeup |= 1 << faked_port_index;
1607 1608
			xhci_test_and_clear_bit(xhci, port_array,
					faked_port_index, PORT_PLC);
A
Andiry Xu 已提交
1609 1610
			xhci_set_link_state(xhci, port_array, faked_port_index,
						XDEV_U0);
1611 1612 1613 1614 1615
			/* Need to wait until the next link state change
			 * indicates the device is actually in U0.
			 */
			bogus_port_status = true;
			goto cleanup;
1616 1617
		} else {
			xhci_dbg(xhci, "resume HS port %d\n", port_id);
1618
			bus_state->resume_done[faked_port_index] = jiffies +
1619
				msecs_to_jiffies(20);
1620
			set_bit(faked_port_index, &bus_state->resuming_ports);
1621
			mod_timer(&hcd->rh_timer,
1622
				  bus_state->resume_done[faked_port_index]);
1623 1624 1625
			/* Do the rest in GetPortStatus */
		}
	}
1626 1627 1628 1629

	if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
			DEV_SUPERSPEED(temp)) {
		xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
1630 1631 1632 1633 1634 1635 1636
		/* We've just brought the device into U0 through either the
		 * Resume state after a device remote wakeup, or through the
		 * U3Exit state after a host-initiated resume.  If it's a device
		 * initiated remote wake, don't pass up the link state change,
		 * so the roothub behavior is consistent with external
		 * USB 3.0 hub behavior.
		 */
1637 1638 1639 1640
		slot_id = xhci_find_slot_id_by_port(hcd, xhci,
				faked_port_index + 1);
		if (slot_id && xhci->devs[slot_id])
			xhci_ring_device(xhci, slot_id);
1641
		if (bus_state->port_remote_wakeup & (1 << faked_port_index)) {
1642 1643 1644 1645 1646 1647 1648 1649 1650
			bus_state->port_remote_wakeup &=
				~(1 << faked_port_index);
			xhci_test_and_clear_bit(xhci, port_array,
					faked_port_index, PORT_PLC);
			usb_wakeup_notification(hcd->self.root_hub,
					faked_port_index + 1);
			bogus_port_status = true;
			goto cleanup;
		}
1651
	}
1652

1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665
	/*
	 * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
	 * RExit to a disconnect state).  If so, let the the driver know it's
	 * out of the RExit state.
	 */
	if (!DEV_SUPERSPEED(temp) &&
			test_and_clear_bit(faked_port_index,
				&bus_state->rexit_ports)) {
		complete(&bus_state->rexit_done[faked_port_index]);
		bogus_port_status = true;
		goto cleanup;
	}

1666 1667 1668 1669
	if (hcd->speed != HCD_USB3)
		xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
					PORT_PLC);

1670
cleanup:
S
Sarah Sharp 已提交
1671
	/* Update event ring dequeue pointer before dropping the lock */
A
Andiry Xu 已提交
1672
	inc_deq(xhci, xhci->event_ring);
S
Sarah Sharp 已提交
1673

1674 1675 1676 1677 1678 1679 1680
	/* Don't make the USB core poll the roothub if we got a bad port status
	 * change event.  Besides, at that point we can't tell which roothub
	 * (USB 2.0 or USB 3.0) to kick.
	 */
	if (bogus_port_status)
		return;

1681 1682 1683 1684 1685 1686 1687 1688 1689
	/*
	 * xHCI port-status-change events occur when the "or" of all the
	 * status-change bits in the portsc register changes from 0 to 1.
	 * New status changes won't cause an event if any other change
	 * bits are still set.  When an event occurs, switch over to
	 * polling to avoid losing status changes.
	 */
	xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
	set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
S
Sarah Sharp 已提交
1690 1691
	spin_unlock(&xhci->lock);
	/* Pass this up to the core */
1692
	usb_hcd_poll_rh_status(hcd);
S
Sarah Sharp 已提交
1693 1694 1695
	spin_lock(&xhci->lock);
}

1696 1697 1698 1699 1700 1701
/*
 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
 * at end_trb, which may be in another segment.  If the suspect DMA address is a
 * TRB in this TD, this function returns that TRB's segment.  Otherwise it
 * returns 0.
 */
1702
struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
1703 1704 1705 1706 1707 1708 1709 1710 1711
		union xhci_trb	*start_trb,
		union xhci_trb	*end_trb,
		dma_addr_t	suspect_dma)
{
	dma_addr_t start_dma;
	dma_addr_t end_seg_dma;
	dma_addr_t end_trb_dma;
	struct xhci_segment *cur_seg;

1712
	start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
1713 1714 1715
	cur_seg = start_seg;

	do {
1716
		if (start_dma == 0)
1717
			return NULL;
1718
		/* We may get an event for a Link TRB in the middle of a TD */
1719
		end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
1720
				&cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
1721
		/* If the end TRB isn't in this segment, this is set to 0 */
1722
		end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738

		if (end_trb_dma > 0) {
			/* The end TRB is in this segment, so suspect should be here */
			if (start_dma <= end_trb_dma) {
				if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
					return cur_seg;
			} else {
				/* Case for one segment with
				 * a TD wrapped around to the top
				 */
				if ((suspect_dma >= start_dma &&
							suspect_dma <= end_seg_dma) ||
						(suspect_dma >= cur_seg->dma &&
						 suspect_dma <= end_trb_dma))
					return cur_seg;
			}
1739
			return NULL;
1740 1741 1742 1743 1744 1745
		} else {
			/* Might still be somewhere in this segment */
			if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
				return cur_seg;
		}
		cur_seg = cur_seg->next;
1746
		start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
1747
	} while (cur_seg != start_seg);
1748

1749
	return NULL;
1750 1751
}

1752 1753
static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
		unsigned int slot_id, unsigned int ep_index,
1754
		unsigned int stream_id,
1755 1756 1757
		struct xhci_td *td, union xhci_trb *event_trb)
{
	struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
1758 1759 1760 1761 1762
	struct xhci_command *command;
	command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
	if (!command)
		return;

1763 1764
	ep->ep_state |= EP_HALTED;
	ep->stopped_td = td;
1765
	ep->stopped_stream = stream_id;
1766

1767
	xhci_queue_reset_ep(xhci, command, slot_id, ep_index);
1768
	xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
1769 1770

	ep->stopped_td = NULL;
1771
	ep->stopped_stream = 0;
1772

1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795
	xhci_ring_cmd_db(xhci);
}

/* Check if an error has halted the endpoint ring.  The class driver will
 * cleanup the halt for a non-default control endpoint if we indicate a stall.
 * However, a babble and other errors also halt the endpoint ring, and the class
 * driver won't clear the halt in that case, so we need to issue a Set Transfer
 * Ring Dequeue Pointer command manually.
 */
static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
		struct xhci_ep_ctx *ep_ctx,
		unsigned int trb_comp_code)
{
	/* TRB completion codes that may require a manual halt cleanup */
	if (trb_comp_code == COMP_TX_ERR ||
			trb_comp_code == COMP_BABBLE ||
			trb_comp_code == COMP_SPLIT_ERR)
		/* The 0.96 spec says a babbling control endpoint
		 * is not halted. The 0.96 spec says it is.  Some HW
		 * claims to be 0.95 compliant, but it halts the control
		 * endpoint anyway.  Check if a babble halted the
		 * endpoint.
		 */
1796 1797
		if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
		    cpu_to_le32(EP_STATE_HALTED))
1798 1799 1800 1801 1802
			return 1;

	return 0;
}

1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816
int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
{
	if (trb_comp_code >= 224 && trb_comp_code <= 255) {
		/* Vendor defined "informational" completion code,
		 * treat as not-an-error.
		 */
		xhci_dbg(xhci, "Vendor defined info completion code %u\n",
				trb_comp_code);
		xhci_dbg(xhci, "Treating code as success.\n");
		return 1;
	}
	return 0;
}

1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831
/*
 * Finish the td processing, remove the td from td list;
 * Return 1 if the urb can be given back.
 */
static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
	union xhci_trb *event_trb, struct xhci_transfer_event *event,
	struct xhci_virt_ep *ep, int *status, bool skip)
{
	struct xhci_virt_device *xdev;
	struct xhci_ring *ep_ring;
	unsigned int slot_id;
	int ep_index;
	struct urb *urb = NULL;
	struct xhci_ep_ctx *ep_ctx;
	int ret = 0;
1832
	struct urb_priv	*urb_priv;
1833 1834
	u32 trb_comp_code;

M
Matt Evans 已提交
1835
	slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
1836
	xdev = xhci->devs[slot_id];
M
Matt Evans 已提交
1837 1838
	ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
1839
	ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
M
Matt Evans 已提交
1840
	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876

	if (skip)
		goto td_cleanup;

	if (trb_comp_code == COMP_STOP_INVAL ||
			trb_comp_code == COMP_STOP) {
		/* The Endpoint Stop Command completion will take care of any
		 * stopped TDs.  A stopped TD may be restarted, so don't update
		 * the ring dequeue pointer or take this TD off any lists yet.
		 */
		ep->stopped_td = td;
		return 0;
	} else {
		if (trb_comp_code == COMP_STALL) {
			/* The transfer is completed from the driver's
			 * perspective, but we need to issue a set dequeue
			 * command for this stalled endpoint to move the dequeue
			 * pointer past the TD.  We can't do that here because
			 * the halt condition must be cleared first.  Let the
			 * USB class driver clear the stall later.
			 */
			ep->stopped_td = td;
			ep->stopped_stream = ep_ring->stream_id;
		} else if (xhci_requires_manual_halt_cleanup(xhci,
					ep_ctx, trb_comp_code)) {
			/* Other types of errors halt the endpoint, but the
			 * class driver doesn't call usb_reset_endpoint() unless
			 * the error is -EPIPE.  Clear the halted status in the
			 * xHCI hardware manually.
			 */
			xhci_cleanup_halted_endpoint(xhci,
					slot_id, ep_index, ep_ring->stream_id,
					td, event_trb);
		} else {
			/* Update ring dequeue pointer */
			while (ep_ring->dequeue != td->last_trb)
A
Andiry Xu 已提交
1877 1878
				inc_deq(xhci, ep_ring);
			inc_deq(xhci, ep_ring);
1879 1880 1881 1882 1883
		}

td_cleanup:
		/* Clean up the endpoint's TD list */
		urb = td->urb;
1884
		urb_priv = urb->hcpriv;
1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903

		/* Do one last check of the actual transfer length.
		 * If the host controller said we transferred more data than
		 * the buffer length, urb->actual_length will be a very big
		 * number (since it's unsigned).  Play it safe and say we didn't
		 * transfer anything.
		 */
		if (urb->actual_length > urb->transfer_buffer_length) {
			xhci_warn(xhci, "URB transfer length is wrong, "
					"xHC issue? req. len = %u, "
					"act. len = %u\n",
					urb->transfer_buffer_length,
					urb->actual_length);
			urb->actual_length = 0;
			if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
				*status = -EREMOTEIO;
			else
				*status = 0;
		}
1904
		list_del_init(&td->td_list);
1905 1906
		/* Was this TD slated to be cancelled but completed anyway? */
		if (!list_empty(&td->cancelled_td_list))
1907
			list_del_init(&td->cancelled_td_list);
1908

1909 1910
		urb_priv->td_cnt++;
		/* Giveback the urb when all the tds are completed */
A
Andiry Xu 已提交
1911
		if (urb_priv->td_cnt == urb_priv->length) {
1912
			ret = 1;
A
Andiry Xu 已提交
1913 1914 1915 1916 1917 1918 1919 1920 1921
			if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
				xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
				if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs
					== 0) {
					if (xhci->quirks & XHCI_AMD_PLL_FIX)
						usb_amd_quirk_pll_enable();
				}
			}
		}
1922 1923 1924 1925 1926
	}

	return ret;
}

1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940
/*
 * Process control tds, update urb status and actual_length.
 */
static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
	union xhci_trb *event_trb, struct xhci_transfer_event *event,
	struct xhci_virt_ep *ep, int *status)
{
	struct xhci_virt_device *xdev;
	struct xhci_ring *ep_ring;
	unsigned int slot_id;
	int ep_index;
	struct xhci_ep_ctx *ep_ctx;
	u32 trb_comp_code;

M
Matt Evans 已提交
1941
	slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
1942
	xdev = xhci->devs[slot_id];
M
Matt Evans 已提交
1943 1944
	ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
1945
	ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
M
Matt Evans 已提交
1946
	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967

	switch (trb_comp_code) {
	case COMP_SUCCESS:
		if (event_trb == ep_ring->dequeue) {
			xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
					"without IOC set??\n");
			*status = -ESHUTDOWN;
		} else if (event_trb != td->last_trb) {
			xhci_warn(xhci, "WARN: Success on ctrl data TRB "
					"without IOC set??\n");
			*status = -ESHUTDOWN;
		} else {
			*status = 0;
		}
		break;
	case COMP_SHORT_TX:
		if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
			*status = -EREMOTEIO;
		else
			*status = 0;
		break;
1968 1969 1970
	case COMP_STOP_INVAL:
	case COMP_STOP:
		return finish_td(xhci, td, event_trb, event, ep, status, false);
1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983
	default:
		if (!xhci_requires_manual_halt_cleanup(xhci,
					ep_ctx, trb_comp_code))
			break;
		xhci_dbg(xhci, "TRB error code %u, "
				"halted endpoint index = %u\n",
				trb_comp_code, ep_index);
		/* else fall through */
	case COMP_STALL:
		/* Did we transfer part of the data (middle) phase? */
		if (event_trb != ep_ring->dequeue &&
				event_trb != td->last_trb)
			td->urb->actual_length =
1984 1985
				td->urb->transfer_buffer_length -
				EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014
		else
			td->urb->actual_length = 0;

		xhci_cleanup_halted_endpoint(xhci,
			slot_id, ep_index, 0, td, event_trb);
		return finish_td(xhci, td, event_trb, event, ep, status, true);
	}
	/*
	 * Did we transfer any data, despite the errors that might have
	 * happened?  I.e. did we get past the setup stage?
	 */
	if (event_trb != ep_ring->dequeue) {
		/* The event was for the status stage */
		if (event_trb == td->last_trb) {
			if (td->urb->actual_length != 0) {
				/* Don't overwrite a previously set error code
				 */
				if ((*status == -EINPROGRESS || *status == 0) &&
						(td->urb->transfer_flags
						 & URB_SHORT_NOT_OK))
					/* Did we already see a short data
					 * stage? */
					*status = -EREMOTEIO;
			} else {
				td->urb->actual_length =
					td->urb->transfer_buffer_length;
			}
		} else {
		/* Maybe the event was for the data stage? */
2015 2016
			td->urb->actual_length =
				td->urb->transfer_buffer_length -
2017
				EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2018 2019 2020
			xhci_dbg(xhci, "Waiting for status "
					"stage event\n");
			return 0;
2021 2022 2023 2024 2025 2026
		}
	}

	return finish_td(xhci, td, event_trb, event, ep, status, false);
}

2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039
/*
 * Process isochronous tds, update urb packet status and actual_length.
 */
static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
	union xhci_trb *event_trb, struct xhci_transfer_event *event,
	struct xhci_virt_ep *ep, int *status)
{
	struct xhci_ring *ep_ring;
	struct urb_priv *urb_priv;
	int idx;
	int len = 0;
	union xhci_trb *cur_trb;
	struct xhci_segment *cur_seg;
2040
	struct usb_iso_packet_descriptor *frame;
2041
	u32 trb_comp_code;
2042
	bool skip_td = false;
2043

M
Matt Evans 已提交
2044 2045
	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2046 2047
	urb_priv = td->urb->hcpriv;
	idx = urb_priv->td_cnt;
2048
	frame = &td->urb->iso_frame_desc[idx];
2049

2050 2051 2052
	/* handle completion code */
	switch (trb_comp_code) {
	case COMP_SUCCESS:
2053
		if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) {
2054 2055 2056 2057 2058
			frame->status = 0;
			break;
		}
		if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
			trb_comp_code = COMP_SHORT_TX;
2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071
	case COMP_SHORT_TX:
		frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
				-EREMOTEIO : 0;
		break;
	case COMP_BW_OVER:
		frame->status = -ECOMM;
		skip_td = true;
		break;
	case COMP_BUFF_OVER:
	case COMP_BABBLE:
		frame->status = -EOVERFLOW;
		skip_td = true;
		break;
A
Alex He 已提交
2072
	case COMP_DEV_ERR:
2073
	case COMP_STALL:
2074
	case COMP_TX_ERR:
2075 2076 2077 2078 2079 2080 2081 2082 2083
		frame->status = -EPROTO;
		skip_td = true;
		break;
	case COMP_STOP:
	case COMP_STOP_INVAL:
		break;
	default:
		frame->status = -1;
		break;
2084 2085
	}

2086 2087 2088
	if (trb_comp_code == COMP_SUCCESS || skip_td) {
		frame->actual_length = frame->length;
		td->urb->actual_length += frame->length;
2089 2090 2091 2092
	} else {
		for (cur_trb = ep_ring->dequeue,
		     cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
		     next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
2093 2094
			if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
			    !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
M
Matt Evans 已提交
2095
				len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
2096
		}
M
Matt Evans 已提交
2097
		len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
2098
			EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2099 2100

		if (trb_comp_code != COMP_STOP_INVAL) {
2101
			frame->actual_length = len;
2102 2103 2104 2105 2106 2107 2108
			td->urb->actual_length += len;
		}
	}

	return finish_td(xhci, td, event_trb, event, ep, status, false);
}

2109 2110 2111 2112 2113 2114 2115 2116 2117
static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
			struct xhci_transfer_event *event,
			struct xhci_virt_ep *ep, int *status)
{
	struct xhci_ring *ep_ring;
	struct urb_priv *urb_priv;
	struct usb_iso_packet_descriptor *frame;
	int idx;

2118
	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2119 2120 2121 2122
	urb_priv = td->urb->hcpriv;
	idx = urb_priv->td_cnt;
	frame = &td->urb->iso_frame_desc[idx];

2123
	/* The transfer is partly done. */
2124 2125 2126 2127 2128 2129 2130
	frame->status = -EXDEV;

	/* calc actual length */
	frame->actual_length = 0;

	/* Update ring dequeue pointer */
	while (ep_ring->dequeue != td->last_trb)
A
Andiry Xu 已提交
2131 2132
		inc_deq(xhci, ep_ring);
	inc_deq(xhci, ep_ring);
2133 2134 2135 2136

	return finish_td(xhci, td, NULL, event, ep, status, true);
}

2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148
/*
 * Process bulk and interrupt tds, update urb status and actual_length.
 */
static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
	union xhci_trb *event_trb, struct xhci_transfer_event *event,
	struct xhci_virt_ep *ep, int *status)
{
	struct xhci_ring *ep_ring;
	union xhci_trb *cur_trb;
	struct xhci_segment *cur_seg;
	u32 trb_comp_code;

M
Matt Evans 已提交
2149 2150
	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2151 2152 2153 2154

	switch (trb_comp_code) {
	case COMP_SUCCESS:
		/* Double check that the HW transferred everything. */
2155
		if (event_trb != td->last_trb ||
2156
		    EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
2157 2158 2159 2160 2161 2162
			xhci_warn(xhci, "WARN Successful completion "
					"on short TX\n");
			if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
				*status = -EREMOTEIO;
			else
				*status = 0;
2163 2164
			if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
				trb_comp_code = COMP_SHORT_TX;
2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178
		} else {
			*status = 0;
		}
		break;
	case COMP_SHORT_TX:
		if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
			*status = -EREMOTEIO;
		else
			*status = 0;
		break;
	default:
		/* Others already handled above */
		break;
	}
2179 2180 2181 2182 2183
	if (trb_comp_code == COMP_SHORT_TX)
		xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
				"%d bytes untransferred\n",
				td->urb->ep->desc.bEndpointAddress,
				td->urb->transfer_buffer_length,
2184
				EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
2185 2186
	/* Fast path - was this the last TRB in the TD for this URB? */
	if (event_trb == td->last_trb) {
2187
		if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
2188 2189
			td->urb->actual_length =
				td->urb->transfer_buffer_length -
2190
				EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2191 2192 2193 2194
			if (td->urb->transfer_buffer_length <
					td->urb->actual_length) {
				xhci_warn(xhci, "HC gave bad length "
						"of %d bytes left\n",
2195
					  EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225
				td->urb->actual_length = 0;
				if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
					*status = -EREMOTEIO;
				else
					*status = 0;
			}
			/* Don't overwrite a previously set error code */
			if (*status == -EINPROGRESS) {
				if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
					*status = -EREMOTEIO;
				else
					*status = 0;
			}
		} else {
			td->urb->actual_length =
				td->urb->transfer_buffer_length;
			/* Ignore a short packet completion if the
			 * untransferred length was zero.
			 */
			if (*status == -EREMOTEIO)
				*status = 0;
		}
	} else {
		/* Slow path - walk the list, starting from the dequeue
		 * pointer, to get the actual length transferred.
		 */
		td->urb->actual_length = 0;
		for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
				cur_trb != event_trb;
				next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
2226 2227
			if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
			    !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
2228
				td->urb->actual_length +=
M
Matt Evans 已提交
2229
					TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
2230 2231 2232 2233 2234 2235
		}
		/* If the ring didn't stop on a Link or No-op TRB, add
		 * in the actual bytes transferred from the Normal TRB
		 */
		if (trb_comp_code != COMP_STOP_INVAL)
			td->urb->actual_length +=
M
Matt Evans 已提交
2236
				TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
2237
				EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2238 2239 2240 2241 2242
	}

	return finish_td(xhci, td, event_trb, event, ep, status, false);
}

2243 2244 2245 2246 2247 2248 2249
/*
 * If this function returns an error condition, it means it got a Transfer
 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
 * At this point, the host controller is probably hosed and should be reset.
 */
static int handle_tx_event(struct xhci_hcd *xhci,
		struct xhci_transfer_event *event)
F
Felipe Balbi 已提交
2250 2251
	__releases(&xhci->lock)
	__acquires(&xhci->lock)
2252 2253
{
	struct xhci_virt_device *xdev;
2254
	struct xhci_virt_ep *ep;
2255
	struct xhci_ring *ep_ring;
2256
	unsigned int slot_id;
2257
	int ep_index;
2258
	struct xhci_td *td = NULL;
2259 2260 2261
	dma_addr_t event_dma;
	struct xhci_segment *event_seg;
	union xhci_trb *event_trb;
2262
	struct urb *urb = NULL;
2263
	int status = -EINPROGRESS;
2264
	struct urb_priv *urb_priv;
2265
	struct xhci_ep_ctx *ep_ctx;
2266
	struct list_head *tmp;
2267
	u32 trb_comp_code;
2268
	int ret = 0;
2269
	int td_num = 0;
2270

M
Matt Evans 已提交
2271
	slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
2272
	xdev = xhci->devs[slot_id];
2273 2274
	if (!xdev) {
		xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
2275
		xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
2276 2277
			 (unsigned long long) xhci_trb_virt_to_dma(
				 xhci->event_ring->deq_seg,
2278 2279 2280 2281 2282 2283 2284
				 xhci->event_ring->dequeue),
			 lower_32_bits(le64_to_cpu(event->buffer)),
			 upper_32_bits(le64_to_cpu(event->buffer)),
			 le32_to_cpu(event->transfer_len),
			 le32_to_cpu(event->flags));
		xhci_dbg(xhci, "Event ring:\n");
		xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
2285 2286 2287 2288
		return -ENODEV;
	}

	/* Endpoint ID is 1 based, our index is zero based */
M
Matt Evans 已提交
2289
	ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2290
	ep = &xdev->eps[ep_index];
M
Matt Evans 已提交
2291
	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2292
	ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
2293
	if (!ep_ring ||
M
Matt Evans 已提交
2294 2295
	    (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
	    EP_STATE_DISABLED) {
2296 2297
		xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
				"or incorrect stream ring\n");
2298
		xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
2299 2300
			 (unsigned long long) xhci_trb_virt_to_dma(
				 xhci->event_ring->deq_seg,
2301 2302 2303 2304 2305 2306 2307
				 xhci->event_ring->dequeue),
			 lower_32_bits(le64_to_cpu(event->buffer)),
			 upper_32_bits(le64_to_cpu(event->buffer)),
			 le32_to_cpu(event->transfer_len),
			 le32_to_cpu(event->flags));
		xhci_dbg(xhci, "Event ring:\n");
		xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
2308 2309 2310
		return -ENODEV;
	}

2311 2312 2313 2314 2315 2316
	/* Count current td numbers if ep->skip is set */
	if (ep->skip) {
		list_for_each(tmp, &ep_ring->td_list)
			td_num++;
	}

M
Matt Evans 已提交
2317 2318
	event_dma = le64_to_cpu(event->buffer);
	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2319
	/* Look for common error cases */
2320
	switch (trb_comp_code) {
S
Sarah Sharp 已提交
2321 2322 2323 2324
	/* Skip codes that require special handling depending on
	 * transfer type
	 */
	case COMP_SUCCESS:
2325
		if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
2326 2327 2328 2329
			break;
		if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
			trb_comp_code = COMP_SHORT_TX;
		else
2330 2331
			xhci_warn_ratelimited(xhci,
					"WARN Successful completion on short TX: needs XHCI_TRUST_TX_LENGTH quirk?\n");
S
Sarah Sharp 已提交
2332 2333
	case COMP_SHORT_TX:
		break;
2334 2335 2336 2337 2338 2339
	case COMP_STOP:
		xhci_dbg(xhci, "Stopped on Transfer TRB\n");
		break;
	case COMP_STOP_INVAL:
		xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
		break;
S
Sarah Sharp 已提交
2340
	case COMP_STALL:
2341
		xhci_dbg(xhci, "Stalled endpoint\n");
2342
		ep->ep_state |= EP_HALTED;
S
Sarah Sharp 已提交
2343 2344 2345 2346 2347 2348
		status = -EPIPE;
		break;
	case COMP_TRB_ERR:
		xhci_warn(xhci, "WARN: TRB error on endpoint\n");
		status = -EILSEQ;
		break;
2349
	case COMP_SPLIT_ERR:
S
Sarah Sharp 已提交
2350
	case COMP_TX_ERR:
2351
		xhci_dbg(xhci, "Transfer error on endpoint\n");
S
Sarah Sharp 已提交
2352 2353
		status = -EPROTO;
		break;
2354
	case COMP_BABBLE:
2355
		xhci_dbg(xhci, "Babble error on endpoint\n");
2356 2357
		status = -EOVERFLOW;
		break;
S
Sarah Sharp 已提交
2358 2359 2360 2361
	case COMP_DB_ERR:
		xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
		status = -ENOSR;
		break;
2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377
	case COMP_BW_OVER:
		xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
		break;
	case COMP_BUFF_OVER:
		xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
		break;
	case COMP_UNDERRUN:
		/*
		 * When the Isoch ring is empty, the xHC will generate
		 * a Ring Overrun Event for IN Isoch endpoint or Ring
		 * Underrun Event for OUT Isoch endpoint.
		 */
		xhci_dbg(xhci, "underrun event on endpoint\n");
		if (!list_empty(&ep_ring->td_list))
			xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
					"still with TDs queued?\n",
M
Matt Evans 已提交
2378 2379
				 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
				 ep_index);
2380 2381 2382 2383 2384 2385
		goto cleanup;
	case COMP_OVERRUN:
		xhci_dbg(xhci, "overrun event on endpoint\n");
		if (!list_empty(&ep_ring->td_list))
			xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
					"still with TDs queued?\n",
M
Matt Evans 已提交
2386 2387
				 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
				 ep_index);
2388
		goto cleanup;
A
Alex He 已提交
2389 2390 2391 2392
	case COMP_DEV_ERR:
		xhci_warn(xhci, "WARN: detect an incompatible device");
		status = -EPROTO;
		break;
2393 2394 2395 2396 2397 2398 2399 2400 2401 2402
	case COMP_MISSED_INT:
		/*
		 * When encounter missed service error, one or more isoc tds
		 * may be missed by xHC.
		 * Set skip flag of the ep_ring; Complete the missed tds as
		 * short transfer when process the ep_ring next time.
		 */
		ep->skip = true;
		xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
		goto cleanup;
S
Sarah Sharp 已提交
2403
	default:
2404
		if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
2405 2406 2407
			status = 0;
			break;
		}
2408 2409 2410 2411 2412
		xhci_warn(xhci, "ERROR Unknown event condition, HC probably "
				"busted\n");
		goto cleanup;
	}

2413 2414 2415 2416 2417
	do {
		/* This TRB should be in the TD at the head of this ring's
		 * TD list.
		 */
		if (list_empty(&ep_ring->td_list)) {
2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432
			/*
			 * A stopped endpoint may generate an extra completion
			 * event if the device was suspended.  Don't print
			 * warnings.
			 */
			if (!(trb_comp_code == COMP_STOP ||
						trb_comp_code == COMP_STOP_INVAL)) {
				xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
						TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
						ep_index);
				xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
						(le32_to_cpu(event->flags) &
						 TRB_TYPE_BITMASK)>>10);
				xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
			}
2433 2434 2435 2436 2437 2438 2439 2440
			if (ep->skip) {
				ep->skip = false;
				xhci_dbg(xhci, "td_list is empty while skip "
						"flag set. Clear skip flag.\n");
			}
			ret = 0;
			goto cleanup;
		}
2441

2442 2443 2444 2445 2446 2447 2448 2449 2450
		/* We've skipped all the TDs on the ep ring when ep->skip set */
		if (ep->skip && td_num == 0) {
			ep->skip = false;
			xhci_dbg(xhci, "All tds on the ep_ring skipped. "
						"Clear skip flag.\n");
			ret = 0;
			goto cleanup;
		}

2451
		td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
2452 2453
		if (ep->skip)
			td_num--;
2454

2455 2456 2457
		/* Is this a TRB in the currently executing TD? */
		event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
				td->last_trb, event_dma);
A
Alex He 已提交
2458 2459 2460 2461 2462 2463 2464 2465 2466

		/*
		 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
		 * is not in the current TD pointed by ep_ring->dequeue because
		 * that the hardware dequeue pointer still at the previous TRB
		 * of the current TD. The previous TRB maybe a Link TD or the
		 * last TRB of the previous TD. The command completion handle
		 * will take care the rest.
		 */
2467 2468
		if (!event_seg && (trb_comp_code == COMP_STOP ||
				   trb_comp_code == COMP_STOP_INVAL)) {
A
Alex He 已提交
2469 2470 2471 2472
			ret = 0;
			goto cleanup;
		}

2473 2474 2475
		if (!event_seg) {
			if (!ep->skip ||
			    !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
2476 2477 2478 2479
				/* Some host controllers give a spurious
				 * successful event after a short transfer.
				 * Ignore it.
				 */
2480
				if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
2481 2482 2483 2484 2485
						ep_ring->last_td_was_short) {
					ep_ring->last_td_was_short = false;
					ret = 0;
					goto cleanup;
				}
2486 2487 2488 2489 2490 2491 2492 2493 2494 2495
				/* HC is busted, give up! */
				xhci_err(xhci,
					"ERROR Transfer event TRB DMA ptr not "
					"part of current TD\n");
				return -ESHUTDOWN;
			}

			ret = skip_isoc_td(xhci, td, event, ep, &status);
			goto cleanup;
		}
2496 2497 2498 2499
		if (trb_comp_code == COMP_SHORT_TX)
			ep_ring->last_td_was_short = true;
		else
			ep_ring->last_td_was_short = false;
2500 2501

		if (ep->skip) {
2502 2503 2504
			xhci_dbg(xhci, "Found td. Clear skip flag.\n");
			ep->skip = false;
		}
2505

2506 2507 2508 2509 2510 2511 2512 2513
		event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
						sizeof(*event_trb)];
		/*
		 * No-op TRB should not trigger interrupts.
		 * If event_trb is a no-op TRB, it means the
		 * corresponding TD has been cancelled. Just ignore
		 * the TD.
		 */
2514
		if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) {
2515 2516 2517
			xhci_dbg(xhci,
				 "event_trb is a no-op TRB. Skip it\n");
			goto cleanup;
2518
		}
2519

2520 2521
		/* Now update the urb's actual_length and give back to
		 * the core
2522
		 */
2523 2524 2525
		if (usb_endpoint_xfer_control(&td->urb->ep->desc))
			ret = process_ctrl_td(xhci, td, event_trb, event, ep,
						 &status);
2526 2527 2528
		else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
			ret = process_isoc_td(xhci, td, event_trb, event, ep,
						 &status);
2529 2530 2531 2532 2533 2534 2535 2536 2537 2538
		else
			ret = process_bulk_intr_td(xhci, td, event_trb, event,
						 ep, &status);

cleanup:
		/*
		 * Do not update event ring dequeue pointer if ep->skip is set.
		 * Will roll back to continue process missed tds.
		 */
		if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
A
Andiry Xu 已提交
2539
			inc_deq(xhci, xhci->event_ring);
2540 2541 2542 2543
		}

		if (ret) {
			urb = td->urb;
2544
			urb_priv = urb->hcpriv;
2545 2546 2547 2548 2549 2550 2551 2552
			/* Leave the TD around for the reset endpoint function
			 * to use(but only if it's not a control endpoint,
			 * since we already queued the Set TR dequeue pointer
			 * command for stalled control endpoints).
			 */
			if (usb_endpoint_xfer_control(&urb->ep->desc) ||
				(trb_comp_code != COMP_STALL &&
					trb_comp_code != COMP_BABBLE))
2553
				xhci_urb_free_priv(xhci, urb_priv);
2554 2555
			else
				kfree(urb_priv);
2556

2557
			usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
2558 2559 2560
			if ((urb->actual_length != urb->transfer_buffer_length &&
						(urb->transfer_flags &
						 URB_SHORT_NOT_OK)) ||
2561 2562
					(status != 0 &&
					 !usb_endpoint_xfer_isoc(&urb->ep->desc)))
2563
				xhci_dbg(xhci, "Giveback URB %p, len = %d, "
2564
						"expected = %d, status = %d\n",
2565 2566 2567
						urb, urb->actual_length,
						urb->transfer_buffer_length,
						status);
2568
			spin_unlock(&xhci->lock);
2569 2570 2571 2572 2573
			/* EHCI, UHCI, and OHCI always unconditionally set the
			 * urb->status of an isochronous endpoint to 0.
			 */
			if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
				status = 0;
2574
			usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585
			spin_lock(&xhci->lock);
		}

	/*
	 * If ep->skip is set, it means there are missed tds on the
	 * endpoint ring need to take care of.
	 * Process them as short transfer until reach the td pointed by
	 * the event.
	 */
	} while (ep->skip && trb_comp_code != COMP_MISSED_INT);

2586 2587 2588
	return 0;
}

S
Sarah Sharp 已提交
2589 2590 2591
/*
 * This function handles all OS-owned events on the event ring.  It may drop
 * xhci->lock between event processing (e.g. to pass up port status changes).
2592 2593
 * Returns >0 for "possibly more events to process" (caller should call again),
 * otherwise 0 if done.  In future, <0 returns should indicate error code.
S
Sarah Sharp 已提交
2594
 */
2595
static int xhci_handle_event(struct xhci_hcd *xhci)
2596 2597
{
	union xhci_trb *event;
S
Sarah Sharp 已提交
2598
	int update_ptrs = 1;
2599
	int ret;
2600 2601 2602

	if (!xhci->event_ring || !xhci->event_ring->dequeue) {
		xhci->error_bitmask |= 1 << 1;
2603
		return 0;
2604 2605 2606 2607
	}

	event = xhci->event_ring->dequeue;
	/* Does the HC or OS own the TRB? */
M
Matt Evans 已提交
2608 2609
	if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
	    xhci->event_ring->cycle_state) {
2610
		xhci->error_bitmask |= 1 << 2;
2611
		return 0;
2612 2613
	}

2614 2615 2616 2617 2618
	/*
	 * Barrier between reading the TRB_CYCLE (valid) flag above and any
	 * speculative reads of the event's flags/data below.
	 */
	rmb();
S
Sarah Sharp 已提交
2619
	/* FIXME: Handle more event types. */
M
Matt Evans 已提交
2620
	switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
2621 2622 2623
	case TRB_TYPE(TRB_COMPLETION):
		handle_cmd_completion(xhci, &event->event_cmd);
		break;
S
Sarah Sharp 已提交
2624 2625 2626 2627
	case TRB_TYPE(TRB_PORT_STATUS):
		handle_port_status(xhci, event);
		update_ptrs = 0;
		break;
2628 2629 2630 2631 2632 2633 2634
	case TRB_TYPE(TRB_TRANSFER):
		ret = handle_tx_event(xhci, &event->trans_event);
		if (ret < 0)
			xhci->error_bitmask |= 1 << 9;
		else
			update_ptrs = 0;
		break;
2635 2636 2637
	case TRB_TYPE(TRB_DEV_NOTE):
		handle_device_notification(xhci, event);
		break;
2638
	default:
M
Matt Evans 已提交
2639 2640
		if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
		    TRB_TYPE(48))
2641 2642 2643
			handle_vendor_event(xhci, event);
		else
			xhci->error_bitmask |= 1 << 3;
2644
	}
2645 2646 2647 2648 2649 2650
	/* Any of the above functions may drop and re-acquire the lock, so check
	 * to make sure a watchdog timer didn't mark the host as non-responsive.
	 */
	if (xhci->xhc_state & XHCI_STATE_DYING) {
		xhci_dbg(xhci, "xHCI host dying, returning from "
				"event handler.\n");
2651
		return 0;
2652
	}
2653

2654 2655
	if (update_ptrs)
		/* Update SW event ring dequeue pointer */
A
Andiry Xu 已提交
2656
		inc_deq(xhci, xhci->event_ring);
2657

2658 2659 2660 2661
	/* Are there more items on the event ring?  Caller will call us again to
	 * check.
	 */
	return 1;
2662
}
2663 2664 2665 2666 2667 2668 2669 2670 2671

/*
 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
 * we might get bad data out of the event ring.  Section 4.10.2.7 has a list of
 * indicators of an event TRB error, but we check the status *first* to be safe.
 */
irqreturn_t xhci_irq(struct usb_hcd *hcd)
{
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
2672
	u32 status;
2673
	u64 temp_64;
2674 2675
	union xhci_trb *event_ring_deq;
	dma_addr_t deq;
2676 2677 2678

	spin_lock(&xhci->lock);
	/* Check if the xHC generated the interrupt, or the irq is shared */
2679
	status = readl(&xhci->op_regs->status);
2680
	if (status == 0xffffffff)
2681 2682
		goto hw_died;

2683
	if (!(status & STS_EINT)) {
2684 2685 2686
		spin_unlock(&xhci->lock);
		return IRQ_NONE;
	}
2687
	if (status & STS_FATAL) {
2688 2689 2690 2691 2692 2693 2694
		xhci_warn(xhci, "WARNING: Host System Error\n");
		xhci_halt(xhci);
hw_died:
		spin_unlock(&xhci->lock);
		return -ESHUTDOWN;
	}

2695 2696 2697 2698 2699
	/*
	 * Clear the op reg interrupt status first,
	 * so we can receive interrupts from other MSI-X interrupters.
	 * Write 1 to clear the interrupt status.
	 */
2700
	status |= STS_EINT;
2701
	writel(status, &xhci->op_regs->status);
2702 2703 2704
	/* FIXME when MSI-X is supported and there are multiple vectors */
	/* Clear the MSI-X event interrupt status */

2705
	if (hcd->irq) {
2706 2707
		u32 irq_pending;
		/* Acknowledge the PCI interrupt */
2708
		irq_pending = readl(&xhci->ir_set->irq_pending);
2709
		irq_pending |= IMAN_IP;
2710
		writel(irq_pending, &xhci->ir_set->irq_pending);
2711
	}
2712

2713
	if (xhci->xhc_state & XHCI_STATE_DYING) {
2714 2715
		xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
				"Shouldn't IRQs be disabled?\n");
2716 2717
		/* Clear the event handler busy flag (RW1C);
		 * the event ring should be empty.
2718
		 */
2719
		temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2720 2721
		xhci_write_64(xhci, temp_64 | ERST_EHB,
				&xhci->ir_set->erst_dequeue);
2722 2723 2724 2725 2726 2727 2728 2729 2730
		spin_unlock(&xhci->lock);

		return IRQ_HANDLED;
	}

	event_ring_deq = xhci->event_ring->dequeue;
	/* FIXME this should be a delayed service routine
	 * that clears the EHB.
	 */
2731
	while (xhci_handle_event(xhci) > 0) {}
2732

2733
	temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747
	/* If necessary, update the HW's version of the event ring deq ptr. */
	if (event_ring_deq != xhci->event_ring->dequeue) {
		deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
				xhci->event_ring->dequeue);
		if (deq == 0)
			xhci_warn(xhci, "WARN something wrong with SW event "
					"ring dequeue ptr.\n");
		/* Update HC event ring dequeue pointer */
		temp_64 &= ERST_PTR_MASK;
		temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
	}

	/* Clear the event handler busy flag (RW1C); event ring is empty. */
	temp_64 |= ERST_EHB;
2748
	xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
2749

2750 2751 2752 2753 2754
	spin_unlock(&xhci->lock);

	return IRQ_HANDLED;
}

2755
irqreturn_t xhci_msi_irq(int irq, void *hcd)
2756
{
A
Alan Stern 已提交
2757
	return xhci_irq(hcd);
2758
}
2759

2760 2761
/****		Endpoint Ring Operations	****/

2762 2763 2764
/*
 * Generic function for queueing a TRB on a ring.
 * The caller must have checked to make sure there's room on the ring.
2765 2766 2767
 *
 * @more_trbs_coming:	Will you enqueue more TRBs before calling
 *			prepare_transfer()?
2768 2769
 */
static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
A
Andiry Xu 已提交
2770
		bool more_trbs_coming,
2771 2772 2773 2774 2775
		u32 field1, u32 field2, u32 field3, u32 field4)
{
	struct xhci_generic_trb *trb;

	trb = &ring->enqueue->generic;
M
Matt Evans 已提交
2776 2777 2778 2779
	trb->field[0] = cpu_to_le32(field1);
	trb->field[1] = cpu_to_le32(field2);
	trb->field[2] = cpu_to_le32(field3);
	trb->field[3] = cpu_to_le32(field4);
A
Andiry Xu 已提交
2780
	inc_enq(xhci, ring, more_trbs_coming);
2781 2782
}

2783 2784 2785 2786 2787
/*
 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
 * FIXME allocate segments if the ring is full.
 */
static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
A
Andiry Xu 已提交
2788
		u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
2789
{
A
Andiry Xu 已提交
2790 2791
	unsigned int num_trbs_needed;

2792 2793 2794 2795 2796 2797 2798 2799 2800 2801
	/* Make sure the endpoint has been added to xHC schedule */
	switch (ep_state) {
	case EP_STATE_DISABLED:
		/*
		 * USB core changed config/interfaces without notifying us,
		 * or hardware is reporting the wrong state.
		 */
		xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
		return -ENOENT;
	case EP_STATE_ERROR:
2802
		xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
2803 2804 2805
		/* FIXME event handling code for error needs to clear it */
		/* XXX not sure if this should be -ENOENT or not */
		return -EINVAL;
2806 2807
	case EP_STATE_HALTED:
		xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818
	case EP_STATE_STOPPED:
	case EP_STATE_RUNNING:
		break;
	default:
		xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
		/*
		 * FIXME issue Configure Endpoint command to try to get the HC
		 * back into a known state.
		 */
		return -EINVAL;
	}
A
Andiry Xu 已提交
2819 2820

	while (1) {
2821 2822
		if (room_on_ring(xhci, ep_ring, num_trbs))
			break;
A
Andiry Xu 已提交
2823 2824 2825 2826 2827 2828

		if (ep_ring == xhci->cmd_ring) {
			xhci_err(xhci, "Do not support expand command ring\n");
			return -ENOMEM;
		}

2829 2830
		xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
				"ERROR no room on ep ring, try ring expansion");
A
Andiry Xu 已提交
2831 2832 2833 2834 2835 2836
		num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
		if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
					mem_flags)) {
			xhci_err(xhci, "Ring expansion failed\n");
			return -ENOMEM;
		}
2837
	}
2838 2839 2840 2841 2842 2843 2844 2845

	if (enqueue_is_link_trb(ep_ring)) {
		struct xhci_ring *ring = ep_ring;
		union xhci_trb *next;

		next = ring->enqueue;

		while (last_trb(xhci, ring, ring->enq_seg, next)) {
2846 2847
			/* If we're not dealing with 0.95 hardware or isoc rings
			 * on AMD 0.96 host, clear the chain bit.
2848
			 */
A
Andiry Xu 已提交
2849 2850 2851
			if (!xhci_link_trb_quirk(xhci) &&
					!(ring->type == TYPE_ISOC &&
					 (xhci->quirks & XHCI_AMD_0x96_HOST)))
M
Matt Evans 已提交
2852
				next->link.control &= cpu_to_le32(~TRB_CHAIN);
2853
			else
M
Matt Evans 已提交
2854
				next->link.control |= cpu_to_le32(TRB_CHAIN);
2855 2856

			wmb();
2857
			next->link.control ^= cpu_to_le32(TRB_CYCLE);
2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868

			/* Toggle the cycle bit after the last ring segment. */
			if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
				ring->cycle_state = (ring->cycle_state ? 0 : 1);
			}
			ring->enq_seg = ring->enq_seg->next;
			ring->enqueue = ring->enq_seg->trbs;
			next = ring->enqueue;
		}
	}

2869 2870 2871
	return 0;
}

2872
static int prepare_transfer(struct xhci_hcd *xhci,
2873 2874
		struct xhci_virt_device *xdev,
		unsigned int ep_index,
2875
		unsigned int stream_id,
2876 2877
		unsigned int num_trbs,
		struct urb *urb,
2878
		unsigned int td_index,
2879 2880 2881
		gfp_t mem_flags)
{
	int ret;
2882 2883
	struct urb_priv *urb_priv;
	struct xhci_td	*td;
2884
	struct xhci_ring *ep_ring;
2885
	struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
2886 2887 2888 2889 2890 2891 2892 2893 2894

	ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
	if (!ep_ring) {
		xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
				stream_id);
		return -EINVAL;
	}

	ret = prepare_ring(xhci, ep_ring,
M
Matt Evans 已提交
2895
			   le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
A
Andiry Xu 已提交
2896
			   num_trbs, mem_flags);
2897 2898 2899
	if (ret)
		return ret;

2900 2901 2902 2903 2904 2905 2906
	urb_priv = urb->hcpriv;
	td = urb_priv->td[td_index];

	INIT_LIST_HEAD(&td->td_list);
	INIT_LIST_HEAD(&td->cancelled_td_list);

	if (td_index == 0) {
2907
		ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
2908
		if (unlikely(ret))
2909
			return ret;
2910 2911
	}

2912
	td->urb = urb;
2913
	/* Add this TD to the tail of the endpoint ring's TD list */
2914 2915 2916 2917 2918
	list_add_tail(&td->td_list, &ep_ring->td_list);
	td->start_seg = ep_ring->enq_seg;
	td->first_trb = ep_ring->enqueue;

	urb_priv->td[td_index] = td;
2919 2920 2921 2922

	return 0;
}

2923
static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
2924 2925 2926 2927 2928
{
	int num_sgs, num_trbs, running_total, temp, i;
	struct scatterlist *sg;

	sg = NULL;
2929
	num_sgs = urb->num_mapped_sgs;
2930 2931 2932
	temp = urb->transfer_buffer_length;

	num_trbs = 0;
2933
	for_each_sg(urb->sg, sg, num_sgs, i) {
2934 2935 2936 2937
		unsigned int len = sg_dma_len(sg);

		/* Scatter gather list entries may cross 64KB boundaries */
		running_total = TRB_MAX_BUFF_SIZE -
2938
			(sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1));
2939
		running_total &= TRB_MAX_BUFF_SIZE - 1;
2940 2941 2942 2943
		if (running_total != 0)
			num_trbs++;

		/* How many more 64KB chunks to transfer, how many more TRBs? */
2944
		while (running_total < sg_dma_len(sg) && running_total < temp) {
2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955
			num_trbs++;
			running_total += TRB_MAX_BUFF_SIZE;
		}
		len = min_t(int, len, temp);
		temp -= len;
		if (temp == 0)
			break;
	}
	return num_trbs;
}

2956
static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
2957 2958
{
	if (num_trbs != 0)
2959
		dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
2960 2961 2962
				"TRBs, %d left\n", __func__,
				urb->ep->desc.bEndpointAddress, num_trbs);
	if (running_total != urb->transfer_buffer_length)
2963
		dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
2964 2965 2966 2967 2968 2969 2970 2971
				"queued %#x (%d), asked for %#x (%d)\n",
				__func__,
				urb->ep->desc.bEndpointAddress,
				running_total, running_total,
				urb->transfer_buffer_length,
				urb->transfer_buffer_length);
}

2972
static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
2973
		unsigned int ep_index, unsigned int stream_id, int start_cycle,
2974
		struct xhci_generic_trb *start_trb)
2975 2976 2977 2978 2979 2980
{
	/*
	 * Pass all the TRBs to the hardware at once and make sure this write
	 * isn't reordered.
	 */
	wmb();
2981
	if (start_cycle)
M
Matt Evans 已提交
2982
		start_trb->field[3] |= cpu_to_le32(start_cycle);
2983
	else
M
Matt Evans 已提交
2984
		start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
2985
	xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
2986 2987
}

2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001
/*
 * xHCI uses normal TRBs for both bulk and interrupt.  When the interrupt
 * endpoint is to be serviced, the xHC will consume (at most) one TD.  A TD
 * (comprised of sg list entries) can take several service intervals to
 * transmit.
 */
int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
		struct urb *urb, int slot_id, unsigned int ep_index)
{
	struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
			xhci->devs[slot_id]->out_ctx, ep_index);
	int xhci_interval;
	int ep_interval;

M
Matt Evans 已提交
3002
	xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
3003 3004 3005 3006 3007 3008 3009 3010 3011
	ep_interval = urb->interval;
	/* Convert to microframes */
	if (urb->dev->speed == USB_SPEED_LOW ||
			urb->dev->speed == USB_SPEED_FULL)
		ep_interval *= 8;
	/* FIXME change this to a warning and a suggestion to use the new API
	 * to set the polling interval (once the API is added).
	 */
	if (xhci_interval != ep_interval) {
3012 3013 3014 3015
		dev_dbg_ratelimited(&urb->dev->dev,
				"Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
				ep_interval, ep_interval == 1 ? "" : "s",
				xhci_interval, xhci_interval == 1 ? "" : "s");
3016 3017 3018 3019 3020 3021
		urb->interval = xhci_interval;
		/* Convert back to frames for LS/FS devices */
		if (urb->dev->speed == USB_SPEED_LOW ||
				urb->dev->speed == USB_SPEED_FULL)
			urb->interval /= 8;
	}
3022
	return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
3023 3024
}

3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039
/*
 * The TD size is the number of bytes remaining in the TD (including this TRB),
 * right shifted by 10.
 * It must fit in bits 21:17, so it can't be bigger than 31.
 */
static u32 xhci_td_remainder(unsigned int remainder)
{
	u32 max = (1 << (21 - 17 + 1)) - 1;

	if ((remainder >> 10) >= max)
		return max << 17;
	else
		return (remainder >> 10) << 17;
}

3040
/*
3041 3042
 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
 * packets remaining in the TD (*not* including this TRB).
3043 3044
 *
 * Total TD packet count = total_packet_count =
3045
 *     DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
3046 3047 3048 3049 3050 3051 3052
 *
 * Packets transferred up to and including this TRB = packets_transferred =
 *     rounddown(total bytes transferred including this TRB / wMaxPacketSize)
 *
 * TD size = total_packet_count - packets_transferred
 *
 * It must fit in bits 21:17, so it can't be bigger than 31.
3053
 * The last TRB in a TD must have the TD size set to zero.
3054 3055
 */
static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len,
3056 3057
		unsigned int total_packet_count, struct urb *urb,
		unsigned int num_trbs_left)
3058 3059 3060
{
	int packets_transferred;

3061
	/* One TRB with a zero-length data packet. */
3062
	if (num_trbs_left == 0 || (running_total == 0 && trb_buff_len == 0))
3063 3064
		return 0;

3065 3066 3067 3068
	/* All the TRB queueing functions don't count the current TRB in
	 * running_total.
	 */
	packets_transferred = (running_total + trb_buff_len) /
3069
		GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
3070

3071 3072 3073
	if ((total_packet_count - packets_transferred) > 31)
		return 31 << 17;
	return (total_packet_count - packets_transferred) << 17;
3074 3075
}

3076
static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3077 3078 3079 3080
		struct urb *urb, int slot_id, unsigned int ep_index)
{
	struct xhci_ring *ep_ring;
	unsigned int num_trbs;
3081
	struct urb_priv *urb_priv;
3082 3083 3084 3085
	struct xhci_td *td;
	struct scatterlist *sg;
	int num_sgs;
	int trb_buff_len, this_sg_len, running_total;
3086
	unsigned int total_packet_count;
3087 3088
	bool first_trb;
	u64 addr;
3089
	bool more_trbs_coming;
3090 3091 3092 3093

	struct xhci_generic_trb *start_trb;
	int start_cycle;

3094 3095 3096 3097
	ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
	if (!ep_ring)
		return -EINVAL;

3098
	num_trbs = count_sg_trbs_needed(xhci, urb);
3099
	num_sgs = urb->num_mapped_sgs;
3100
	total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
3101
			usb_endpoint_maxp(&urb->ep->desc));
3102

3103
	trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
3104
			ep_index, urb->stream_id,
A
Andiry Xu 已提交
3105
			num_trbs, urb, 0, mem_flags);
3106 3107
	if (trb_buff_len < 0)
		return trb_buff_len;
3108 3109 3110 3111

	urb_priv = urb->hcpriv;
	td = urb_priv->td[0];

3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129
	/*
	 * Don't give the first TRB to the hardware (by toggling the cycle bit)
	 * until we've finished creating all the other TRBs.  The ring's cycle
	 * state may change as we enqueue the other TRBs, so save it too.
	 */
	start_trb = &ep_ring->enqueue->generic;
	start_cycle = ep_ring->cycle_state;

	running_total = 0;
	/*
	 * How much data is in the first TRB?
	 *
	 * There are three forces at work for TRB buffer pointers and lengths:
	 * 1. We don't want to walk off the end of this sg-list entry buffer.
	 * 2. The transfer length that the driver requested may be smaller than
	 *    the amount of memory allocated for this scatter-gather list.
	 * 3. TRBs buffers can't cross 64KB boundaries.
	 */
3130
	sg = urb->sg;
3131 3132
	addr = (u64) sg_dma_address(sg);
	this_sg_len = sg_dma_len(sg);
3133
	trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
3134 3135 3136 3137 3138 3139 3140 3141
	trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
	if (trb_buff_len > urb->transfer_buffer_length)
		trb_buff_len = urb->transfer_buffer_length;

	first_trb = true;
	/* Queue the first TRB, even if it's zero-length */
	do {
		u32 field = 0;
3142
		u32 length_field = 0;
3143
		u32 remainder = 0;
3144 3145

		/* Don't change the cycle bit of the first TRB until later */
3146
		if (first_trb) {
3147
			first_trb = false;
3148 3149 3150
			if (start_cycle == 0)
				field |= 0x1;
		} else
3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162
			field |= ep_ring->cycle_state;

		/* Chain all the TRBs together; clear the chain bit in the last
		 * TRB to indicate it's the last TRB in the chain.
		 */
		if (num_trbs > 1) {
			field |= TRB_CHAIN;
		} else {
			/* FIXME - add check for ZERO_PACKET flag before this */
			td->last_trb = ep_ring->enqueue;
			field |= TRB_IOC;
		}
3163 3164 3165 3166 3167

		/* Only set interrupt on short packet for IN endpoints */
		if (usb_urb_dir_in(urb))
			field |= TRB_ISP;

3168
		if (TRB_MAX_BUFF_SIZE -
3169
				(addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) {
3170 3171 3172 3173 3174
			xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
			xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
					(unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
					(unsigned int) addr + trb_buff_len);
		}
3175 3176 3177 3178 3179 3180 3181 3182

		/* Set the TRB length, TD size, and interrupter fields. */
		if (xhci->hci_version < 0x100) {
			remainder = xhci_td_remainder(
					urb->transfer_buffer_length -
					running_total);
		} else {
			remainder = xhci_v1_0_td_remainder(running_total,
3183 3184
					trb_buff_len, total_packet_count, urb,
					num_trbs - 1);
3185
		}
3186
		length_field = TRB_LEN(trb_buff_len) |
3187
			remainder |
3188
			TRB_INTR_TARGET(0);
3189

3190 3191 3192 3193
		if (num_trbs > 1)
			more_trbs_coming = true;
		else
			more_trbs_coming = false;
A
Andiry Xu 已提交
3194
		queue_trb(xhci, ep_ring, more_trbs_coming,
3195 3196
				lower_32_bits(addr),
				upper_32_bits(addr),
3197
				length_field,
3198
				field | TRB_TYPE(TRB_NORMAL));
3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217
		--num_trbs;
		running_total += trb_buff_len;

		/* Calculate length for next transfer --
		 * Are we done queueing all the TRBs for this sg entry?
		 */
		this_sg_len -= trb_buff_len;
		if (this_sg_len == 0) {
			--num_sgs;
			if (num_sgs == 0)
				break;
			sg = sg_next(sg);
			addr = (u64) sg_dma_address(sg);
			this_sg_len = sg_dma_len(sg);
		} else {
			addr += trb_buff_len;
		}

		trb_buff_len = TRB_MAX_BUFF_SIZE -
3218
			(addr & (TRB_MAX_BUFF_SIZE - 1));
3219 3220 3221 3222 3223 3224 3225
		trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
		if (running_total + trb_buff_len > urb->transfer_buffer_length)
			trb_buff_len =
				urb->transfer_buffer_length - running_total;
	} while (running_total < urb->transfer_buffer_length);

	check_trb_math(urb, num_trbs, running_total);
3226
	giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3227
			start_cycle, start_trb);
3228 3229 3230
	return 0;
}

S
Sarah Sharp 已提交
3231
/* This is very similar to what ehci-q.c qtd_fill() does */
3232
int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
S
Sarah Sharp 已提交
3233 3234 3235
		struct urb *urb, int slot_id, unsigned int ep_index)
{
	struct xhci_ring *ep_ring;
3236
	struct urb_priv *urb_priv;
S
Sarah Sharp 已提交
3237 3238 3239 3240
	struct xhci_td *td;
	int num_trbs;
	struct xhci_generic_trb *start_trb;
	bool first_trb;
3241
	bool more_trbs_coming;
S
Sarah Sharp 已提交
3242
	int start_cycle;
3243
	u32 field, length_field;
S
Sarah Sharp 已提交
3244 3245

	int running_total, trb_buff_len, ret;
3246
	unsigned int total_packet_count;
S
Sarah Sharp 已提交
3247 3248
	u64 addr;

3249
	if (urb->num_sgs)
3250 3251
		return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);

3252 3253 3254
	ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
	if (!ep_ring)
		return -EINVAL;
S
Sarah Sharp 已提交
3255 3256 3257 3258

	num_trbs = 0;
	/* How much data is (potentially) left before the 64KB boundary? */
	running_total = TRB_MAX_BUFF_SIZE -
3259
		(urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
3260
	running_total &= TRB_MAX_BUFF_SIZE - 1;
S
Sarah Sharp 已提交
3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273

	/* If there's some data on this 64KB chunk, or we have to send a
	 * zero-length transfer, we need at least one TRB
	 */
	if (running_total != 0 || urb->transfer_buffer_length == 0)
		num_trbs++;
	/* How many more 64KB chunks to transfer, how many more TRBs? */
	while (running_total < urb->transfer_buffer_length) {
		num_trbs++;
		running_total += TRB_MAX_BUFF_SIZE;
	}
	/* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */

3274 3275
	ret = prepare_transfer(xhci, xhci->devs[slot_id],
			ep_index, urb->stream_id,
A
Andiry Xu 已提交
3276
			num_trbs, urb, 0, mem_flags);
S
Sarah Sharp 已提交
3277 3278 3279
	if (ret < 0)
		return ret;

3280 3281 3282
	urb_priv = urb->hcpriv;
	td = urb_priv->td[0];

S
Sarah Sharp 已提交
3283 3284 3285 3286 3287 3288 3289 3290 3291
	/*
	 * Don't give the first TRB to the hardware (by toggling the cycle bit)
	 * until we've finished creating all the other TRBs.  The ring's cycle
	 * state may change as we enqueue the other TRBs, so save it too.
	 */
	start_trb = &ep_ring->enqueue->generic;
	start_cycle = ep_ring->cycle_state;

	running_total = 0;
3292
	total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
3293
			usb_endpoint_maxp(&urb->ep->desc));
S
Sarah Sharp 已提交
3294 3295 3296
	/* How much data is in the first TRB? */
	addr = (u64) urb->transfer_dma;
	trb_buff_len = TRB_MAX_BUFF_SIZE -
3297 3298
		(urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
	if (trb_buff_len > urb->transfer_buffer_length)
S
Sarah Sharp 已提交
3299 3300 3301 3302 3303 3304
		trb_buff_len = urb->transfer_buffer_length;

	first_trb = true;

	/* Queue the first TRB, even if it's zero-length */
	do {
3305
		u32 remainder = 0;
S
Sarah Sharp 已提交
3306 3307 3308
		field = 0;

		/* Don't change the cycle bit of the first TRB until later */
3309
		if (first_trb) {
S
Sarah Sharp 已提交
3310
			first_trb = false;
3311 3312 3313
			if (start_cycle == 0)
				field |= 0x1;
		} else
S
Sarah Sharp 已提交
3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325
			field |= ep_ring->cycle_state;

		/* Chain all the TRBs together; clear the chain bit in the last
		 * TRB to indicate it's the last TRB in the chain.
		 */
		if (num_trbs > 1) {
			field |= TRB_CHAIN;
		} else {
			/* FIXME - add check for ZERO_PACKET flag before this */
			td->last_trb = ep_ring->enqueue;
			field |= TRB_IOC;
		}
3326 3327 3328 3329 3330

		/* Only set interrupt on short packet for IN endpoints */
		if (usb_urb_dir_in(urb))
			field |= TRB_ISP;

3331 3332 3333 3334 3335 3336 3337
		/* Set the TRB length, TD size, and interrupter fields. */
		if (xhci->hci_version < 0x100) {
			remainder = xhci_td_remainder(
					urb->transfer_buffer_length -
					running_total);
		} else {
			remainder = xhci_v1_0_td_remainder(running_total,
3338 3339
					trb_buff_len, total_packet_count, urb,
					num_trbs - 1);
3340
		}
3341
		length_field = TRB_LEN(trb_buff_len) |
3342
			remainder |
3343
			TRB_INTR_TARGET(0);
3344

3345 3346 3347 3348
		if (num_trbs > 1)
			more_trbs_coming = true;
		else
			more_trbs_coming = false;
A
Andiry Xu 已提交
3349
		queue_trb(xhci, ep_ring, more_trbs_coming,
3350 3351
				lower_32_bits(addr),
				upper_32_bits(addr),
3352
				length_field,
3353
				field | TRB_TYPE(TRB_NORMAL));
S
Sarah Sharp 已提交
3354 3355 3356 3357 3358 3359 3360 3361 3362 3363
		--num_trbs;
		running_total += trb_buff_len;

		/* Calculate length for next transfer */
		addr += trb_buff_len;
		trb_buff_len = urb->transfer_buffer_length - running_total;
		if (trb_buff_len > TRB_MAX_BUFF_SIZE)
			trb_buff_len = TRB_MAX_BUFF_SIZE;
	} while (running_total < urb->transfer_buffer_length);

3364
	check_trb_math(urb, num_trbs, running_total);
3365
	giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3366
			start_cycle, start_trb);
S
Sarah Sharp 已提交
3367 3368 3369
	return 0;
}

3370
/* Caller must have locked xhci->lock */
3371
int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3372 3373 3374 3375 3376 3377 3378 3379
		struct urb *urb, int slot_id, unsigned int ep_index)
{
	struct xhci_ring *ep_ring;
	int num_trbs;
	int ret;
	struct usb_ctrlrequest *setup;
	struct xhci_generic_trb *start_trb;
	int start_cycle;
3380
	u32 field, length_field;
3381
	struct urb_priv *urb_priv;
3382 3383
	struct xhci_td *td;

3384 3385 3386
	ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
	if (!ep_ring)
		return -EINVAL;
3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403

	/*
	 * Need to copy setup packet into setup TRB, so we can't use the setup
	 * DMA address.
	 */
	if (!urb->setup_packet)
		return -EINVAL;

	/* 1 TRB for setup, 1 for status */
	num_trbs = 2;
	/*
	 * Don't need to check if we need additional event data and normal TRBs,
	 * since data in control transfers will never get bigger than 16MB
	 * XXX: can we get a buffer that crosses 64KB boundaries?
	 */
	if (urb->transfer_buffer_length > 0)
		num_trbs++;
3404 3405
	ret = prepare_transfer(xhci, xhci->devs[slot_id],
			ep_index, urb->stream_id,
A
Andiry Xu 已提交
3406
			num_trbs, urb, 0, mem_flags);
3407 3408 3409
	if (ret < 0)
		return ret;

3410 3411 3412
	urb_priv = urb->hcpriv;
	td = urb_priv->td[0];

3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423
	/*
	 * Don't give the first TRB to the hardware (by toggling the cycle bit)
	 * until we've finished creating all the other TRBs.  The ring's cycle
	 * state may change as we enqueue the other TRBs, so save it too.
	 */
	start_trb = &ep_ring->enqueue->generic;
	start_cycle = ep_ring->cycle_state;

	/* Queue setup TRB - see section 6.4.1.2.1 */
	/* FIXME better way to translate setup_packet into two u32 fields? */
	setup = (struct usb_ctrlrequest *) urb->setup_packet;
3424 3425 3426 3427
	field = 0;
	field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
	if (start_cycle == 0)
		field |= 0x1;
3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438

	/* xHCI 1.0 6.4.1.2.1: Transfer Type field */
	if (xhci->hci_version == 0x100) {
		if (urb->transfer_buffer_length > 0) {
			if (setup->bRequestType & USB_DIR_IN)
				field |= TRB_TX_TYPE(TRB_DATA_IN);
			else
				field |= TRB_TX_TYPE(TRB_DATA_OUT);
		}
	}

A
Andiry Xu 已提交
3439
	queue_trb(xhci, ep_ring, true,
M
Matt Evans 已提交
3440 3441 3442 3443 3444
		  setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
		  le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
		  TRB_LEN(8) | TRB_INTR_TARGET(0),
		  /* Immediate data in pointer */
		  field);
3445 3446

	/* If there's data, queue data TRBs */
3447 3448 3449 3450 3451 3452
	/* Only set interrupt on short packet for IN endpoints */
	if (usb_urb_dir_in(urb))
		field = TRB_ISP | TRB_TYPE(TRB_DATA);
	else
		field = TRB_TYPE(TRB_DATA);

3453
	length_field = TRB_LEN(urb->transfer_buffer_length) |
3454
		xhci_td_remainder(urb->transfer_buffer_length) |
3455
		TRB_INTR_TARGET(0);
3456 3457 3458
	if (urb->transfer_buffer_length > 0) {
		if (setup->bRequestType & USB_DIR_IN)
			field |= TRB_DIR_IN;
A
Andiry Xu 已提交
3459
		queue_trb(xhci, ep_ring, true,
3460 3461
				lower_32_bits(urb->transfer_dma),
				upper_32_bits(urb->transfer_dma),
3462
				length_field,
3463
				field | ep_ring->cycle_state);
3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474
	}

	/* Save the DMA address of the last TRB in the TD */
	td->last_trb = ep_ring->enqueue;

	/* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
	/* If the device sent data, the status stage is an OUT transfer */
	if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
		field = 0;
	else
		field = TRB_DIR_IN;
A
Andiry Xu 已提交
3475
	queue_trb(xhci, ep_ring, false,
3476 3477 3478 3479 3480 3481
			0,
			0,
			TRB_INTR_TARGET(0),
			/* Event on completion */
			field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);

3482
	giveback_first_trb(xhci, slot_id, ep_index, 0,
3483
			start_cycle, start_trb);
3484 3485 3486
	return 0;
}

3487 3488 3489 3490
static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
		struct urb *urb, int i)
{
	int num_trbs = 0;
3491
	u64 addr, td_len;
3492 3493 3494 3495

	addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
	td_len = urb->iso_frame_desc[i].length;

3496 3497 3498
	num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
			TRB_MAX_BUFF_SIZE);
	if (num_trbs == 0)
3499 3500 3501 3502 3503
		num_trbs++;

	return num_trbs;
}

3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521
/*
 * The transfer burst count field of the isochronous TRB defines the number of
 * bursts that are required to move all packets in this TD.  Only SuperSpeed
 * devices can burst up to bMaxBurst number of packets per service interval.
 * This field is zero based, meaning a value of zero in the field means one
 * burst.  Basically, for everything but SuperSpeed devices, this field will be
 * zero.  Only xHCI 1.0 host controllers support this field.
 */
static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
		struct usb_device *udev,
		struct urb *urb, unsigned int total_packet_count)
{
	unsigned int max_burst;

	if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER)
		return 0;

	max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3522
	return DIV_ROUND_UP(total_packet_count, max_burst + 1) - 1;
3523 3524
}

3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560
/*
 * Returns the number of packets in the last "burst" of packets.  This field is
 * valid for all speeds of devices.  USB 2.0 devices can only do one "burst", so
 * the last burst packet count is equal to the total number of packets in the
 * TD.  SuperSpeed endpoints can have up to 3 bursts.  All but the last burst
 * must contain (bMaxBurst + 1) number of packets, but the last burst can
 * contain 1 to (bMaxBurst + 1) packets.
 */
static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
		struct usb_device *udev,
		struct urb *urb, unsigned int total_packet_count)
{
	unsigned int max_burst;
	unsigned int residue;

	if (xhci->hci_version < 0x100)
		return 0;

	switch (udev->speed) {
	case USB_SPEED_SUPER:
		/* bMaxBurst is zero based: 0 means 1 packet per burst */
		max_burst = urb->ep->ss_ep_comp.bMaxBurst;
		residue = total_packet_count % (max_burst + 1);
		/* If residue is zero, the last burst contains (max_burst + 1)
		 * number of packets, but the TLBPC field is zero-based.
		 */
		if (residue == 0)
			return max_burst;
		return residue - 1;
	default:
		if (total_packet_count == 0)
			return 0;
		return total_packet_count - 1;
	}
}

3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575
/* This is for isoc transfer */
static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
		struct urb *urb, int slot_id, unsigned int ep_index)
{
	struct xhci_ring *ep_ring;
	struct urb_priv *urb_priv;
	struct xhci_td *td;
	int num_tds, trbs_per_td;
	struct xhci_generic_trb *start_trb;
	bool first_trb;
	int start_cycle;
	u32 field, length_field;
	int running_total, trb_buff_len, td_len, td_remain_len, ret;
	u64 start_addr, addr;
	int i, j;
A
Andiry Xu 已提交
3576
	bool more_trbs_coming;
3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589

	ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;

	num_tds = urb->number_of_packets;
	if (num_tds < 1) {
		xhci_dbg(xhci, "Isoc URB with zero packets?\n");
		return -EINVAL;
	}

	start_addr = (u64) urb->transfer_dma;
	start_trb = &ep_ring->enqueue->generic;
	start_cycle = ep_ring->cycle_state;

3590
	urb_priv = urb->hcpriv;
3591 3592
	/* Queue the first TRB, even if it's zero-length */
	for (i = 0; i < num_tds; i++) {
3593
		unsigned int total_packet_count;
3594
		unsigned int burst_count;
3595
		unsigned int residue;
3596

3597
		first_trb = true;
3598 3599 3600 3601
		running_total = 0;
		addr = start_addr + urb->iso_frame_desc[i].offset;
		td_len = urb->iso_frame_desc[i].length;
		td_remain_len = td_len;
3602
		total_packet_count = DIV_ROUND_UP(td_len,
3603 3604
				GET_MAX_PACKET(
					usb_endpoint_maxp(&urb->ep->desc)));
3605 3606 3607
		/* A zero-length transfer still involves at least one packet. */
		if (total_packet_count == 0)
			total_packet_count++;
3608 3609
		burst_count = xhci_get_burst_count(xhci, urb->dev, urb,
				total_packet_count);
3610 3611
		residue = xhci_get_last_burst_packet_count(xhci,
				urb->dev, urb, total_packet_count);
3612 3613 3614 3615

		trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);

		ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
A
Andiry Xu 已提交
3616
				urb->stream_id, trbs_per_td, urb, i, mem_flags);
3617 3618 3619 3620 3621
		if (ret < 0) {
			if (i == 0)
				return ret;
			goto cleanup;
		}
3622 3623 3624 3625

		td = urb_priv->td[i];
		for (j = 0; j < trbs_per_td; j++) {
			u32 remainder = 0;
S
Sarah Sharp 已提交
3626
			field = 0;
3627 3628

			if (first_trb) {
S
Sarah Sharp 已提交
3629 3630
				field = TRB_TBC(burst_count) |
					TRB_TLBPC(residue);
3631 3632 3633 3634
				/* Queue the isoc TRB */
				field |= TRB_TYPE(TRB_ISOC);
				/* Assume URB_ISO_ASAP is set */
				field |= TRB_SIA;
3635 3636 3637 3638
				if (i == 0) {
					if (start_cycle == 0)
						field |= 0x1;
				} else
3639 3640 3641 3642 3643 3644 3645 3646
					field |= ep_ring->cycle_state;
				first_trb = false;
			} else {
				/* Queue other normal TRBs */
				field |= TRB_TYPE(TRB_NORMAL);
				field |= ep_ring->cycle_state;
			}

3647 3648 3649 3650
			/* Only set interrupt on short packet for IN EPs */
			if (usb_urb_dir_in(urb))
				field |= TRB_ISP;

3651 3652 3653 3654 3655 3656
			/* Chain all the TRBs together; clear the chain bit in
			 * the last TRB to indicate it's the last TRB in the
			 * chain.
			 */
			if (j < trbs_per_td - 1) {
				field |= TRB_CHAIN;
A
Andiry Xu 已提交
3657
				more_trbs_coming = true;
3658 3659 3660
			} else {
				td->last_trb = ep_ring->enqueue;
				field |= TRB_IOC;
3661 3662 3663
				if (xhci->hci_version == 0x100 &&
						!(xhci->quirks &
							XHCI_AVOID_BEI)) {
3664 3665 3666 3667
					/* Set BEI bit except for the last td */
					if (i < num_tds - 1)
						field |= TRB_BEI;
				}
A
Andiry Xu 已提交
3668
				more_trbs_coming = false;
3669 3670 3671 3672 3673 3674 3675 3676
			}

			/* Calculate TRB length */
			trb_buff_len = TRB_MAX_BUFF_SIZE -
				(addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
			if (trb_buff_len > td_remain_len)
				trb_buff_len = td_remain_len;

3677 3678 3679 3680 3681 3682 3683
			/* Set the TRB length, TD size, & interrupter fields. */
			if (xhci->hci_version < 0x100) {
				remainder = xhci_td_remainder(
						td_len - running_total);
			} else {
				remainder = xhci_v1_0_td_remainder(
						running_total, trb_buff_len,
3684 3685
						total_packet_count, urb,
						(trbs_per_td - j - 1));
3686
			}
3687 3688 3689
			length_field = TRB_LEN(trb_buff_len) |
				remainder |
				TRB_INTR_TARGET(0);
3690

A
Andiry Xu 已提交
3691
			queue_trb(xhci, ep_ring, more_trbs_coming,
3692 3693 3694
				lower_32_bits(addr),
				upper_32_bits(addr),
				length_field,
3695
				field);
3696 3697 3698 3699 3700 3701 3702 3703 3704
			running_total += trb_buff_len;

			addr += trb_buff_len;
			td_remain_len -= trb_buff_len;
		}

		/* Check TD length */
		if (running_total != td_len) {
			xhci_err(xhci, "ISOC TD length unmatch\n");
3705 3706
			ret = -EINVAL;
			goto cleanup;
3707 3708 3709
		}
	}

A
Andiry Xu 已提交
3710 3711 3712 3713 3714 3715
	if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
		if (xhci->quirks & XHCI_AMD_PLL_FIX)
			usb_amd_quirk_pll_disable();
	}
	xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;

3716 3717
	giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
			start_cycle, start_trb);
3718
	return 0;
3719 3720 3721 3722
cleanup:
	/* Clean up a partially enqueued isoc transfer. */

	for (i--; i >= 0; i--)
3723
		list_del_init(&urb_priv->td[i]->td_list);
3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737

	/* Use the first TD as a temporary variable to turn the TDs we've queued
	 * into No-ops with a software-owned cycle bit. That way the hardware
	 * won't accidentally start executing bogus TDs when we partially
	 * overwrite them.  td->first_trb and td->start_seg are already set.
	 */
	urb_priv->td[0]->last_trb = ep_ring->enqueue;
	/* Every TRB except the first & last will have its cycle bit flipped. */
	td_to_noop(xhci, ep_ring, urb_priv->td[0], true);

	/* Reset the ring enqueue back to the first TRB and its cycle bit. */
	ep_ring->enqueue = urb_priv->td[0]->first_trb;
	ep_ring->enq_seg = urb_priv->td[0]->start_seg;
	ep_ring->cycle_state = start_cycle;
3738
	ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
3739 3740
	usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
	return ret;
3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773
}

/*
 * Check transfer ring to guarantee there is enough room for the urb.
 * Update ISO URB start_frame and interval.
 * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to
 * update the urb->start_frame by now.
 * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input.
 */
int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
		struct urb *urb, int slot_id, unsigned int ep_index)
{
	struct xhci_virt_device *xdev;
	struct xhci_ring *ep_ring;
	struct xhci_ep_ctx *ep_ctx;
	int start_frame;
	int xhci_interval;
	int ep_interval;
	int num_tds, num_trbs, i;
	int ret;

	xdev = xhci->devs[slot_id];
	ep_ring = xdev->eps[ep_index].ring;
	ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);

	num_trbs = 0;
	num_tds = urb->number_of_packets;
	for (i = 0; i < num_tds; i++)
		num_trbs += count_isoc_trbs_needed(xhci, urb, i);

	/* Check the ring to guarantee there is enough room for the whole urb.
	 * Do not insert any td of the urb to the ring if the check failed.
	 */
M
Matt Evans 已提交
3774
	ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
A
Andiry Xu 已提交
3775
			   num_trbs, mem_flags);
3776 3777 3778
	if (ret)
		return ret;

3779
	start_frame = readl(&xhci->run_regs->microframe_index);
3780 3781 3782 3783 3784 3785 3786
	start_frame &= 0x3fff;

	urb->start_frame = start_frame;
	if (urb->dev->speed == USB_SPEED_LOW ||
			urb->dev->speed == USB_SPEED_FULL)
		urb->start_frame >>= 3;

M
Matt Evans 已提交
3787
	xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
3788 3789 3790 3791 3792 3793 3794 3795 3796
	ep_interval = urb->interval;
	/* Convert to microframes */
	if (urb->dev->speed == USB_SPEED_LOW ||
			urb->dev->speed == USB_SPEED_FULL)
		ep_interval *= 8;
	/* FIXME change this to a warning and a suggestion to use the new API
	 * to set the polling interval (once the API is added).
	 */
	if (xhci_interval != ep_interval) {
3797 3798 3799 3800
		dev_dbg_ratelimited(&urb->dev->dev,
				"Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
				ep_interval, ep_interval == 1 ? "" : "s",
				xhci_interval, xhci_interval == 1 ? "" : "s");
3801 3802 3803 3804 3805 3806
		urb->interval = xhci_interval;
		/* Convert back to frames for LS/FS devices */
		if (urb->dev->speed == USB_SPEED_LOW ||
				urb->dev->speed == USB_SPEED_FULL)
			urb->interval /= 8;
	}
3807 3808
	ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;

3809
	return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
3810 3811
}

3812 3813
/****		Command Ring Operations		****/

3814 3815 3816 3817 3818 3819 3820 3821
/* Generic function for queueing a command TRB on the command ring.
 * Check to make sure there's room on the command ring for one command TRB.
 * Also check that there's room reserved for commands that must not fail.
 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
 * then only check for the number of reserved spots.
 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
 * because the command event handler may want to resubmit a failed command.
 */
3822 3823 3824
static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
			 u32 field1, u32 field2,
			 u32 field3, u32 field4, bool command_must_succeed)
3825
{
3826
	int reserved_trbs = xhci->cmd_ring_reserved_trbs;
3827
	int ret;
M
Mathias Nyman 已提交
3828 3829
	if (xhci->xhc_state & XHCI_STATE_DYING)
		return -ESHUTDOWN;
3830

3831 3832 3833
	if (!command_must_succeed)
		reserved_trbs++;

3834
	ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
A
Andiry Xu 已提交
3835
			reserved_trbs, GFP_ATOMIC);
3836 3837
	if (ret < 0) {
		xhci_err(xhci, "ERR: No room for command on command ring\n");
3838 3839 3840
		if (command_must_succeed)
			xhci_err(xhci, "ERR: Reserved TRB counting for "
					"unfailable commands failed.\n");
3841
		return ret;
3842
	}
M
Mathias Nyman 已提交
3843 3844 3845

	cmd->command_trb = xhci->cmd_ring->enqueue;
	list_add_tail(&cmd->cmd_list, &xhci->cmd_list);
3846

3847 3848 3849 3850 3851 3852 3853
	/* if there are no other commands queued we start the timeout timer */
	if (xhci->cmd_list.next == &cmd->cmd_list &&
	    !timer_pending(&xhci->cmd_timer)) {
		xhci->current_cmd = cmd;
		mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT);
	}

A
Andiry Xu 已提交
3854 3855
	queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
			field4 | xhci->cmd_ring->cycle_state);
3856 3857 3858
	return 0;
}

3859
/* Queue a slot enable or disable request on the command ring */
3860 3861
int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
		u32 trb_type, u32 slot_id)
3862
{
3863
	return queue_command(xhci, cmd, 0, 0, 0,
3864
			TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
3865 3866 3867
}

/* Queue an address device command TRB */
3868 3869
int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
		dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev setup)
3870
{
3871
	return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
3872
			upper_32_bits(in_ctx_ptr), 0,
3873 3874
			TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id)
			| (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false);
3875 3876
}

3877
int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
3878 3879
		u32 field1, u32 field2, u32 field3, u32 field4)
{
3880
	return queue_command(xhci, cmd, field1, field2, field3, field4, false);
3881 3882
}

3883
/* Queue a reset device command TRB */
3884 3885
int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
		u32 slot_id)
3886
{
3887
	return queue_command(xhci, cmd, 0, 0, 0,
3888
			TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
3889
			false);
3890
}
3891 3892

/* Queue a configure endpoint command TRB */
3893 3894
int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
		struct xhci_command *cmd, dma_addr_t in_ctx_ptr,
3895
		u32 slot_id, bool command_must_succeed)
3896
{
3897
	return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
3898
			upper_32_bits(in_ctx_ptr), 0,
3899 3900
			TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
			command_must_succeed);
3901
}
3902

3903
/* Queue an evaluate context command TRB */
3904 3905
int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
		dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed)
3906
{
3907
	return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
3908
			upper_32_bits(in_ctx_ptr), 0,
3909
			TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
3910
			command_must_succeed);
3911 3912
}

3913 3914 3915 3916
/*
 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
 * activity on an endpoint that is about to be suspended.
 */
3917 3918
int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
			     int slot_id, unsigned int ep_index, int suspend)
3919 3920 3921 3922
{
	u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
	u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
	u32 type = TRB_TYPE(TRB_STOP_RING);
3923
	u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
3924

3925
	return queue_command(xhci, cmd, 0, 0, 0,
3926
			trb_slot_id | trb_ep_index | type | trb_suspend, false);
3927 3928 3929 3930 3931
}

/* Set Transfer Ring Dequeue Pointer command.
 * This should not be used for endpoints that have streams enabled.
 */
3932 3933 3934 3935 3936
static int queue_set_tr_deq(struct xhci_hcd *xhci, struct xhci_command *cmd,
			int slot_id,
			unsigned int ep_index, unsigned int stream_id,
			struct xhci_segment *deq_seg,
			union xhci_trb *deq_ptr, u32 cycle_state)
3937 3938 3939 3940
{
	dma_addr_t addr;
	u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
	u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3941
	u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
3942
	u32 trb_sct = 0;
3943
	u32 type = TRB_TYPE(TRB_SET_DEQ);
3944
	struct xhci_virt_ep *ep;
3945

3946
	addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr);
3947
	if (addr == 0) {
3948
		xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
3949 3950
		xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
				deq_seg, deq_ptr);
3951 3952
		return 0;
	}
3953 3954 3955 3956 3957 3958 3959 3960
	ep = &xhci->devs[slot_id]->eps[ep_index];
	if ((ep->ep_state & SET_DEQ_PENDING)) {
		xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
		xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
		return 0;
	}
	ep->queued_deq_seg = deq_seg;
	ep->queued_deq_ptr = deq_ptr;
3961 3962
	if (stream_id)
		trb_sct = SCT_FOR_TRB(SCT_PRI_TR);
3963 3964
	return queue_command(xhci, cmd,
			lower_32_bits(addr) | trb_sct | cycle_state,
3965
			upper_32_bits(addr), trb_stream_id,
3966
			trb_slot_id | trb_ep_index | type, false);
3967
}
3968

3969 3970
int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
			int slot_id, unsigned int ep_index)
3971 3972 3973 3974 3975
{
	u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
	u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
	u32 type = TRB_TYPE(TRB_RESET_EP);

3976 3977
	return queue_command(xhci, cmd, 0, 0, 0,
			trb_slot_id | trb_ep_index | type, false);
3978
}