socfpga.dtsi 18.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
/*
 *  Copyright (C) 2012 Altera <www.altera.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program.  If not, see <http://www.gnu.org/licenses/>.
 */

18
#include "skeleton.dtsi"
19
#include <dt-bindings/reset/altr,rst-mgr.h>
20 21 22 23 24 25 26

/ {
	#address-cells = <1>;
	#size-cells = <1>;

	aliases {
		ethernet0 = &gmac0;
27
		ethernet1 = &gmac1;
28 29
		serial0 = &uart0;
		serial1 = &uart1;
30 31 32 33
		timer0 = &timer0;
		timer1 = &timer1;
		timer2 = &timer2;
		timer3 = &timer3;
34 35 36 37 38
	};

	cpus {
		#address-cells = <1>;
		#size-cells = <0>;
39
		enable-method = "altr,socfpga-smp";
40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79

		cpu@0 {
			compatible = "arm,cortex-a9";
			device_type = "cpu";
			reg = <0>;
			next-level-cache = <&L2>;
		};
		cpu@1 {
			compatible = "arm,cortex-a9";
			device_type = "cpu";
			reg = <1>;
			next-level-cache = <&L2>;
		};
	};

	intc: intc@fffed000 {
		compatible = "arm,cortex-a9-gic";
		#interrupt-cells = <3>;
		interrupt-controller;
		reg = <0xfffed000 0x1000>,
		      <0xfffec100 0x100>;
	};

	soc {
		#address-cells = <1>;
		#size-cells = <1>;
		compatible = "simple-bus";
		device_type = "soc";
		interrupt-parent = <&intc>;
		ranges;

		amba {
			compatible = "arm,amba-bus";
			#address-cells = <1>;
			#size-cells = <1>;
			ranges;

			pdma: pdma@ffe01000 {
				compatible = "arm,pl330", "arm,primecell";
				reg = <0xffe01000 0x1000>;
80 81 82 83 84 85 86 87
				interrupts = <0 104 4>,
					     <0 105 4>,
					     <0 106 4>,
					     <0 107 4>,
					     <0 108 4>,
					     <0 109 4>,
					     <0 110 4>,
					     <0 111 4>;
88 89 90
				#dma-cells = <1>;
				#dma-channels = <8>;
				#dma-requests = <32>;
91 92
				clocks = <&l4_main_clk>;
				clock-names = "apb_pclk";
93 94 95
			};
		};

S
Steffen Trumtrar 已提交
96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111
		can0: can@ffc00000 {
			compatible = "bosch,d_can";
			reg = <0xffc00000 0x1000>;
			interrupts = <0 131 4>, <0 132 4>, <0 133 4>, <0 134 4>;
			clocks = <&can0_clk>;
			status = "disabled";
		};

		can1: can@ffc01000 {
			compatible = "bosch,d_can";
			reg = <0xffc01000 0x1000>;
			interrupts = <0 135 4>, <0 136 4>, <0 137 4>, <0 138 4>;
			clocks = <&can1_clk>;
			status = "disabled";
		};

112 113 114 115 116 117 118 119
		clkmgr@ffd04000 {
				compatible = "altr,clk-mgr";
				reg = <0xffd04000 0x1000>;

				clocks {
					#address-cells = <1>;
					#size-cells = <0>;

120 121 122 123 124 125
					osc1: osc1 {
						#clock-cells = <0>;
						compatible = "fixed-clock";
					};

					osc2: osc2 {
126 127 128 129
						#clock-cells = <0>;
						compatible = "fixed-clock";
					};

130 131 132
					f2s_periph_ref_clk: f2s_periph_ref_clk {
						#clock-cells = <0>;
						compatible = "fixed-clock";
133 134 135 136 137
					};

					f2s_sdram_ref_clk: f2s_sdram_ref_clk {
						#clock-cells = <0>;
						compatible = "fixed-clock";
138 139
					};

140 141 142 143 144
					main_pll: main_pll {
						#address-cells = <1>;
						#size-cells = <0>;
						#clock-cells = <0>;
						compatible = "altr,socfpga-pll-clock";
145
						clocks = <&osc1>;
146 147 148 149 150 151
						reg = <0x40>;

						mpuclk: mpuclk {
							#clock-cells = <0>;
							compatible = "altr,socfpga-perip-clk";
							clocks = <&main_pll>;
152
							div-reg = <0xe0 0 9>;
153 154 155 156 157 158 159
							reg = <0x48>;
						};

						mainclk: mainclk {
							#clock-cells = <0>;
							compatible = "altr,socfpga-perip-clk";
							clocks = <&main_pll>;
160
							div-reg = <0xe4 0 9>;
161 162 163 164 165 166 167
							reg = <0x4C>;
						};

						dbg_base_clk: dbg_base_clk {
							#clock-cells = <0>;
							compatible = "altr,socfpga-perip-clk";
							clocks = <&main_pll>;
168
							div-reg = <0xe8 0 9>;
169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185
							reg = <0x50>;
						};

						main_qspi_clk: main_qspi_clk {
							#clock-cells = <0>;
							compatible = "altr,socfpga-perip-clk";
							clocks = <&main_pll>;
							reg = <0x54>;
						};

						main_nand_sdmmc_clk: main_nand_sdmmc_clk {
							#clock-cells = <0>;
							compatible = "altr,socfpga-perip-clk";
							clocks = <&main_pll>;
							reg = <0x58>;
						};

186
						cfg_h2f_usr0_clk: cfg_h2f_usr0_clk {
187 188 189 190 191 192 193 194 195 196 197 198
							#clock-cells = <0>;
							compatible = "altr,socfpga-perip-clk";
							clocks = <&main_pll>;
							reg = <0x5C>;
						};
					};

					periph_pll: periph_pll {
						#address-cells = <1>;
						#size-cells = <0>;
						#clock-cells = <0>;
						compatible = "altr,socfpga-pll-clock";
199
						clocks = <&osc1>, <&osc2>, <&f2s_periph_ref_clk>;
200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236
						reg = <0x80>;

						emac0_clk: emac0_clk {
							#clock-cells = <0>;
							compatible = "altr,socfpga-perip-clk";
							clocks = <&periph_pll>;
							reg = <0x88>;
						};

						emac1_clk: emac1_clk {
							#clock-cells = <0>;
							compatible = "altr,socfpga-perip-clk";
							clocks = <&periph_pll>;
							reg = <0x8C>;
						};

						per_qspi_clk: per_qsi_clk {
							#clock-cells = <0>;
							compatible = "altr,socfpga-perip-clk";
							clocks = <&periph_pll>;
							reg = <0x90>;
						};

						per_nand_mmc_clk: per_nand_mmc_clk {
							#clock-cells = <0>;
							compatible = "altr,socfpga-perip-clk";
							clocks = <&periph_pll>;
							reg = <0x94>;
						};

						per_base_clk: per_base_clk {
							#clock-cells = <0>;
							compatible = "altr,socfpga-perip-clk";
							clocks = <&periph_pll>;
							reg = <0x98>;
						};

237
						h2f_usr1_clk: h2f_usr1_clk {
238 239 240 241 242 243 244 245 246 247 248 249
							#clock-cells = <0>;
							compatible = "altr,socfpga-perip-clk";
							clocks = <&periph_pll>;
							reg = <0x9C>;
						};
					};

					sdram_pll: sdram_pll {
						#address-cells = <1>;
						#size-cells = <0>;
						#clock-cells = <0>;
						compatible = "altr,socfpga-pll-clock";
250
						clocks = <&osc1>, <&osc2>, <&f2s_sdram_ref_clk>;
251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273
						reg = <0xC0>;

						ddr_dqs_clk: ddr_dqs_clk {
							#clock-cells = <0>;
							compatible = "altr,socfpga-perip-clk";
							clocks = <&sdram_pll>;
							reg = <0xC8>;
						};

						ddr_2x_dqs_clk: ddr_2x_dqs_clk {
							#clock-cells = <0>;
							compatible = "altr,socfpga-perip-clk";
							clocks = <&sdram_pll>;
							reg = <0xCC>;
						};

						ddr_dq_clk: ddr_dq_clk {
							#clock-cells = <0>;
							compatible = "altr,socfpga-perip-clk";
							clocks = <&sdram_pll>;
							reg = <0xD0>;
						};

274
						h2f_usr2_clk: h2f_usr2_clk {
275 276 277 278 279 280
							#clock-cells = <0>;
							compatible = "altr,socfpga-perip-clk";
							clocks = <&sdram_pll>;
							reg = <0xD4>;
						};
					};
281

282 283
					mpu_periph_clk: mpu_periph_clk {
						#clock-cells = <0>;
284
						compatible = "altr,socfpga-perip-clk";
285 286
						clocks = <&mpuclk>;
						fixed-divider = <4>;
287 288
					};

289 290
					mpu_l2_ram_clk: mpu_l2_ram_clk {
						#clock-cells = <0>;
291
						compatible = "altr,socfpga-perip-clk";
292 293
						clocks = <&mpuclk>;
						fixed-divider = <2>;
294 295
					};

296 297 298 299 300
					l4_main_clk: l4_main_clk {
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
						clocks = <&mainclk>;
						clk-gate = <0x60 0>;
301 302
					};

303 304
					l3_main_clk: l3_main_clk {
						#clock-cells = <0>;
305
						compatible = "altr,socfpga-perip-clk";
306
						clocks = <&mainclk>;
307
						fixed-divider = <1>;
308 309
					};

310 311 312 313 314 315
					l3_mp_clk: l3_mp_clk {
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
						clocks = <&mainclk>;
						div-reg = <0x64 0 2>;
						clk-gate = <0x60 1>;
316 317
					};

318 319 320 321 322 323
					l3_sp_clk: l3_sp_clk {
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
						clocks = <&mainclk>;
						div-reg = <0x64 2 2>;
					};
324

325 326 327 328 329 330
					l4_mp_clk: l4_mp_clk {
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
						clocks = <&mainclk>, <&per_base_clk>;
						div-reg = <0x64 4 3>;
						clk-gate = <0x60 2>;
331 332
					};

333 334 335 336 337 338
					l4_sp_clk: l4_sp_clk {
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
						clocks = <&mainclk>, <&per_base_clk>;
						div-reg = <0x64 7 3>;
						clk-gate = <0x60 3>;
339 340
					};

341 342 343 344 345 346
					dbg_at_clk: dbg_at_clk {
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
						clocks = <&dbg_base_clk>;
						div-reg = <0x68 0 2>;
						clk-gate = <0x60 4>;
347 348
					};

349 350 351 352 353 354
					dbg_clk: dbg_clk {
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
						clocks = <&dbg_base_clk>;
						div-reg = <0x68 2 2>;
						clk-gate = <0x60 5>;
355 356
					};

357 358 359 360 361 362
					dbg_trace_clk: dbg_trace_clk {
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
						clocks = <&dbg_base_clk>;
						div-reg = <0x6C 0 3>;
						clk-gate = <0x60 6>;
363 364
					};

365 366 367 368 369
					dbg_timer_clk: dbg_timer_clk {
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
						clocks = <&dbg_base_clk>;
						clk-gate = <0x60 7>;
370 371
					};

372 373 374
					cfg_clk: cfg_clk {
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
375
						clocks = <&cfg_h2f_usr0_clk>;
376
						clk-gate = <0x60 8>;
377 378
					};

379
					h2f_user0_clk: h2f_user0_clk {
380 381
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
382
						clocks = <&cfg_h2f_usr0_clk>;
383
						clk-gate = <0x60 9>;
384 385
					};

386 387 388 389 390
					emac_0_clk: emac_0_clk {
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
						clocks = <&emac0_clk>;
						clk-gate = <0xa0 0>;
391 392
					};

393 394 395 396 397
					emac_1_clk: emac_1_clk {
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
						clocks = <&emac1_clk>;
						clk-gate = <0xa0 1>;
398 399
					};

400 401 402 403 404 405
					usb_mp_clk: usb_mp_clk {
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
						clocks = <&per_base_clk>;
						clk-gate = <0xa0 2>;
						div-reg = <0xa4 0 3>;
406 407
					};

408 409 410 411 412 413
					spi_m_clk: spi_m_clk {
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
						clocks = <&per_base_clk>;
						clk-gate = <0xa0 3>;
						div-reg = <0xa4 3 3>;
414 415
					};

416 417 418 419 420 421
					can0_clk: can0_clk {
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
						clocks = <&per_base_clk>;
						clk-gate = <0xa0 4>;
						div-reg = <0xa4 6 3>;
422 423
					};

424 425 426 427 428 429
					can1_clk: can1_clk {
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
						clocks = <&per_base_clk>;
						clk-gate = <0xa0 5>;
						div-reg = <0xa4 9 3>;
430 431
					};

432 433 434 435 436 437
					gpio_db_clk: gpio_db_clk {
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
						clocks = <&per_base_clk>;
						clk-gate = <0xa0 6>;
						div-reg = <0xa8 0 24>;
438 439
					};

440
					h2f_user1_clk: h2f_user1_clk {
441 442
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
443
						clocks = <&h2f_usr1_clk>;
444
						clk-gate = <0xa0 7>;
445 446
					};

447 448 449 450 451
					sdmmc_clk: sdmmc_clk {
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
						clocks = <&f2s_periph_ref_clk>, <&main_nand_sdmmc_clk>, <&per_nand_mmc_clk>;
						clk-gate = <0xa0 8>;
452
						clk-phase = <0 135>;
453 454
					};

455 456 457 458 459 460 461 462
					sdmmc_clk_divided: sdmmc_clk_divided {
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
						clocks = <&sdmmc_clk>;
						clk-gate = <0xa0 8>;
						fixed-divider = <4>;
					};

463 464 465 466 467
					nand_x_clk: nand_x_clk {
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
						clocks = <&f2s_periph_ref_clk>, <&main_nand_sdmmc_clk>, <&per_nand_mmc_clk>;
						clk-gate = <0xa0 9>;
468 469
					};

470 471 472 473 474 475
					nand_clk: nand_clk {
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
						clocks = <&f2s_periph_ref_clk>, <&main_nand_sdmmc_clk>, <&per_nand_mmc_clk>;
						clk-gate = <0xa0 10>;
						fixed-divider = <4>;
476 477
					};

478 479 480 481 482
					qspi_clk: qspi_clk {
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
						clocks = <&f2s_periph_ref_clk>, <&main_qspi_clk>, <&per_qspi_clk>;
						clk-gate = <0xa0 11>;
483
					};
484 485 486
				};
			};

487
		gmac0: ethernet@ff700000 {
488
			compatible = "altr,socfpga-stmmac", "snps,dwmac-3.70a", "snps,dwmac";
489
			altr,sysmgr-syscon = <&sysmgr 0x60 0>;
490 491 492 493
			reg = <0xff700000 0x2000>;
			interrupts = <0 115 4>;
			interrupt-names = "macirq";
			mac-address = [00 00 00 00 00 00];/* Filled in by U-Boot */
494 495
			clocks = <&emac0_clk>;
			clock-names = "stmmaceth";
496 497
			resets = <&rst EMAC0_RESET>;
			reset-names = "stmmaceth";
498 499
			snps,multicast-filter-bins = <256>;
			snps,perfect-filter-entries = <128>;
500 501
			tx-fifo-depth = <4096>;
			rx-fifo-depth = <4096>;
502 503 504 505 506
			status = "disabled";
		};

		gmac1: ethernet@ff702000 {
			compatible = "altr,socfpga-stmmac", "snps,dwmac-3.70a", "snps,dwmac";
507
			altr,sysmgr-syscon = <&sysmgr 0x60 2>;
508 509 510 511 512 513
			reg = <0xff702000 0x2000>;
			interrupts = <0 120 4>;
			interrupt-names = "macirq";
			mac-address = [00 00 00 00 00 00];/* Filled in by U-Boot */
			clocks = <&emac1_clk>;
			clock-names = "stmmaceth";
514 515
			resets = <&rst EMAC1_RESET>;
			reset-names = "stmmaceth";
516 517
			snps,multicast-filter-bins = <256>;
			snps,perfect-filter-entries = <128>;
518 519
			tx-fifo-depth = <4096>;
			rx-fifo-depth = <4096>;
520
			status = "disabled";
521 522
		};

523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562
		i2c0: i2c@ffc04000 {
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "snps,designware-i2c";
			reg = <0xffc04000 0x1000>;
			clocks = <&l4_sp_clk>;
			interrupts = <0 158 0x4>;
			status = "disabled";
		};

		i2c1: i2c@ffc05000 {
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "snps,designware-i2c";
			reg = <0xffc05000 0x1000>;
			clocks = <&l4_sp_clk>;
			interrupts = <0 159 0x4>;
			status = "disabled";
		};

		i2c2: i2c@ffc06000 {
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "snps,designware-i2c";
			reg = <0xffc06000 0x1000>;
			clocks = <&l4_sp_clk>;
			interrupts = <0 160 0x4>;
			status = "disabled";
		};

		i2c3: i2c@ffc07000 {
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "snps,designware-i2c";
			reg = <0xffc07000 0x1000>;
			clocks = <&l4_sp_clk>;
			interrupts = <0 161 0x4>;
			status = "disabled";
		};

D
Dinh Nguyen 已提交
563
		gpio0: gpio@ff708000 {
564 565 566 567 568 569 570
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "snps,dw-apb-gpio";
			reg = <0xff708000 0x1000>;
			clocks = <&per_base_clk>;
			status = "disabled";

D
Dinh Nguyen 已提交
571
			porta: gpio-controller@0 {
572 573 574 575 576 577 578 579 580 581 582
				compatible = "snps,dw-apb-gpio-port";
				gpio-controller;
				#gpio-cells = <2>;
				snps,nr-gpios = <29>;
				reg = <0>;
				interrupt-controller;
				#interrupt-cells = <2>;
				interrupts = <0 164 4>;
			};
		};

D
Dinh Nguyen 已提交
583
		gpio1: gpio@ff709000 {
584 585 586 587 588 589 590
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "snps,dw-apb-gpio";
			reg = <0xff709000 0x1000>;
			clocks = <&per_base_clk>;
			status = "disabled";

D
Dinh Nguyen 已提交
591
			portb: gpio-controller@0 {
592 593 594 595 596 597 598 599 600 601 602
				compatible = "snps,dw-apb-gpio-port";
				gpio-controller;
				#gpio-cells = <2>;
				snps,nr-gpios = <29>;
				reg = <0>;
				interrupt-controller;
				#interrupt-cells = <2>;
				interrupts = <0 165 4>;
			};
		};

D
Dinh Nguyen 已提交
603
		gpio2: gpio@ff70a000 {
604 605 606 607 608 609 610
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "snps,dw-apb-gpio";
			reg = <0xff70a000 0x1000>;
			clocks = <&per_base_clk>;
			status = "disabled";

D
Dinh Nguyen 已提交
611
			portc: gpio-controller@0 {
612 613 614 615 616 617 618 619 620 621 622
				compatible = "snps,dw-apb-gpio-port";
				gpio-controller;
				#gpio-cells = <2>;
				snps,nr-gpios = <27>;
				reg = <0>;
				interrupt-controller;
				#interrupt-cells = <2>;
				interrupts = <0 166 4>;
			};
		};

623 624 625 626 627 628 629 630 631 632 633
		sdr: sdr@ffc25000 {
			compatible = "syscon";
			reg = <0xffc25000 0x1000>;
		};

		sdramedac {
			compatible = "altr,sdram-edac";
			altr,sdr-syscon = <&sdr>;
			interrupts = <0 39 4>;
		};

634 635 636 637 638 639
		L2: l2-cache@fffef000 {
			compatible = "arm,pl310-cache";
			reg = <0xfffef000 0x1000>;
			interrupts = <0 38 0x04>;
			cache-unified;
			cache-level = <2>;
640 641
			arm,tag-latency = <1 1 1>;
			arm,data-latency = <2 1 1>;
642 643
		};

644 645 646 647 648 649 650
		mmc: dwmmc0@ff704000 {
			compatible = "altr,socfpga-dw-mshc";
			reg = <0xff704000 0x1000>;
			interrupts = <0 139 4>;
			fifo-depth = <0x400>;
			#address-cells = <1>;
			#size-cells = <0>;
651
			clocks = <&l4_mp_clk>, <&sdmmc_clk_divided>;
652 653 654
			clock-names = "biu", "ciu";
		};

D
Dinh Nguyen 已提交
655 656 657 658 659
		ocram: sram@ffff0000 {
			compatible = "mmio-sram";
			reg = <0xffff0000 0x10000>;
		};

660 661 662 663 664 665 666 667 668 669 670
		spi0: spi@fff00000 {
			compatible = "snps,dw-apb-ssi";
			#address-cells = <1>;
			#size-cells = <0>;
			reg = <0xfff00000 0x1000>;
			interrupts = <0 154 4>;
			num-cs = <4>;
			clocks = <&spi_m_clk>;
			status = "disabled";
		};

671 672 673 674 675
		scu: snoop-control-unit@fffec000 {
			compatible = "arm,cortex-a9-scu";
			reg = <0xfffec000 0x100>;
		};

676 677 678 679 680
		spi1: spi@fff01000 {
			compatible = "snps,dw-apb-ssi";
			#address-cells = <1>;
			#size-cells = <0>;
			reg = <0xfff01000 0x1000>;
681
			interrupts = <0 155 4>;
682 683 684 685 686
			num-cs = <4>;
			clocks = <&spi_m_clk>;
			status = "disabled";
		};

687 688 689 690 691
		/* Local timer */
		timer@fffec600 {
			compatible = "arm,cortex-a9-twd-timer";
			reg = <0xfffec600 0x100>;
			interrupts = <1 13 0xf04>;
692
			clocks = <&mpu_periph_clk>;
693 694
		};

695
		timer0: timer0@ffc08000 {
696
			compatible = "snps,dw-apb-timer";
697 698
			interrupts = <0 167 4>;
			reg = <0xffc08000 0x1000>;
699 700
			clocks = <&l4_sp_clk>;
			clock-names = "timer";
701 702
		};

703
		timer1: timer1@ffc09000 {
704
			compatible = "snps,dw-apb-timer";
705 706
			interrupts = <0 168 4>;
			reg = <0xffc09000 0x1000>;
707 708
			clocks = <&l4_sp_clk>;
			clock-names = "timer";
709 710
		};

711
		timer2: timer2@ffd00000 {
712
			compatible = "snps,dw-apb-timer";
713 714
			interrupts = <0 169 4>;
			reg = <0xffd00000 0x1000>;
715 716
			clocks = <&osc1>;
			clock-names = "timer";
717 718
		};

719
		timer3: timer3@ffd01000 {
720
			compatible = "snps,dw-apb-timer";
721 722
			interrupts = <0 170 4>;
			reg = <0xffd01000 0x1000>;
723 724
			clocks = <&osc1>;
			clock-names = "timer";
725 726
		};

727
		uart0: serial0@ffc02000 {
728 729 730 731 732
			compatible = "snps,dw-apb-uart";
			reg = <0xffc02000 0x1000>;
			interrupts = <0 162 4>;
			reg-shift = <2>;
			reg-io-width = <4>;
733
			clocks = <&l4_sp_clk>;
734 735 736
			dmas = <&pdma 28>,
			       <&pdma 29>;
			dma-names = "tx", "rx";
737 738
		};

739
		uart1: serial1@ffc03000 {
740 741 742 743 744
			compatible = "snps,dw-apb-uart";
			reg = <0xffc03000 0x1000>;
			interrupts = <0 163 4>;
			reg-shift = <2>;
			reg-io-width = <4>;
745
			clocks = <&l4_sp_clk>;
746 747 748
			dmas = <&pdma 30>,
			       <&pdma 31>;
			dma-names = "tx", "rx";
749
		};
D
Dinh Nguyen 已提交
750

751
		rst: rstmgr@ffd05000 {
752
			#reset-cells = <1>;
753 754 755
			compatible = "altr,rst-mgr";
			reg = <0xffd05000 0x1000>;
		};
D
Dinh Nguyen 已提交
756

757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784
		usbphy0: usbphy@0 {
			#phy-cells = <0>;
			compatible = "usb-nop-xceiv";
			status = "okay";
		};

		usb0: usb@ffb00000 {
			compatible = "snps,dwc2";
			reg = <0xffb00000 0xffff>;
			interrupts = <0 125 4>;
			clocks = <&usb_mp_clk>;
			clock-names = "otg";
			phys = <&usbphy0>;
			phy-names = "usb2-phy";
			status = "disabled";
		};

		usb1: usb@ffb40000 {
			compatible = "snps,dwc2";
			reg = <0xffb40000 0xffff>;
			interrupts = <0 128 4>;
			clocks = <&usb_mp_clk>;
			clock-names = "otg";
			phys = <&usbphy0>;
			phy-names = "usb2-phy";
			status = "disabled";
		};

785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800
		watchdog0: watchdog@ffd02000 {
			compatible = "snps,dw-wdt";
			reg = <0xffd02000 0x1000>;
			interrupts = <0 171 4>;
			clocks = <&osc1>;
			status = "disabled";
		};

		watchdog1: watchdog@ffd03000 {
			compatible = "snps,dw-wdt";
			reg = <0xffd03000 0x1000>;
			interrupts = <0 172 4>;
			clocks = <&osc1>;
			status = "disabled";
		};

801
		sysmgr: sysmgr@ffd08000 {
802 803 804
			compatible = "altr,sys-mgr", "syscon";
			reg = <0xffd08000 0x4000>;
		};
805 806
	};
};