socfpga.dtsi 13.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 *  Copyright (C) 2012 Altera <www.altera.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program.  If not, see <http://www.gnu.org/licenses/>.
 */

/include/ "skeleton.dtsi"

/ {
	#address-cells = <1>;
	#size-cells = <1>;

	aliases {
		ethernet0 = &gmac0;
26
		ethernet1 = &gmac1;
27 28
		serial0 = &uart0;
		serial1 = &uart1;
29 30 31 32
		timer0 = &timer0;
		timer1 = &timer1;
		timer2 = &timer2;
		timer3 = &timer3;
33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78
	};

	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

		cpu@0 {
			compatible = "arm,cortex-a9";
			device_type = "cpu";
			reg = <0>;
			next-level-cache = <&L2>;
		};
		cpu@1 {
			compatible = "arm,cortex-a9";
			device_type = "cpu";
			reg = <1>;
			next-level-cache = <&L2>;
		};
	};

	intc: intc@fffed000 {
		compatible = "arm,cortex-a9-gic";
		#interrupt-cells = <3>;
		interrupt-controller;
		reg = <0xfffed000 0x1000>,
		      <0xfffec100 0x100>;
	};

	soc {
		#address-cells = <1>;
		#size-cells = <1>;
		compatible = "simple-bus";
		device_type = "soc";
		interrupt-parent = <&intc>;
		ranges;

		amba {
			compatible = "arm,amba-bus";
			#address-cells = <1>;
			#size-cells = <1>;
			ranges;

			pdma: pdma@ffe01000 {
				compatible = "arm,pl330", "arm,primecell";
				reg = <0xffe01000 0x1000>;
				interrupts = <0 180 4>;
79 80 81
				#dma-cells = <1>;
				#dma-channels = <8>;
				#dma-requests = <32>;
82 83
				clocks = <&l4_main_clk>;
				clock-names = "apb_pclk";
84 85 86
			};
		};

87 88 89 90 91 92 93 94
		clkmgr@ffd04000 {
				compatible = "altr,clk-mgr";
				reg = <0xffd04000 0x1000>;

				clocks {
					#address-cells = <1>;
					#size-cells = <0>;

95 96 97 98 99 100
					osc1: osc1 {
						#clock-cells = <0>;
						compatible = "fixed-clock";
					};

					osc2: osc2 {
101 102 103 104
						#clock-cells = <0>;
						compatible = "fixed-clock";
					};

105 106 107
					f2s_periph_ref_clk: f2s_periph_ref_clk {
						#clock-cells = <0>;
						compatible = "fixed-clock";
108 109 110 111 112
					};

					f2s_sdram_ref_clk: f2s_sdram_ref_clk {
						#clock-cells = <0>;
						compatible = "fixed-clock";
113 114
					};

115 116 117 118 119
					main_pll: main_pll {
						#address-cells = <1>;
						#size-cells = <0>;
						#clock-cells = <0>;
						compatible = "altr,socfpga-pll-clock";
120
						clocks = <&osc1>;
121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160
						reg = <0x40>;

						mpuclk: mpuclk {
							#clock-cells = <0>;
							compatible = "altr,socfpga-perip-clk";
							clocks = <&main_pll>;
							fixed-divider = <2>;
							reg = <0x48>;
						};

						mainclk: mainclk {
							#clock-cells = <0>;
							compatible = "altr,socfpga-perip-clk";
							clocks = <&main_pll>;
							fixed-divider = <4>;
							reg = <0x4C>;
						};

						dbg_base_clk: dbg_base_clk {
							#clock-cells = <0>;
							compatible = "altr,socfpga-perip-clk";
							clocks = <&main_pll>;
							fixed-divider = <4>;
							reg = <0x50>;
						};

						main_qspi_clk: main_qspi_clk {
							#clock-cells = <0>;
							compatible = "altr,socfpga-perip-clk";
							clocks = <&main_pll>;
							reg = <0x54>;
						};

						main_nand_sdmmc_clk: main_nand_sdmmc_clk {
							#clock-cells = <0>;
							compatible = "altr,socfpga-perip-clk";
							clocks = <&main_pll>;
							reg = <0x58>;
						};

161
						cfg_h2f_usr0_clk: cfg_h2f_usr0_clk {
162 163 164 165 166 167 168 169 170 171 172 173
							#clock-cells = <0>;
							compatible = "altr,socfpga-perip-clk";
							clocks = <&main_pll>;
							reg = <0x5C>;
						};
					};

					periph_pll: periph_pll {
						#address-cells = <1>;
						#size-cells = <0>;
						#clock-cells = <0>;
						compatible = "altr,socfpga-pll-clock";
174
						clocks = <&osc1>, <&osc2>, <&f2s_periph_ref_clk>;
175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211
						reg = <0x80>;

						emac0_clk: emac0_clk {
							#clock-cells = <0>;
							compatible = "altr,socfpga-perip-clk";
							clocks = <&periph_pll>;
							reg = <0x88>;
						};

						emac1_clk: emac1_clk {
							#clock-cells = <0>;
							compatible = "altr,socfpga-perip-clk";
							clocks = <&periph_pll>;
							reg = <0x8C>;
						};

						per_qspi_clk: per_qsi_clk {
							#clock-cells = <0>;
							compatible = "altr,socfpga-perip-clk";
							clocks = <&periph_pll>;
							reg = <0x90>;
						};

						per_nand_mmc_clk: per_nand_mmc_clk {
							#clock-cells = <0>;
							compatible = "altr,socfpga-perip-clk";
							clocks = <&periph_pll>;
							reg = <0x94>;
						};

						per_base_clk: per_base_clk {
							#clock-cells = <0>;
							compatible = "altr,socfpga-perip-clk";
							clocks = <&periph_pll>;
							reg = <0x98>;
						};

212
						h2f_usr1_clk: h2f_usr1_clk {
213 214 215 216 217 218 219 220 221 222 223 224
							#clock-cells = <0>;
							compatible = "altr,socfpga-perip-clk";
							clocks = <&periph_pll>;
							reg = <0x9C>;
						};
					};

					sdram_pll: sdram_pll {
						#address-cells = <1>;
						#size-cells = <0>;
						#clock-cells = <0>;
						compatible = "altr,socfpga-pll-clock";
225
						clocks = <&osc1>, <&osc2>, <&f2s_sdram_ref_clk>;
226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248
						reg = <0xC0>;

						ddr_dqs_clk: ddr_dqs_clk {
							#clock-cells = <0>;
							compatible = "altr,socfpga-perip-clk";
							clocks = <&sdram_pll>;
							reg = <0xC8>;
						};

						ddr_2x_dqs_clk: ddr_2x_dqs_clk {
							#clock-cells = <0>;
							compatible = "altr,socfpga-perip-clk";
							clocks = <&sdram_pll>;
							reg = <0xCC>;
						};

						ddr_dq_clk: ddr_dq_clk {
							#clock-cells = <0>;
							compatible = "altr,socfpga-perip-clk";
							clocks = <&sdram_pll>;
							reg = <0xD0>;
						};

249
						h2f_usr2_clk: h2f_usr2_clk {
250 251 252 253 254 255
							#clock-cells = <0>;
							compatible = "altr,socfpga-perip-clk";
							clocks = <&sdram_pll>;
							reg = <0xD4>;
						};
					};
256

257 258
					mpu_periph_clk: mpu_periph_clk {
						#clock-cells = <0>;
259
						compatible = "altr,socfpga-perip-clk";
260 261
						clocks = <&mpuclk>;
						fixed-divider = <4>;
262 263
					};

264 265
					mpu_l2_ram_clk: mpu_l2_ram_clk {
						#clock-cells = <0>;
266
						compatible = "altr,socfpga-perip-clk";
267 268
						clocks = <&mpuclk>;
						fixed-divider = <2>;
269 270
					};

271 272 273 274 275
					l4_main_clk: l4_main_clk {
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
						clocks = <&mainclk>;
						clk-gate = <0x60 0>;
276 277
					};

278 279
					l3_main_clk: l3_main_clk {
						#clock-cells = <0>;
280
						compatible = "altr,socfpga-perip-clk";
281
						clocks = <&mainclk>;
282
						fixed-divider = <1>;
283 284
					};

285 286 287 288 289 290
					l3_mp_clk: l3_mp_clk {
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
						clocks = <&mainclk>;
						div-reg = <0x64 0 2>;
						clk-gate = <0x60 1>;
291 292
					};

293 294 295 296 297 298
					l3_sp_clk: l3_sp_clk {
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
						clocks = <&mainclk>;
						div-reg = <0x64 2 2>;
					};
299

300 301 302 303 304 305
					l4_mp_clk: l4_mp_clk {
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
						clocks = <&mainclk>, <&per_base_clk>;
						div-reg = <0x64 4 3>;
						clk-gate = <0x60 2>;
306 307
					};

308 309 310 311 312 313
					l4_sp_clk: l4_sp_clk {
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
						clocks = <&mainclk>, <&per_base_clk>;
						div-reg = <0x64 7 3>;
						clk-gate = <0x60 3>;
314 315
					};

316 317 318 319 320 321
					dbg_at_clk: dbg_at_clk {
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
						clocks = <&dbg_base_clk>;
						div-reg = <0x68 0 2>;
						clk-gate = <0x60 4>;
322 323
					};

324 325 326 327 328 329
					dbg_clk: dbg_clk {
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
						clocks = <&dbg_base_clk>;
						div-reg = <0x68 2 2>;
						clk-gate = <0x60 5>;
330 331
					};

332 333 334 335 336 337
					dbg_trace_clk: dbg_trace_clk {
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
						clocks = <&dbg_base_clk>;
						div-reg = <0x6C 0 3>;
						clk-gate = <0x60 6>;
338 339
					};

340 341 342 343 344
					dbg_timer_clk: dbg_timer_clk {
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
						clocks = <&dbg_base_clk>;
						clk-gate = <0x60 7>;
345 346
					};

347 348 349
					cfg_clk: cfg_clk {
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
350
						clocks = <&cfg_h2f_usr0_clk>;
351
						clk-gate = <0x60 8>;
352 353
					};

354
					h2f_user0_clk: h2f_user0_clk {
355 356
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
357
						clocks = <&cfg_h2f_usr0_clk>;
358
						clk-gate = <0x60 9>;
359 360
					};

361 362 363 364 365
					emac_0_clk: emac_0_clk {
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
						clocks = <&emac0_clk>;
						clk-gate = <0xa0 0>;
366 367
					};

368 369 370 371 372
					emac_1_clk: emac_1_clk {
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
						clocks = <&emac1_clk>;
						clk-gate = <0xa0 1>;
373 374
					};

375 376 377 378 379 380
					usb_mp_clk: usb_mp_clk {
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
						clocks = <&per_base_clk>;
						clk-gate = <0xa0 2>;
						div-reg = <0xa4 0 3>;
381 382
					};

383 384 385 386 387 388
					spi_m_clk: spi_m_clk {
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
						clocks = <&per_base_clk>;
						clk-gate = <0xa0 3>;
						div-reg = <0xa4 3 3>;
389 390
					};

391 392 393 394 395 396
					can0_clk: can0_clk {
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
						clocks = <&per_base_clk>;
						clk-gate = <0xa0 4>;
						div-reg = <0xa4 6 3>;
397 398
					};

399 400 401 402 403 404
					can1_clk: can1_clk {
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
						clocks = <&per_base_clk>;
						clk-gate = <0xa0 5>;
						div-reg = <0xa4 9 3>;
405 406
					};

407 408 409 410 411 412
					gpio_db_clk: gpio_db_clk {
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
						clocks = <&per_base_clk>;
						clk-gate = <0xa0 6>;
						div-reg = <0xa8 0 24>;
413 414
					};

415
					h2f_user1_clk: h2f_user1_clk {
416 417
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
418
						clocks = <&h2f_usr1_clk>;
419
						clk-gate = <0xa0 7>;
420 421
					};

422 423 424 425 426
					sdmmc_clk: sdmmc_clk {
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
						clocks = <&f2s_periph_ref_clk>, <&main_nand_sdmmc_clk>, <&per_nand_mmc_clk>;
						clk-gate = <0xa0 8>;
427 428
					};

429 430 431 432 433
					nand_x_clk: nand_x_clk {
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
						clocks = <&f2s_periph_ref_clk>, <&main_nand_sdmmc_clk>, <&per_nand_mmc_clk>;
						clk-gate = <0xa0 9>;
434 435
					};

436 437 438 439 440 441
					nand_clk: nand_clk {
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
						clocks = <&f2s_periph_ref_clk>, <&main_nand_sdmmc_clk>, <&per_nand_mmc_clk>;
						clk-gate = <0xa0 10>;
						fixed-divider = <4>;
442 443
					};

444 445 446 447 448
					qspi_clk: qspi_clk {
						#clock-cells = <0>;
						compatible = "altr,socfpga-gate-clk";
						clocks = <&f2s_periph_ref_clk>, <&main_qspi_clk>, <&per_qspi_clk>;
						clk-gate = <0xa0 11>;
449
					};
450 451 452
				};
			};

453 454 455 456 457
		ethernet0: ethernet0 {
			#address-cells = <1>;
			#size-cells = <1>;
			compatible = "altr,socfpga-stmmac";
			altr,sysmgr-syscon = <&sysmgr 0x60>;
458
			status = "disabled";
459 460 461 462 463 464 465 466 467 468 469
			ranges;

			gmac0: gmac0@ff700000 {
				compatible = "snps,dwmac-3.70a", "snps,dwmac";
				reg = <0xff700000 0x2000>;
				interrupts = <0 115 4>;
				interrupt-names = "macirq";
				mac-address = [00 00 00 00 00 00];/* Filled in by U-Boot */
				clocks = <&emac0_clk>;
				clock-names = "stmmaceth";
			};
470 471
		};

472 473 474 475 476
		ethernet1: ethernet1 {
			#address-cells = <1>;
			#size-cells = <1>;
			compatible = "altr,socfpga-stmmac";
			altr,sysmgr-syscon = <&sysmgr 0x60>;
477
			status = "disabled";
478 479 480 481 482 483 484 485 486 487 488 489
			ranges;

			gmac1: gmac1@ff702000 {
				device_type = "network";
				compatible = "snps,dwmac-3.70a", "snps,dwmac";
				reg = <0xff702000 0x2000>;
				interrupts = <0 120 4>;
				interrupt-names = "macirq";
				mac-address = [00 00 00 00 00 00];/* Filled in by U-Boot */
				clocks = <&emac1_clk>;
				clock-names = "stmmaceth";
			};
490 491 492 493 494 495 496 497
		};

		L2: l2-cache@fffef000 {
			compatible = "arm,pl310-cache";
			reg = <0xfffef000 0x1000>;
			interrupts = <0 38 0x04>;
			cache-unified;
			cache-level = <2>;
498 499
			arm,tag-latency = <1 1 1>;
			arm,data-latency = <2 1 1>;
500 501 502 503 504 505 506
		};

		/* Local timer */
		timer@fffec600 {
			compatible = "arm,cortex-a9-twd-timer";
			reg = <0xfffec600 0x100>;
			interrupts = <1 13 0xf04>;
507
			clocks = <&mpu_periph_clk>;
508 509
		};

510
		timer0: timer0@ffc08000 {
511
			compatible = "snps,dw-apb-timer";
512 513 514 515
			interrupts = <0 167 4>;
			reg = <0xffc08000 0x1000>;
		};

516
		timer1: timer1@ffc09000 {
517
			compatible = "snps,dw-apb-timer";
518 519 520 521
			interrupts = <0 168 4>;
			reg = <0xffc09000 0x1000>;
		};

522
		timer2: timer2@ffd00000 {
523
			compatible = "snps,dw-apb-timer";
524 525 526 527
			interrupts = <0 169 4>;
			reg = <0xffd00000 0x1000>;
		};

528
		timer3: timer3@ffd01000 {
529
			compatible = "snps,dw-apb-timer";
530 531 532 533
			interrupts = <0 170 4>;
			reg = <0xffd01000 0x1000>;
		};

534
		uart0: serial0@ffc02000 {
535 536 537 538 539 540 541
			compatible = "snps,dw-apb-uart";
			reg = <0xffc02000 0x1000>;
			interrupts = <0 162 4>;
			reg-shift = <2>;
			reg-io-width = <4>;
		};

542
		uart1: serial1@ffc03000 {
543 544 545 546 547 548
			compatible = "snps,dw-apb-uart";
			reg = <0xffc03000 0x1000>;
			interrupts = <0 163 4>;
			reg-shift = <2>;
			reg-io-width = <4>;
		};
D
Dinh Nguyen 已提交
549 550

		rstmgr@ffd05000 {
551 552 553
			compatible = "altr,rst-mgr";
			reg = <0xffd05000 0x1000>;
		};
D
Dinh Nguyen 已提交
554 555 556 557 558

		sysmgr@ffd08000 {
				compatible = "altr,sys-mgr";
				reg = <0xffd08000 0x4000>;
			};
559 560
	};
};