fsl_msi.c 14.7 KB
Newer Older
1
/*
2
 * Copyright (C) 2007-2011 Freescale Semiconductor, Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
 *
 * Author: Tony Li <tony.li@freescale.com>
 *	   Jason Jin <Jason.jin@freescale.com>
 *
 * The hwirq alloc and free code reuse from sysdev/mpic_msi.c
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; version 2 of the
 * License.
 *
 */
#include <linux/irq.h>
#include <linux/bootmem.h>
#include <linux/msi.h>
#include <linux/pci.h>
19
#include <linux/slab.h>
20
#include <linux/of_platform.h>
21
#include <linux/interrupt.h>
22
#include <linux/seq_file.h>
23 24 25 26
#include <sysdev/fsl_soc.h>
#include <asm/prom.h>
#include <asm/hw_irq.h>
#include <asm/ppc-pci.h>
27
#include <asm/mpic.h>
28 29
#include <asm/fsl_hcalls.h>

30
#include "fsl_msi.h"
31
#include "fsl_pci.h"
32

33 34 35 36 37 38 39 40 41 42 43 44
#define MSIIR_OFFSET_MASK	0xfffff
#define MSIIR_IBS_SHIFT		0
#define MSIIR_SRS_SHIFT		5
#define MSIIR1_IBS_SHIFT	4
#define MSIIR1_SRS_SHIFT	0
#define MSI_SRS_MASK		0xf
#define MSI_IBS_MASK		0x1f

#define msi_hwirq(msi, msir_index, intr_index) \
		((msir_index) << (msi)->srs_shift | \
		 ((intr_index) << (msi)->ibs_shift))

K
Kim Phillips 已提交
45
static LIST_HEAD(msi_head);
46

47 48
struct fsl_msi_feature {
	u32 fsl_pic_ip;
49
	u32 msiir_offset; /* Offset of MSIIR, relative to start of MSIR bank */
50 51
};

52 53 54
struct fsl_msi_cascade_data {
	struct fsl_msi *msi_data;
	int index;
55
	int virq;
56
};
57 58 59 60 61 62 63 64 65 66

static inline u32 fsl_msi_read(u32 __iomem *base, unsigned int reg)
{
	return in_be32(base + (reg >> 2));
}

/*
 * We do not need this actually. The MSIR register has been read once
 * in the cascade interrupt. So, this MSI interrupt has been acked
*/
67
static void fsl_msi_end_irq(struct irq_data *d)
68 69 70
{
}

71 72 73 74 75 76 77 78 79 80 81 82 83
static void fsl_msi_print_chip(struct irq_data *irqd, struct seq_file *p)
{
	struct fsl_msi *msi_data = irqd->domain->host_data;
	irq_hw_number_t hwirq = irqd_to_hwirq(irqd);
	int cascade_virq, srs;

	srs = (hwirq >> msi_data->srs_shift) & MSI_SRS_MASK;
	cascade_virq = msi_data->cascade_array[srs]->virq;

	seq_printf(p, " fsl-msi-%d", cascade_virq);
}


84
static struct irq_chip fsl_msi_chip = {
85 86
	.irq_mask	= mask_msi_irq,
	.irq_unmask	= unmask_msi_irq,
87
	.irq_ack	= fsl_msi_end_irq,
88
	.irq_print_chip = fsl_msi_print_chip,
89 90
};

91
static int fsl_msi_host_map(struct irq_domain *h, unsigned int virq,
92 93
				irq_hw_number_t hw)
{
94
	struct fsl_msi *msi_data = h->host_data;
95 96
	struct irq_chip *chip = &fsl_msi_chip;

97
	irq_set_status_flags(virq, IRQ_TYPE_EDGE_FALLING);
98

99 100
	irq_set_chip_data(virq, msi_data);
	irq_set_chip_and_handler(virq, chip, handle_edge_irq);
101 102 103 104

	return 0;
}

105
static const struct irq_domain_ops fsl_msi_host_ops = {
106 107 108 109 110
	.map = fsl_msi_host_map,
};

static int fsl_msi_init_allocator(struct fsl_msi *msi_data)
{
111
	int rc, hwirq;
112

113
	rc = msi_bitmap_alloc(&msi_data->bitmap, NR_MSI_IRQS_MAX,
114 115 116
			      msi_data->irqhost->of_node);
	if (rc)
		return rc;
117

118 119 120 121 122 123
	/*
	 * Reserve all the hwirqs
	 * The available hwirqs will be released in fsl_msi_setup_hwirq()
	 */
	for (hwirq = 0; hwirq < NR_MSI_IRQS_MAX; hwirq++)
		msi_bitmap_reserve_hwirq(&msi_data->bitmap, hwirq);
124 125 126 127 128 129 130

	return 0;
}

static void fsl_teardown_msi_irqs(struct pci_dev *pdev)
{
	struct msi_desc *entry;
131
	struct fsl_msi *msi_data;
132 133 134 135

	list_for_each_entry(entry, &pdev->msi_list, list) {
		if (entry->irq == NO_IRQ)
			continue;
136
		msi_data = irq_get_chip_data(entry->irq);
137
		irq_set_msi_desc(entry->irq, NULL);
138 139
		msi_bitmap_free_hwirqs(&msi_data->bitmap,
				       virq_to_hw(entry->irq), 1);
140 141 142 143 144 145 146
		irq_dispose_mapping(entry->irq);
	}

	return;
}

static void fsl_compose_msi_msg(struct pci_dev *pdev, int hwirq,
147 148
				struct msi_msg *msg,
				struct fsl_msi *fsl_msi_data)
149
{
150
	struct fsl_msi *msi_data = fsl_msi_data;
151
	struct pci_controller *hose = pci_bus_to_host(pdev->bus);
152 153
	u64 address; /* Physical address of the MSIIR */
	int len;
K
Kim Phillips 已提交
154
	const __be64 *reg;
155 156 157 158 159 160 161

	/* If the msi-address-64 property exists, then use it */
	reg = of_get_property(hose->dn, "msi-address-64", &len);
	if (reg && (len == sizeof(u64)))
		address = be64_to_cpup(reg);
	else
		address = fsl_pci_immrbar_base(hose) + msi_data->msiir_offset;
162

163 164
	msg->address_lo = lower_32_bits(address);
	msg->address_hi = upper_32_bits(address);
165

166 167
	msg->data = hwirq;

168 169 170
	pr_debug("%s: allocated srs: %d, ibs: %d\n", __func__,
		 (hwirq >> msi_data->srs_shift) & MSI_SRS_MASK,
		 (hwirq >> msi_data->ibs_shift) & MSI_IBS_MASK);
171 172 173 174
}

static int fsl_setup_msi_irqs(struct pci_dev *pdev, int nvec, int type)
{
175 176 177
	struct pci_controller *hose = pci_bus_to_host(pdev->bus);
	struct device_node *np;
	phandle phandle = 0;
178
	int rc, hwirq = -ENOMEM;
179 180 181
	unsigned int virq;
	struct msi_desc *entry;
	struct msi_msg msg;
182
	struct fsl_msi *msi_data;
183

184 185 186
	if (type == PCI_CAP_ID_MSIX)
		pr_debug("fslmsi: MSI-X untested, trying anyway.\n");

187 188 189 190 191 192
	/*
	 * If the PCI node has an fsl,msi property, then we need to use it
	 * to find the specific MSI.
	 */
	np = of_parse_phandle(hose->dn, "fsl,msi", 0);
	if (np) {
193
		if (of_device_is_compatible(np, "fsl,mpic-msi") ||
194 195
		    of_device_is_compatible(np, "fsl,vmpic-msi") ||
		    of_device_is_compatible(np, "fsl,vmpic-msi-v4.3"))
196 197
			phandle = np->phandle;
		else {
198 199 200
			dev_err(&pdev->dev,
				"node %s has an invalid fsl,msi phandle %u\n",
				hose->dn->full_name, np->phandle);
201 202 203 204
			return -EINVAL;
		}
	}

205
	list_for_each_entry(entry, &pdev->msi_list, list) {
206 207 208 209
		/*
		 * Loop over all the MSI devices until we find one that has an
		 * available interrupt.
		 */
210
		list_for_each_entry(msi_data, &msi_head, list) {
211 212 213 214 215 216 217 218 219 220 221
			/*
			 * If the PCI node has an fsl,msi property, then we
			 * restrict our search to the corresponding MSI node.
			 * The simplest way is to skip over MSI nodes with the
			 * wrong phandle. Under the Freescale hypervisor, this
			 * has the additional benefit of skipping over MSI
			 * nodes that are not mapped in the PAMU.
			 */
			if (phandle && (phandle != msi_data->phandle))
				continue;

222 223 224 225
			hwirq = msi_bitmap_alloc_hwirqs(&msi_data->bitmap, 1);
			if (hwirq >= 0)
				break;
		}
226

227 228
		if (hwirq < 0) {
			rc = hwirq;
229
			dev_err(&pdev->dev, "could not allocate MSI interrupt\n");
230 231 232 233 234 235
			goto out_free;
		}

		virq = irq_create_mapping(msi_data->irqhost, hwirq);

		if (virq == NO_IRQ) {
236
			dev_err(&pdev->dev, "fail mapping hwirq %i\n", hwirq);
237
			msi_bitmap_free_hwirqs(&msi_data->bitmap, hwirq, 1);
238 239 240
			rc = -ENOSPC;
			goto out_free;
		}
241
		/* chip_data is msi_data via host->hostdata in host->map() */
242
		irq_set_msi_desc(virq, entry);
243

244
		fsl_compose_msi_msg(pdev, hwirq, &msg, msi_data);
245 246 247 248 249
		write_msi_msg(virq, &msg);
	}
	return 0;

out_free:
250
	/* free by the caller of this function */
251 252 253
	return rc;
}

254
static irqreturn_t fsl_msi_cascade(int irq, void *data)
255 256
{
	unsigned int cascade_irq;
257
	struct fsl_msi *msi_data;
258 259 260 261
	int msir_index = -1;
	u32 msir_value = 0;
	u32 intr_index;
	u32 have_shift = 0;
262 263
	struct fsl_msi_cascade_data *cascade_data = data;
	irqreturn_t ret = IRQ_NONE;
264 265

	msi_data = cascade_data->msi_data;
266

267
	msir_index = cascade_data->index;
268

269
	if (msir_index >= NR_MSI_REG_MAX)
270 271
		cascade_irq = NO_IRQ;

272
	switch (msi_data->feature & FSL_PIC_IP_MASK) {
273 274 275 276 277 278 279
	case FSL_PIC_IP_MPIC:
		msir_value = fsl_msi_read(msi_data->msi_regs,
			msir_index * 0x10);
		break;
	case FSL_PIC_IP_IPIC:
		msir_value = fsl_msi_read(msi_data->msi_regs, msir_index * 0x4);
		break;
280 281 282
#ifdef CONFIG_EPAPR_PARAVIRT
	case FSL_PIC_IP_VMPIC: {
		unsigned int ret;
283 284 285 286 287 288 289
		ret = fh_vmpic_get_msir(virq_to_hw(irq), &msir_value);
		if (ret) {
			pr_err("fsl-msi: fh_vmpic_get_msir() failed for "
			       "irq %u (ret=%u)\n", irq, ret);
			msir_value = 0;
		}
		break;
290
	}
291 292
#endif
	}
293 294 295 296 297

	while (msir_value) {
		intr_index = ffs(msir_value) - 1;

		cascade_irq = irq_linear_revmap(msi_data->irqhost,
298 299
				msi_hwirq(msi_data, msir_index,
					  intr_index + have_shift));
300
		if (cascade_irq != NO_IRQ) {
301
			generic_handle_irq(cascade_irq);
302 303
			ret = IRQ_HANDLED;
		}
304 305
		have_shift += intr_index + 1;
		msir_value = msir_value >> (intr_index + 1);
306 307
	}

308
	return ret;
309 310
}

311
static int fsl_of_msi_remove(struct platform_device *ofdev)
312
{
313
	struct fsl_msi *msi = platform_get_drvdata(ofdev);
314 315 316 317
	int virq, i;

	if (msi->list.prev != NULL)
		list_del(&msi->list);
318
	for (i = 0; i < NR_MSI_REG_MAX; i++) {
319 320 321 322 323
		if (msi->cascade_array[i]) {
			virq = msi->cascade_array[i]->virq;

			BUG_ON(virq == NO_IRQ);

324
			free_irq(virq, msi->cascade_array[i]);
325
			kfree(msi->cascade_array[i]);
326 327 328 329 330
			irq_dispose_mapping(virq);
		}
	}
	if (msi->bitmap.bitmap)
		msi_bitmap_free(&msi->bitmap);
331 332
	if ((msi->feature & FSL_PIC_IP_MASK) != FSL_PIC_IP_VMPIC)
		iounmap(msi->msi_regs);
333 334 335 336 337
	kfree(msi);

	return 0;
}

338 339
static struct lock_class_key fsl_msi_irq_class;

340 341
static int fsl_msi_setup_hwirq(struct fsl_msi *msi, struct platform_device *dev,
			       int offset, int irq_index)
342 343
{
	struct fsl_msi_cascade_data *cascade_data = NULL;
344
	int virt_msir, i, ret;
345 346 347 348 349 350 351 352 353 354 355 356 357

	virt_msir = irq_of_parse_and_map(dev->dev.of_node, irq_index);
	if (virt_msir == NO_IRQ) {
		dev_err(&dev->dev, "%s: Cannot translate IRQ index %d\n",
			__func__, irq_index);
		return 0;
	}

	cascade_data = kzalloc(sizeof(struct fsl_msi_cascade_data), GFP_KERNEL);
	if (!cascade_data) {
		dev_err(&dev->dev, "No memory for MSI cascade data\n");
		return -ENOMEM;
	}
358
	irq_set_lockdep_class(virt_msir, &fsl_msi_irq_class);
359
	cascade_data->index = offset;
360
	cascade_data->msi_data = msi;
361 362
	cascade_data->virq = virt_msir;
	msi->cascade_array[irq_index] = cascade_data;
363

364
	ret = request_irq(virt_msir, fsl_msi_cascade, IRQF_NO_THREAD,
365 366 367 368 369 370
			  "fsl-msi-cascade", cascade_data);
	if (ret) {
		dev_err(&dev->dev, "failed to request_irq(%d), ret = %d\n",
			virt_msir, ret);
		return ret;
	}
371

372 373 374 375 376
	/* Release the hwirqs corresponding to this MSI register */
	for (i = 0; i < IRQS_PER_MSI_REG; i++)
		msi_bitmap_free_hwirqs(&msi->bitmap,
				       msi_hwirq(msi, offset, i), 1);

377 378 379
	return 0;
}

380
static const struct of_device_id fsl_of_msi_ids[];
381
static int fsl_of_msi_probe(struct platform_device *dev)
382
{
383
	const struct of_device_id *match;
384
	struct fsl_msi *msi;
385
	struct resource res, msiir;
386
	int err, i, j, irq_index, count;
387
	const u32 *p;
388
	const struct fsl_msi_feature *features;
389 390
	int len;
	u32 offset;
391

392 393
	match = of_match_device(fsl_of_msi_ids, &dev->dev);
	if (!match)
394
		return -EINVAL;
395
	features = match->data;
396

397 398 399 400 401
	printk(KERN_DEBUG "Setting up Freescale MSI support\n");

	msi = kzalloc(sizeof(struct fsl_msi), GFP_KERNEL);
	if (!msi) {
		dev_err(&dev->dev, "No memory for MSI structure\n");
402
		return -ENOMEM;
403
	}
404
	platform_set_drvdata(dev, msi);
405

406
	msi->irqhost = irq_domain_add_linear(dev->dev.of_node,
407
				      NR_MSI_IRQS_MAX, &fsl_msi_host_ops, msi);
408 409 410 411 412 413 414

	if (msi->irqhost == NULL) {
		dev_err(&dev->dev, "No memory for MSI irqhost\n");
		err = -ENOMEM;
		goto error_out;
	}

415 416 417 418 419 420 421 422
	/*
	 * Under the Freescale hypervisor, the msi nodes don't have a 'reg'
	 * property.  Instead, we use hypercalls to access the MSI.
	 */
	if ((features->fsl_pic_ip & FSL_PIC_IP_MASK) != FSL_PIC_IP_VMPIC) {
		err = of_address_to_resource(dev->dev.of_node, 0, &res);
		if (err) {
			dev_err(&dev->dev, "invalid resource for node %s\n",
423
				dev->dev.of_node->full_name);
424 425
			goto error_out;
		}
426

427 428
		msi->msi_regs = ioremap(res.start, resource_size(&res));
		if (!msi->msi_regs) {
429
			err = -ENOMEM;
430 431 432 433 434 435
			dev_err(&dev->dev, "could not map node %s\n",
				dev->dev.of_node->full_name);
			goto error_out;
		}
		msi->msiir_offset =
			features->msiir_offset + (res.start & 0xfffff);
436 437 438 439 440 441 442 443 444 445

		/*
		 * First read the MSIIR/MSIIR1 offset from dts
		 * On failure use the hardcode MSIIR offset
		 */
		if (of_address_to_resource(dev->dev.of_node, 1, &msiir))
			msi->msiir_offset = features->msiir_offset +
					    (res.start & MSIIR_OFFSET_MASK);
		else
			msi->msiir_offset = msiir.start & MSIIR_OFFSET_MASK;
446 447
	}

448
	msi->feature = features->fsl_pic_ip;
449

450 451 452 453 454 455
	/*
	 * Remember the phandle, so that we can match with any PCI nodes
	 * that have an "fsl,msi" property.
	 */
	msi->phandle = dev->dev.of_node->phandle;

456 457
	err = fsl_msi_init_allocator(msi);
	if (err) {
458 459 460 461
		dev_err(&dev->dev, "Error allocating MSI bitmap\n");
		goto error_out;
	}

462 463
	p = of_get_property(dev->dev.of_node, "msi-available-ranges", &len);

464 465
	if (of_device_is_compatible(dev->dev.of_node, "fsl,mpic-msi-v4.3") ||
	    of_device_is_compatible(dev->dev.of_node, "fsl,vmpic-msi-v4.3")) {
466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481
		msi->srs_shift = MSIIR1_SRS_SHIFT;
		msi->ibs_shift = MSIIR1_IBS_SHIFT;
		if (p)
			dev_warn(&dev->dev, "%s: dose not support msi-available-ranges property\n",
				__func__);

		for (irq_index = 0; irq_index < NR_MSI_REG_MSIIR1;
		     irq_index++) {
			err = fsl_msi_setup_hwirq(msi, dev,
						  irq_index, irq_index);
			if (err)
				goto error_out;
		}
	} else {
		static const u32 all_avail[] =
			{ 0, NR_MSI_REG_MSIIR * IRQS_PER_MSI_REG };
482

483 484 485 486 487 488
		msi->srs_shift = MSIIR_SRS_SHIFT;
		msi->ibs_shift = MSIIR_IBS_SHIFT;

		if (p && len % (2 * sizeof(u32)) != 0) {
			dev_err(&dev->dev, "%s: Malformed msi-available-ranges property\n",
				__func__);
489 490 491 492
			err = -EINVAL;
			goto error_out;
		}

493 494 495 496
		if (!p) {
			p = all_avail;
			len = sizeof(all_avail);
		}
497

498 499 500 501 502 503 504
		for (irq_index = 0, i = 0; i < len / (2 * sizeof(u32)); i++) {
			if (p[i * 2] % IRQS_PER_MSI_REG ||
			    p[i * 2 + 1] % IRQS_PER_MSI_REG) {
				pr_warn("%s: %s: msi available range of %u at %u is not IRQ-aligned\n",
				       __func__, dev->dev.of_node->full_name,
				       p[i * 2 + 1], p[i * 2]);
				err = -EINVAL;
505
				goto error_out;
506 507 508 509 510 511 512 513 514 515 516
			}

			offset = p[i * 2] / IRQS_PER_MSI_REG;
			count = p[i * 2 + 1] / IRQS_PER_MSI_REG;

			for (j = 0; j < count; j++, irq_index++) {
				err = fsl_msi_setup_hwirq(msi, dev, offset + j,
							  irq_index);
				if (err)
					goto error_out;
			}
517 518 519
		}
	}

520
	list_add_tail(&msi->list, &msi_head);
521

522 523 524 525 526 527 528 529 530
	/* The multiple setting ppc_md.setup_msi_irqs will not harm things */
	if (!ppc_md.setup_msi_irqs) {
		ppc_md.setup_msi_irqs = fsl_setup_msi_irqs;
		ppc_md.teardown_msi_irqs = fsl_teardown_msi_irqs;
	} else if (ppc_md.setup_msi_irqs != fsl_setup_msi_irqs) {
		dev_err(&dev->dev, "Different MSI driver already installed!\n");
		err = -ENODEV;
		goto error_out;
	}
531 532
	return 0;
error_out:
533
	fsl_of_msi_remove(dev);
534 535 536 537 538 539 540 541 542 543 544 545 546
	return err;
}

static const struct fsl_msi_feature mpic_msi_feature = {
	.fsl_pic_ip = FSL_PIC_IP_MPIC,
	.msiir_offset = 0x140,
};

static const struct fsl_msi_feature ipic_msi_feature = {
	.fsl_pic_ip = FSL_PIC_IP_IPIC,
	.msiir_offset = 0x38,
};

547 548 549 550 551
static const struct fsl_msi_feature vmpic_msi_feature = {
	.fsl_pic_ip = FSL_PIC_IP_VMPIC,
	.msiir_offset = 0,
};

552 553 554
static const struct of_device_id fsl_of_msi_ids[] = {
	{
		.compatible = "fsl,mpic-msi",
555
		.data = &mpic_msi_feature,
556
	},
557 558 559 560
	{
		.compatible = "fsl,mpic-msi-v4.3",
		.data = &mpic_msi_feature,
	},
561 562
	{
		.compatible = "fsl,ipic-msi",
563
		.data = &ipic_msi_feature,
564
	},
565
#ifdef CONFIG_EPAPR_PARAVIRT
566 567
	{
		.compatible = "fsl,vmpic-msi",
568
		.data = &vmpic_msi_feature,
569
	},
570 571 572 573
	{
		.compatible = "fsl,vmpic-msi-v4.3",
		.data = &vmpic_msi_feature,
	},
574
#endif
575 576 577
	{}
};

578
static struct platform_driver fsl_of_msi_driver = {
579 580 581 582 583
	.driver = {
		.name = "fsl-msi",
		.owner = THIS_MODULE,
		.of_match_table = fsl_of_msi_ids,
	},
584
	.probe = fsl_of_msi_probe,
585
	.remove = fsl_of_msi_remove,
586 587 588 589
};

static __init int fsl_of_msi_init(void)
{
590
	return platform_driver_register(&fsl_of_msi_driver);
591 592 593
}

subsys_initcall(fsl_of_msi_init);