fsl_msi.c 14.4 KB
Newer Older
1
/*
2
 * Copyright (C) 2007-2011 Freescale Semiconductor, Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
 *
 * Author: Tony Li <tony.li@freescale.com>
 *	   Jason Jin <Jason.jin@freescale.com>
 *
 * The hwirq alloc and free code reuse from sysdev/mpic_msi.c
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; version 2 of the
 * License.
 *
 */
#include <linux/irq.h>
#include <linux/bootmem.h>
#include <linux/msi.h>
#include <linux/pci.h>
19
#include <linux/slab.h>
20
#include <linux/of_platform.h>
21
#include <linux/interrupt.h>
22 23 24 25
#include <sysdev/fsl_soc.h>
#include <asm/prom.h>
#include <asm/hw_irq.h>
#include <asm/ppc-pci.h>
26
#include <asm/mpic.h>
27 28
#include <asm/fsl_hcalls.h>

29
#include "fsl_msi.h"
30
#include "fsl_pci.h"
31

32 33 34 35 36 37 38 39 40 41 42 43
#define MSIIR_OFFSET_MASK	0xfffff
#define MSIIR_IBS_SHIFT		0
#define MSIIR_SRS_SHIFT		5
#define MSIIR1_IBS_SHIFT	4
#define MSIIR1_SRS_SHIFT	0
#define MSI_SRS_MASK		0xf
#define MSI_IBS_MASK		0x1f

#define msi_hwirq(msi, msir_index, intr_index) \
		((msir_index) << (msi)->srs_shift | \
		 ((intr_index) << (msi)->ibs_shift))

K
Kim Phillips 已提交
44
static LIST_HEAD(msi_head);
45

46 47
struct fsl_msi_feature {
	u32 fsl_pic_ip;
48
	u32 msiir_offset; /* Offset of MSIIR, relative to start of MSIR bank */
49 50
};

51 52 53
struct fsl_msi_cascade_data {
	struct fsl_msi *msi_data;
	int index;
54
	int virq;
55
};
56 57 58 59 60 61 62 63 64 65

static inline u32 fsl_msi_read(u32 __iomem *base, unsigned int reg)
{
	return in_be32(base + (reg >> 2));
}

/*
 * We do not need this actually. The MSIR register has been read once
 * in the cascade interrupt. So, this MSI interrupt has been acked
*/
66
static void fsl_msi_end_irq(struct irq_data *d)
67 68 69 70
{
}

static struct irq_chip fsl_msi_chip = {
71 72
	.irq_mask	= mask_msi_irq,
	.irq_unmask	= unmask_msi_irq,
73
	.irq_ack	= fsl_msi_end_irq,
74
	.name		= "FSL-MSI",
75 76
};

77
static int fsl_msi_host_map(struct irq_domain *h, unsigned int virq,
78 79
				irq_hw_number_t hw)
{
80
	struct fsl_msi *msi_data = h->host_data;
81 82
	struct irq_chip *chip = &fsl_msi_chip;

83
	irq_set_status_flags(virq, IRQ_TYPE_EDGE_FALLING);
84

85 86
	irq_set_chip_data(virq, msi_data);
	irq_set_chip_and_handler(virq, chip, handle_edge_irq);
87 88 89 90

	return 0;
}

91
static const struct irq_domain_ops fsl_msi_host_ops = {
92 93 94 95 96
	.map = fsl_msi_host_map,
};

static int fsl_msi_init_allocator(struct fsl_msi *msi_data)
{
97
	int rc, hwirq;
98

99
	rc = msi_bitmap_alloc(&msi_data->bitmap, NR_MSI_IRQS_MAX,
100 101 102
			      msi_data->irqhost->of_node);
	if (rc)
		return rc;
103

104 105 106 107 108 109
	/*
	 * Reserve all the hwirqs
	 * The available hwirqs will be released in fsl_msi_setup_hwirq()
	 */
	for (hwirq = 0; hwirq < NR_MSI_IRQS_MAX; hwirq++)
		msi_bitmap_reserve_hwirq(&msi_data->bitmap, hwirq);
110 111 112 113 114 115 116 117 118 119 120 121 122 123 124

	return 0;
}

static int fsl_msi_check_device(struct pci_dev *pdev, int nvec, int type)
{
	if (type == PCI_CAP_ID_MSIX)
		pr_debug("fslmsi: MSI-X untested, trying anyway.\n");

	return 0;
}

static void fsl_teardown_msi_irqs(struct pci_dev *pdev)
{
	struct msi_desc *entry;
125
	struct fsl_msi *msi_data;
126 127 128 129

	list_for_each_entry(entry, &pdev->msi_list, list) {
		if (entry->irq == NO_IRQ)
			continue;
130
		msi_data = irq_get_chip_data(entry->irq);
131
		irq_set_msi_desc(entry->irq, NULL);
132 133
		msi_bitmap_free_hwirqs(&msi_data->bitmap,
				       virq_to_hw(entry->irq), 1);
134 135 136 137 138 139 140
		irq_dispose_mapping(entry->irq);
	}

	return;
}

static void fsl_compose_msi_msg(struct pci_dev *pdev, int hwirq,
141 142
				struct msi_msg *msg,
				struct fsl_msi *fsl_msi_data)
143
{
144
	struct fsl_msi *msi_data = fsl_msi_data;
145
	struct pci_controller *hose = pci_bus_to_host(pdev->bus);
146 147
	u64 address; /* Physical address of the MSIIR */
	int len;
K
Kim Phillips 已提交
148
	const __be64 *reg;
149 150 151 152 153 154 155

	/* If the msi-address-64 property exists, then use it */
	reg = of_get_property(hose->dn, "msi-address-64", &len);
	if (reg && (len == sizeof(u64)))
		address = be64_to_cpup(reg);
	else
		address = fsl_pci_immrbar_base(hose) + msi_data->msiir_offset;
156

157 158
	msg->address_lo = lower_32_bits(address);
	msg->address_hi = upper_32_bits(address);
159

160 161
	msg->data = hwirq;

162 163 164
	pr_debug("%s: allocated srs: %d, ibs: %d\n", __func__,
		 (hwirq >> msi_data->srs_shift) & MSI_SRS_MASK,
		 (hwirq >> msi_data->ibs_shift) & MSI_IBS_MASK);
165 166 167 168
}

static int fsl_setup_msi_irqs(struct pci_dev *pdev, int nvec, int type)
{
169 170 171
	struct pci_controller *hose = pci_bus_to_host(pdev->bus);
	struct device_node *np;
	phandle phandle = 0;
172
	int rc, hwirq = -ENOMEM;
173 174 175
	unsigned int virq;
	struct msi_desc *entry;
	struct msi_msg msg;
176
	struct fsl_msi *msi_data;
177

178 179 180 181 182 183
	/*
	 * If the PCI node has an fsl,msi property, then we need to use it
	 * to find the specific MSI.
	 */
	np = of_parse_phandle(hose->dn, "fsl,msi", 0);
	if (np) {
184
		if (of_device_is_compatible(np, "fsl,mpic-msi") ||
185 186
		    of_device_is_compatible(np, "fsl,vmpic-msi") ||
		    of_device_is_compatible(np, "fsl,vmpic-msi-v4.3"))
187 188
			phandle = np->phandle;
		else {
189 190 191
			dev_err(&pdev->dev,
				"node %s has an invalid fsl,msi phandle %u\n",
				hose->dn->full_name, np->phandle);
192 193 194 195
			return -EINVAL;
		}
	}

196
	list_for_each_entry(entry, &pdev->msi_list, list) {
197 198 199 200
		/*
		 * Loop over all the MSI devices until we find one that has an
		 * available interrupt.
		 */
201
		list_for_each_entry(msi_data, &msi_head, list) {
202 203 204 205 206 207 208 209 210 211 212
			/*
			 * If the PCI node has an fsl,msi property, then we
			 * restrict our search to the corresponding MSI node.
			 * The simplest way is to skip over MSI nodes with the
			 * wrong phandle. Under the Freescale hypervisor, this
			 * has the additional benefit of skipping over MSI
			 * nodes that are not mapped in the PAMU.
			 */
			if (phandle && (phandle != msi_data->phandle))
				continue;

213 214 215 216
			hwirq = msi_bitmap_alloc_hwirqs(&msi_data->bitmap, 1);
			if (hwirq >= 0)
				break;
		}
217

218 219
		if (hwirq < 0) {
			rc = hwirq;
220
			dev_err(&pdev->dev, "could not allocate MSI interrupt\n");
221 222 223 224 225 226
			goto out_free;
		}

		virq = irq_create_mapping(msi_data->irqhost, hwirq);

		if (virq == NO_IRQ) {
227
			dev_err(&pdev->dev, "fail mapping hwirq %i\n", hwirq);
228
			msi_bitmap_free_hwirqs(&msi_data->bitmap, hwirq, 1);
229 230 231
			rc = -ENOSPC;
			goto out_free;
		}
232
		/* chip_data is msi_data via host->hostdata in host->map() */
233
		irq_set_msi_desc(virq, entry);
234

235
		fsl_compose_msi_msg(pdev, hwirq, &msg, msi_data);
236 237 238 239 240
		write_msi_msg(virq, &msg);
	}
	return 0;

out_free:
241
	/* free by the caller of this function */
242 243 244
	return rc;
}

245
static irqreturn_t fsl_msi_cascade(int irq, void *data)
246 247
{
	unsigned int cascade_irq;
248
	struct fsl_msi *msi_data;
249 250 251 252
	int msir_index = -1;
	u32 msir_value = 0;
	u32 intr_index;
	u32 have_shift = 0;
253 254
	struct fsl_msi_cascade_data *cascade_data = data;
	irqreturn_t ret = IRQ_NONE;
255 256

	msi_data = cascade_data->msi_data;
257

258
	msir_index = cascade_data->index;
259

260
	if (msir_index >= NR_MSI_REG_MAX)
261 262
		cascade_irq = NO_IRQ;

263
	switch (msi_data->feature & FSL_PIC_IP_MASK) {
264 265 266 267 268 269 270
	case FSL_PIC_IP_MPIC:
		msir_value = fsl_msi_read(msi_data->msi_regs,
			msir_index * 0x10);
		break;
	case FSL_PIC_IP_IPIC:
		msir_value = fsl_msi_read(msi_data->msi_regs, msir_index * 0x4);
		break;
271 272 273
#ifdef CONFIG_EPAPR_PARAVIRT
	case FSL_PIC_IP_VMPIC: {
		unsigned int ret;
274 275 276 277 278 279 280
		ret = fh_vmpic_get_msir(virq_to_hw(irq), &msir_value);
		if (ret) {
			pr_err("fsl-msi: fh_vmpic_get_msir() failed for "
			       "irq %u (ret=%u)\n", irq, ret);
			msir_value = 0;
		}
		break;
281
	}
282 283
#endif
	}
284 285 286 287 288

	while (msir_value) {
		intr_index = ffs(msir_value) - 1;

		cascade_irq = irq_linear_revmap(msi_data->irqhost,
289 290
				msi_hwirq(msi_data, msir_index,
					  intr_index + have_shift));
291
		if (cascade_irq != NO_IRQ) {
292
			generic_handle_irq(cascade_irq);
293 294
			ret = IRQ_HANDLED;
		}
295 296
		have_shift += intr_index + 1;
		msir_value = msir_value >> (intr_index + 1);
297 298
	}

299
	return ret;
300 301
}

302
static int fsl_of_msi_remove(struct platform_device *ofdev)
303
{
304
	struct fsl_msi *msi = platform_get_drvdata(ofdev);
305 306 307 308
	int virq, i;

	if (msi->list.prev != NULL)
		list_del(&msi->list);
309
	for (i = 0; i < NR_MSI_REG_MAX; i++) {
310 311 312 313 314
		if (msi->cascade_array[i]) {
			virq = msi->cascade_array[i]->virq;

			BUG_ON(virq == NO_IRQ);

315
			free_irq(virq, msi->cascade_array[i]);
316
			kfree(msi->cascade_array[i]);
317 318 319 320 321
			irq_dispose_mapping(virq);
		}
	}
	if (msi->bitmap.bitmap)
		msi_bitmap_free(&msi->bitmap);
322 323
	if ((msi->feature & FSL_PIC_IP_MASK) != FSL_PIC_IP_VMPIC)
		iounmap(msi->msi_regs);
324 325 326 327 328
	kfree(msi);

	return 0;
}

329 330
static struct lock_class_key fsl_msi_irq_class;

331 332
static int fsl_msi_setup_hwirq(struct fsl_msi *msi, struct platform_device *dev,
			       int offset, int irq_index)
333 334
{
	struct fsl_msi_cascade_data *cascade_data = NULL;
335
	int virt_msir, i, ret;
336 337 338 339 340 341 342 343 344 345 346 347 348

	virt_msir = irq_of_parse_and_map(dev->dev.of_node, irq_index);
	if (virt_msir == NO_IRQ) {
		dev_err(&dev->dev, "%s: Cannot translate IRQ index %d\n",
			__func__, irq_index);
		return 0;
	}

	cascade_data = kzalloc(sizeof(struct fsl_msi_cascade_data), GFP_KERNEL);
	if (!cascade_data) {
		dev_err(&dev->dev, "No memory for MSI cascade data\n");
		return -ENOMEM;
	}
349
	irq_set_lockdep_class(virt_msir, &fsl_msi_irq_class);
350
	cascade_data->index = offset;
351
	cascade_data->msi_data = msi;
352 353
	cascade_data->virq = virt_msir;
	msi->cascade_array[irq_index] = cascade_data;
354 355 356 357 358 359 360 361

	ret = request_irq(virt_msir, fsl_msi_cascade, 0,
			  "fsl-msi-cascade", cascade_data);
	if (ret) {
		dev_err(&dev->dev, "failed to request_irq(%d), ret = %d\n",
			virt_msir, ret);
		return ret;
	}
362

363 364 365 366 367
	/* Release the hwirqs corresponding to this MSI register */
	for (i = 0; i < IRQS_PER_MSI_REG; i++)
		msi_bitmap_free_hwirqs(&msi->bitmap,
				       msi_hwirq(msi, offset, i), 1);

368 369 370
	return 0;
}

371
static const struct of_device_id fsl_of_msi_ids[];
372
static int fsl_of_msi_probe(struct platform_device *dev)
373
{
374
	const struct of_device_id *match;
375
	struct fsl_msi *msi;
376
	struct resource res, msiir;
377
	int err, i, j, irq_index, count;
378
	const u32 *p;
379
	const struct fsl_msi_feature *features;
380 381
	int len;
	u32 offset;
382

383 384
	match = of_match_device(fsl_of_msi_ids, &dev->dev);
	if (!match)
385
		return -EINVAL;
386
	features = match->data;
387

388 389 390 391 392
	printk(KERN_DEBUG "Setting up Freescale MSI support\n");

	msi = kzalloc(sizeof(struct fsl_msi), GFP_KERNEL);
	if (!msi) {
		dev_err(&dev->dev, "No memory for MSI structure\n");
393
		return -ENOMEM;
394
	}
395
	platform_set_drvdata(dev, msi);
396

397
	msi->irqhost = irq_domain_add_linear(dev->dev.of_node,
398
				      NR_MSI_IRQS_MAX, &fsl_msi_host_ops, msi);
399 400 401 402 403 404 405

	if (msi->irqhost == NULL) {
		dev_err(&dev->dev, "No memory for MSI irqhost\n");
		err = -ENOMEM;
		goto error_out;
	}

406 407 408 409 410 411 412 413
	/*
	 * Under the Freescale hypervisor, the msi nodes don't have a 'reg'
	 * property.  Instead, we use hypercalls to access the MSI.
	 */
	if ((features->fsl_pic_ip & FSL_PIC_IP_MASK) != FSL_PIC_IP_VMPIC) {
		err = of_address_to_resource(dev->dev.of_node, 0, &res);
		if (err) {
			dev_err(&dev->dev, "invalid resource for node %s\n",
414
				dev->dev.of_node->full_name);
415 416
			goto error_out;
		}
417

418 419
		msi->msi_regs = ioremap(res.start, resource_size(&res));
		if (!msi->msi_regs) {
420
			err = -ENOMEM;
421 422 423 424 425 426
			dev_err(&dev->dev, "could not map node %s\n",
				dev->dev.of_node->full_name);
			goto error_out;
		}
		msi->msiir_offset =
			features->msiir_offset + (res.start & 0xfffff);
427 428 429 430 431 432 433 434 435 436

		/*
		 * First read the MSIIR/MSIIR1 offset from dts
		 * On failure use the hardcode MSIIR offset
		 */
		if (of_address_to_resource(dev->dev.of_node, 1, &msiir))
			msi->msiir_offset = features->msiir_offset +
					    (res.start & MSIIR_OFFSET_MASK);
		else
			msi->msiir_offset = msiir.start & MSIIR_OFFSET_MASK;
437 438
	}

439
	msi->feature = features->fsl_pic_ip;
440

441 442 443 444 445 446
	/*
	 * Remember the phandle, so that we can match with any PCI nodes
	 * that have an "fsl,msi" property.
	 */
	msi->phandle = dev->dev.of_node->phandle;

447 448
	err = fsl_msi_init_allocator(msi);
	if (err) {
449 450 451 452
		dev_err(&dev->dev, "Error allocating MSI bitmap\n");
		goto error_out;
	}

453 454
	p = of_get_property(dev->dev.of_node, "msi-available-ranges", &len);

455 456
	if (of_device_is_compatible(dev->dev.of_node, "fsl,mpic-msi-v4.3") ||
	    of_device_is_compatible(dev->dev.of_node, "fsl,vmpic-msi-v4.3")) {
457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472
		msi->srs_shift = MSIIR1_SRS_SHIFT;
		msi->ibs_shift = MSIIR1_IBS_SHIFT;
		if (p)
			dev_warn(&dev->dev, "%s: dose not support msi-available-ranges property\n",
				__func__);

		for (irq_index = 0; irq_index < NR_MSI_REG_MSIIR1;
		     irq_index++) {
			err = fsl_msi_setup_hwirq(msi, dev,
						  irq_index, irq_index);
			if (err)
				goto error_out;
		}
	} else {
		static const u32 all_avail[] =
			{ 0, NR_MSI_REG_MSIIR * IRQS_PER_MSI_REG };
473

474 475 476 477 478 479
		msi->srs_shift = MSIIR_SRS_SHIFT;
		msi->ibs_shift = MSIIR_IBS_SHIFT;

		if (p && len % (2 * sizeof(u32)) != 0) {
			dev_err(&dev->dev, "%s: Malformed msi-available-ranges property\n",
				__func__);
480 481 482 483
			err = -EINVAL;
			goto error_out;
		}

484 485 486 487
		if (!p) {
			p = all_avail;
			len = sizeof(all_avail);
		}
488

489 490 491 492 493 494 495
		for (irq_index = 0, i = 0; i < len / (2 * sizeof(u32)); i++) {
			if (p[i * 2] % IRQS_PER_MSI_REG ||
			    p[i * 2 + 1] % IRQS_PER_MSI_REG) {
				pr_warn("%s: %s: msi available range of %u at %u is not IRQ-aligned\n",
				       __func__, dev->dev.of_node->full_name,
				       p[i * 2 + 1], p[i * 2]);
				err = -EINVAL;
496
				goto error_out;
497 498 499 500 501 502 503 504 505 506 507
			}

			offset = p[i * 2] / IRQS_PER_MSI_REG;
			count = p[i * 2 + 1] / IRQS_PER_MSI_REG;

			for (j = 0; j < count; j++, irq_index++) {
				err = fsl_msi_setup_hwirq(msi, dev, offset + j,
							  irq_index);
				if (err)
					goto error_out;
			}
508 509 510
		}
	}

511
	list_add_tail(&msi->list, &msi_head);
512

513 514 515 516 517 518 519 520 521 522
	/* The multiple setting ppc_md.setup_msi_irqs will not harm things */
	if (!ppc_md.setup_msi_irqs) {
		ppc_md.setup_msi_irqs = fsl_setup_msi_irqs;
		ppc_md.teardown_msi_irqs = fsl_teardown_msi_irqs;
		ppc_md.msi_check_device = fsl_msi_check_device;
	} else if (ppc_md.setup_msi_irqs != fsl_setup_msi_irqs) {
		dev_err(&dev->dev, "Different MSI driver already installed!\n");
		err = -ENODEV;
		goto error_out;
	}
523 524
	return 0;
error_out:
525
	fsl_of_msi_remove(dev);
526 527 528 529 530 531 532 533 534 535 536 537 538
	return err;
}

static const struct fsl_msi_feature mpic_msi_feature = {
	.fsl_pic_ip = FSL_PIC_IP_MPIC,
	.msiir_offset = 0x140,
};

static const struct fsl_msi_feature ipic_msi_feature = {
	.fsl_pic_ip = FSL_PIC_IP_IPIC,
	.msiir_offset = 0x38,
};

539 540 541 542 543
static const struct fsl_msi_feature vmpic_msi_feature = {
	.fsl_pic_ip = FSL_PIC_IP_VMPIC,
	.msiir_offset = 0,
};

544 545 546
static const struct of_device_id fsl_of_msi_ids[] = {
	{
		.compatible = "fsl,mpic-msi",
547
		.data = &mpic_msi_feature,
548
	},
549 550 551 552
	{
		.compatible = "fsl,mpic-msi-v4.3",
		.data = &mpic_msi_feature,
	},
553 554
	{
		.compatible = "fsl,ipic-msi",
555
		.data = &ipic_msi_feature,
556
	},
557
#ifdef CONFIG_EPAPR_PARAVIRT
558 559
	{
		.compatible = "fsl,vmpic-msi",
560
		.data = &vmpic_msi_feature,
561
	},
562 563 564 565
	{
		.compatible = "fsl,vmpic-msi-v4.3",
		.data = &vmpic_msi_feature,
	},
566
#endif
567 568 569
	{}
};

570
static struct platform_driver fsl_of_msi_driver = {
571 572 573 574 575
	.driver = {
		.name = "fsl-msi",
		.owner = THIS_MODULE,
		.of_match_table = fsl_of_msi_ids,
	},
576
	.probe = fsl_of_msi_probe,
577
	.remove = fsl_of_msi_remove,
578 579 580 581
};

static __init int fsl_of_msi_init(void)
{
582
	return platform_driver_register(&fsl_of_msi_driver);
583 584 585
}

subsys_initcall(fsl_of_msi_init);