radeon.h 47.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
#ifndef __RADEON_H__
#define __RADEON_H__

/* TODO: Here are things that needs to be done :
 *	- surface allocator & initializer : (bit like scratch reg) should
 *	  initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
 *	  related to surface
 *	- WB : write back stuff (do it bit like scratch reg things)
 *	- Vblank : look at Jesse's rework and what we should do
 *	- r600/r700: gart & cp
 *	- cs : clean cs ioctl use bitmap & things like that.
 *	- power management stuff
 *	- Barrier in gart code
 *	- Unmappabled vram ?
 *	- TESTING, TESTING, TESTING
 */

45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62
/* Initialization path:
 *  We expect that acceleration initialization might fail for various
 *  reasons even thought we work hard to make it works on most
 *  configurations. In order to still have a working userspace in such
 *  situation the init path must succeed up to the memory controller
 *  initialization point. Failure before this point are considered as
 *  fatal error. Here is the init callchain :
 *      radeon_device_init  perform common structure, mutex initialization
 *      asic_init           setup the GPU memory layout and perform all
 *                          one time initialization (failure in this
 *                          function are considered fatal)
 *      asic_startup        setup the GPU acceleration, in order to
 *                          follow guideline the first thing this
 *                          function should do is setting the GPU
 *                          memory controller (only MC setup failure
 *                          are considered as fatal)
 */

A
Arun Sharma 已提交
63
#include <linux/atomic.h>
64 65 66 67
#include <linux/wait.h>
#include <linux/list.h>
#include <linux/kref.h>

68 69 70 71
#include <ttm/ttm_bo_api.h>
#include <ttm/ttm_bo_driver.h>
#include <ttm/ttm_placement.h>
#include <ttm/ttm_module.h>
72
#include <ttm/ttm_execbuf_util.h>
73

74
#include "radeon_family.h"
75 76 77 78 79 80 81 82 83 84 85 86 87 88
#include "radeon_mode.h"
#include "radeon_reg.h"

/*
 * Modules parameters.
 */
extern int radeon_no_wb;
extern int radeon_modeset;
extern int radeon_dynclks;
extern int radeon_r4xx_atom;
extern int radeon_agpmode;
extern int radeon_vram_limit;
extern int radeon_gart_size;
extern int radeon_benchmarking;
89
extern int radeon_testing;
90
extern int radeon_connector_table;
91
extern int radeon_tv;
92
extern int radeon_audio;
93
extern int radeon_disp_priority;
94
extern int radeon_hw_i2c;
95
extern int radeon_pcie_gen2;
96
extern int radeon_msi;
97 98 99 100 101 102

/*
 * Copy from radeon_drv.h so we don't have to include both and have conflicting
 * symbol;
 */
#define RADEON_MAX_USEC_TIMEOUT		100000	/* 100 ms */
103
#define RADEON_FENCE_JIFFIES_TIMEOUT	(HZ / 2)
104
/* RADEON_IB_POOL_SIZE must be a power of 2 */
105
#define RADEON_IB_POOL_SIZE		16
106
#define RADEON_DEBUGFS_MAX_COMPONENTS	32
107
#define RADEONFB_CONN_LIMIT		4
108
#define RADEON_BIOS_NUM_SCRATCH		8
109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125

/*
 * Errata workarounds.
 */
enum radeon_pll_errata {
	CHIP_ERRATA_R300_CG             = 0x00000001,
	CHIP_ERRATA_PLL_DUMMYREADS      = 0x00000002,
	CHIP_ERRATA_PLL_DELAY           = 0x00000004
};


struct radeon_device;


/*
 * BIOS.
 */
126 127
#define ATRM_BIOS_PAGE 4096

128
#if defined(CONFIG_VGA_SWITCHEROO)
129 130
bool radeon_atrm_supported(struct pci_dev *pdev);
int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
131 132 133 134 135 136 137 138 139 140
#else
static inline bool radeon_atrm_supported(struct pci_dev *pdev)
{
	return false;
}

static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
	return -EINVAL;
}
#endif
141 142
bool radeon_get_bios(struct radeon_device *rdev);

143

144
/*
145
 * Dummy page
146
 */
147 148 149 150 151 152 153
struct radeon_dummy_page {
	struct page	*page;
	dma_addr_t	addr;
};
int radeon_dummy_page_init(struct radeon_device *rdev);
void radeon_dummy_page_fini(struct radeon_device *rdev);

154

155 156 157
/*
 * Clocks
 */
158 159 160
struct radeon_clock {
	struct radeon_pll p1pll;
	struct radeon_pll p2pll;
161
	struct radeon_pll dcpll;
162 163 164 165 166
	struct radeon_pll spll;
	struct radeon_pll mpll;
	/* 10 Khz units */
	uint32_t default_mclk;
	uint32_t default_sclk;
167 168
	uint32_t default_dispclk;
	uint32_t dp_extclk;
169
	uint32_t max_pixel_clock;
170 171
};

172 173 174 175
/*
 * Power management
 */
int radeon_pm_init(struct radeon_device *rdev);
176
void radeon_pm_fini(struct radeon_device *rdev);
177
void radeon_pm_compute_clocks(struct radeon_device *rdev);
178 179
void radeon_pm_suspend(struct radeon_device *rdev);
void radeon_pm_resume(struct radeon_device *rdev);
180 181
void radeon_combios_get_power_modes(struct radeon_device *rdev);
void radeon_atombios_get_power_modes(struct radeon_device *rdev);
182
void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
183
int radeon_atom_get_max_vddc(struct radeon_device *rdev, u16 *voltage);
184
void rs690_pm_info(struct radeon_device *rdev);
185 186 187 188
extern int rv6xx_get_temp(struct radeon_device *rdev);
extern int rv770_get_temp(struct radeon_device *rdev);
extern int evergreen_get_temp(struct radeon_device *rdev);
extern int sumo_get_temp(struct radeon_device *rdev);
189

190 191 192 193 194 195 196
/*
 * Fences.
 */
struct radeon_fence_driver {
	uint32_t			scratch_reg;
	atomic_t			seq;
	uint32_t			last_seq;
197 198
	unsigned long			last_jiffies;
	unsigned long			last_timeout;
199 200
	wait_queue_head_t		queue;
	struct list_head		created;
201
	struct list_head		emitted;
202
	struct list_head		signaled;
203
	bool				initialized;
204 205 206 207 208 209 210 211
};

struct radeon_fence {
	struct radeon_device		*rdev;
	struct kref			kref;
	struct list_head		list;
	/* protected by radeon_fence.lock */
	uint32_t			seq;
212
	bool				emitted;
213
	bool				signaled;
214 215
	/* RB, DMA, etc. */
	int				ring;
216 217
};

218
int radeon_fence_driver_init(struct radeon_device *rdev, int num_rings);
219
void radeon_fence_driver_fini(struct radeon_device *rdev);
220
int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
221
int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
222
void radeon_fence_process(struct radeon_device *rdev, int ring);
223 224
bool radeon_fence_signaled(struct radeon_fence *fence);
int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
225 226
int radeon_fence_wait_next(struct radeon_device *rdev, int ring);
int radeon_fence_wait_last(struct radeon_device *rdev, int ring);
227 228 229
struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
void radeon_fence_unref(struct radeon_fence **fence);

230 231 232 233
/*
 * Tiling registers
 */
struct radeon_surface_reg {
234
	struct radeon_bo *bo;
235 236 237
};

#define RADEON_GEM_MAX_SURFACES 8
238 239

/*
240
 * TTM.
241
 */
242 243
struct radeon_mman {
	struct ttm_bo_global_ref        bo_global_ref;
244
	struct drm_global_reference	mem_global_ref;
245
	struct ttm_bo_device		bdev;
246 247
	bool				mem_global_referenced;
	bool				initialized;
248 249 250 251 252 253
};

struct radeon_bo {
	/* Protected by gem.mutex */
	struct list_head		list;
	/* Protected by tbo.reserved */
254 255
	u32				placements[3];
	struct ttm_placement		placement;
256 257 258 259 260 261 262 263 264
	struct ttm_buffer_object	tbo;
	struct ttm_bo_kmap_obj		kmap;
	unsigned			pin_count;
	void				*kptr;
	u32				tiling_flags;
	u32				pitch;
	int				surface_reg;
	/* Constant after initialization */
	struct radeon_device		*rdev;
265
	struct drm_gem_object		gem_base;
266
};
267
#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
268

269
struct radeon_bo_list {
270
	struct ttm_validate_buffer tv;
271
	struct radeon_bo	*bo;
272 273 274
	uint64_t		gpu_offset;
	unsigned		rdomain;
	unsigned		wdomain;
275
	u32			tiling_flags;
276 277 278 279 280 281
};

/*
 * GEM objects.
 */
struct radeon_gem {
282
	struct mutex		mutex;
283 284 285 286 287 288
	struct list_head	objects;
};

int radeon_gem_init(struct radeon_device *rdev);
void radeon_gem_fini(struct radeon_device *rdev);
int radeon_gem_object_create(struct radeon_device *rdev, int size,
289 290 291
				int alignment, int initial_domain,
				bool discardable, bool kernel,
				struct drm_gem_object **obj);
292 293 294 295
int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
			  uint64_t *gpu_addr);
void radeon_gem_object_unpin(struct drm_gem_object *obj);

296 297 298 299 300 301 302 303 304
int radeon_mode_dumb_create(struct drm_file *file_priv,
			    struct drm_device *dev,
			    struct drm_mode_create_dumb *args);
int radeon_mode_dumb_mmap(struct drm_file *filp,
			  struct drm_device *dev,
			  uint32_t handle, uint64_t *offset_p);
int radeon_mode_dumb_destroy(struct drm_file *file_priv,
			     struct drm_device *dev,
			     uint32_t handle);
305 306 307 308 309 310

/*
 * GART structures, functions & helpers
 */
struct radeon_mc;

311
#define RADEON_GPU_PAGE_SIZE 4096
312
#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
313
#define RADEON_GPU_PAGE_SHIFT 12
314

315 316
struct radeon_gart {
	dma_addr_t			table_addr;
317 318
	struct radeon_bo		*robj;
	void				*ptr;
319 320 321 322 323 324 325 326 327 328 329 330
	unsigned			num_gpu_pages;
	unsigned			num_cpu_pages;
	unsigned			table_size;
	struct page			**pages;
	dma_addr_t			*pages_addr;
	bool				ready;
};

int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
void radeon_gart_table_ram_free(struct radeon_device *rdev);
int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
void radeon_gart_table_vram_free(struct radeon_device *rdev);
331 332
int radeon_gart_table_vram_pin(struct radeon_device *rdev);
void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
333 334 335 336 337
int radeon_gart_init(struct radeon_device *rdev);
void radeon_gart_fini(struct radeon_device *rdev);
void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
			int pages);
int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
338 339
		     int pages, struct page **pagelist,
		     dma_addr_t *dma_addr);
340
void radeon_gart_restore(struct radeon_device *rdev);
341 342 343 344 345 346 347 348 349


/*
 * GPU MC structures, functions & helpers
 */
struct radeon_mc {
	resource_size_t		aper_size;
	resource_size_t		aper_base;
	resource_size_t		agp_base;
350 351
	/* for some chips with <= 32MB we need to lie
	 * about vram size near mc fb location */
352
	u64			mc_vram_size;
353
	u64			visible_vram_size;
354 355 356 357 358
	u64			gtt_size;
	u64			gtt_start;
	u64			gtt_end;
	u64			vram_start;
	u64			vram_end;
359
	unsigned		vram_width;
360
	u64			real_vram_size;
361 362
	int			vram_mtrr;
	bool			vram_is_ddr;
363
	bool			igp_sideport_enabled;
364
	u64                     gtt_base_align;
365 366
};

367 368
bool radeon_combios_sideport_present(struct radeon_device *rdev);
bool radeon_atombios_sideport_present(struct radeon_device *rdev);
369 370 371 372 373 374

/*
 * GPU scratch registers structures, functions & helpers
 */
struct radeon_scratch {
	unsigned		num_reg;
375
	uint32_t                reg_base;
376 377 378 379 380 381 382 383 384 385 386
	bool			free[32];
	uint32_t		reg[32];
};

int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);


/*
 * IRQS.
 */
387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430

struct radeon_unpin_work {
	struct work_struct work;
	struct radeon_device *rdev;
	int crtc_id;
	struct radeon_fence *fence;
	struct drm_pending_vblank_event *event;
	struct radeon_bo *old_rbo;
	u64 new_crtc_base;
};

struct r500_irq_stat_regs {
	u32 disp_int;
};

struct r600_irq_stat_regs {
	u32 disp_int;
	u32 disp_int_cont;
	u32 disp_int_cont2;
	u32 d1grph_int;
	u32 d2grph_int;
};

struct evergreen_irq_stat_regs {
	u32 disp_int;
	u32 disp_int_cont;
	u32 disp_int_cont2;
	u32 disp_int_cont3;
	u32 disp_int_cont4;
	u32 disp_int_cont5;
	u32 d1grph_int;
	u32 d2grph_int;
	u32 d3grph_int;
	u32 d4grph_int;
	u32 d5grph_int;
	u32 d6grph_int;
};

union radeon_irq_stat_regs {
	struct r500_irq_stat_regs r500;
	struct r600_irq_stat_regs r600;
	struct evergreen_irq_stat_regs evergreen;
};

431 432 433 434
#define RADEON_MAX_HPD_PINS 6
#define RADEON_MAX_CRTCS 6
#define RADEON_MAX_HDMI_BLOCKS 2

435 436 437
struct radeon_irq {
	bool		installed;
	bool		sw_int;
438 439
	bool		crtc_vblank_int[RADEON_MAX_CRTCS];
	bool		pflip[RADEON_MAX_CRTCS];
440
	wait_queue_head_t	vblank_queue;
441
	bool            hpd[RADEON_MAX_HPD_PINS];
442 443 444
	bool            gui_idle;
	bool            gui_idle_acked;
	wait_queue_head_t	idle_queue;
445
	bool		hdmi[RADEON_MAX_HDMI_BLOCKS];
446 447
	spinlock_t sw_lock;
	int sw_refcount;
448
	union radeon_irq_stat_regs stat_regs;
449 450
	spinlock_t pflip_lock[RADEON_MAX_CRTCS];
	int pflip_refcount[RADEON_MAX_CRTCS];
451 452 453 454
};

int radeon_irq_kms_init(struct radeon_device *rdev);
void radeon_irq_kms_fini(struct radeon_device *rdev);
455 456
void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
457 458
void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
459 460 461 462

/*
 * CP & ring.
 */
463 464 465 466 467 468 469 470 471 472 473 474

/* max number of rings */
#define RADEON_NUM_RINGS 3

/* internal ring indices */
/* r1xx+ has gfx CP ring */
#define RADEON_RING_TYPE_GFX_INDEX  0

/* cayman has 2 compute CP rings */
#define CAYMAN_RING_TYPE_CP1_INDEX 1
#define CAYMAN_RING_TYPE_CP2_INDEX 2

475 476
struct radeon_ib {
	struct list_head	list;
477
	unsigned		idx;
478 479
	uint64_t		gpu_addr;
	struct radeon_fence	*fence;
480
	uint32_t		*ptr;
481
	uint32_t		length_dw;
482
	bool			free;
483 484
};

485 486 487 488
/*
 * locking -
 * mutex protects scheduled_ibs, ready, alloc_bm
 */
489 490
struct radeon_ib_pool {
	struct mutex		mutex;
491
	struct radeon_bo	*robj;
492
	struct list_head	bogus_ib;
493 494
	struct radeon_ib	ibs[RADEON_IB_POOL_SIZE];
	bool			ready;
495
	unsigned		head_id;
496 497 498
};

struct radeon_cp {
499
	struct radeon_bo	*ring_obj;
500 501 502 503 504 505 506 507 508 509 510 511 512 513
	volatile uint32_t	*ring;
	unsigned		rptr;
	unsigned		wptr;
	unsigned		wptr_old;
	unsigned		ring_size;
	unsigned		ring_free_dw;
	int			count_dw;
	uint64_t		gpu_addr;
	uint32_t		align_mask;
	uint32_t		ptr_mask;
	struct mutex		mutex;
	bool			ready;
};

514 515 516 517
/*
 * R6xx+ IH ring
 */
struct r600_ih {
518
	struct radeon_bo	*ring_obj;
519 520 521 522 523 524 525 526 527 528 529
	volatile uint32_t	*ring;
	unsigned		rptr;
	unsigned		wptr;
	unsigned		wptr_old;
	unsigned		ring_size;
	uint64_t		gpu_addr;
	uint32_t		ptr_mask;
	spinlock_t              lock;
	bool                    enabled;
};

530 531 532 533 534 535 536 537 538 539
struct r600_blit_cp_primitives {
	void (*set_render_target)(struct radeon_device *rdev, int format,
				  int w, int h, u64 gpu_addr);
	void (*cp_set_surface_sync)(struct radeon_device *rdev,
				    u32 sync_type, u32 size,
				    u64 mc_addr);
	void (*set_shaders)(struct radeon_device *rdev);
	void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
	void (*set_tex_resource)(struct radeon_device *rdev,
				 int format, int w, int h, int pitch,
540
				 u64 gpu_addr, u32 size);
541 542 543 544 545 546
	void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
			     int x2, int y2);
	void (*draw_auto)(struct radeon_device *rdev);
	void (*set_default_state)(struct radeon_device *rdev);
};

547
struct r600_blit {
548
	struct mutex		mutex;
549
	struct radeon_bo	*shader_obj;
550 551 552 553
	struct r600_blit_cp_primitives primitives;
	int max_dim;
	int ring_size_common;
	int ring_size_per_loop;
554 555 556 557 558 559 560 561
	u64 shader_gpu_addr;
	u32 vs_offset, ps_offset;
	u32 state_offset;
	u32 state_len;
	u32 vb_used, vb_total;
	struct radeon_ib *vb_ib;
};

562 563
void r600_blit_suspend(struct radeon_device *rdev);

564 565 566 567 568 569
int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
int radeon_ib_pool_init(struct radeon_device *rdev);
void radeon_ib_pool_fini(struct radeon_device *rdev);
int radeon_ib_test(struct radeon_device *rdev);
570
extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
571 572
/* Ring access between begin & end cannot sleep */
void radeon_ring_free_size(struct radeon_device *rdev);
573
int radeon_ring_alloc(struct radeon_device *rdev, unsigned ndw);
574
int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
575
void radeon_ring_commit(struct radeon_device *rdev);
576 577 578 579 580 581 582 583 584 585 586 587
void radeon_ring_unlock_commit(struct radeon_device *rdev);
void radeon_ring_unlock_undo(struct radeon_device *rdev);
int radeon_ring_test(struct radeon_device *rdev);
int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
void radeon_ring_fini(struct radeon_device *rdev);


/*
 * CS.
 */
struct radeon_cs_reloc {
	struct drm_gem_object		*gobj;
588 589
	struct radeon_bo		*robj;
	struct radeon_bo_list		lobj;
590 591 592 593 594 595 596
	uint32_t			handle;
	uint32_t			flags;
};

struct radeon_cs_chunk {
	uint32_t		chunk_id;
	uint32_t		length_dw;
597 598
	int kpage_idx[2];
	uint32_t                *kpage[2];
599
	uint32_t		*kdata;
600 601 602
	void __user *user_ptr;
	int last_copied_page;
	int last_page_index;
603 604 605
};

struct radeon_cs_parser {
606
	struct device		*dev;
607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624
	struct radeon_device	*rdev;
	struct drm_file		*filp;
	/* chunks */
	unsigned		nchunks;
	struct radeon_cs_chunk	*chunks;
	uint64_t		*chunks_array;
	/* IB */
	unsigned		idx;
	/* relocations */
	unsigned		nrelocs;
	struct radeon_cs_reloc	*relocs;
	struct radeon_cs_reloc	**relocs_ptr;
	struct list_head	validated;
	/* indices of various chunks */
	int			chunk_ib_idx;
	int			chunk_relocs_idx;
	struct radeon_ib	*ib;
	void			*track;
625
	unsigned		family;
626 627
	int			parser_error;
	bool			keep_tiling_flags;
628 629
};

630 631
extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
632
extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
633

634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653
struct radeon_cs_packet {
	unsigned	idx;
	unsigned	type;
	unsigned	reg;
	unsigned	opcode;
	int		count;
	unsigned	one_reg_wr;
};

typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
				      struct radeon_cs_packet *pkt,
				      unsigned idx, unsigned reg);
typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
				      struct radeon_cs_packet *pkt);


/*
 * AGP
 */
int radeon_agp_init(struct radeon_device *rdev);
654
void radeon_agp_resume(struct radeon_device *rdev);
655
void radeon_agp_suspend(struct radeon_device *rdev);
656 657 658 659 660 661 662
void radeon_agp_fini(struct radeon_device *rdev);


/*
 * Writeback
 */
struct radeon_wb {
663
	struct radeon_bo	*wb_obj;
664 665
	volatile uint32_t	*wb;
	uint64_t		gpu_addr;
666
	bool                    enabled;
667
	bool                    use_event;
668 669
};

670 671
#define RADEON_WB_SCRATCH_OFFSET 0
#define RADEON_WB_CP_RPTR_OFFSET 1024
672 673
#define RADEON_WB_CP1_RPTR_OFFSET 1280
#define RADEON_WB_CP2_RPTR_OFFSET 1536
674
#define R600_WB_IH_WPTR_OFFSET   2048
675
#define R600_WB_EVENT_OFFSET     3072
676

677 678 679 680 681 682 683 684 685 686 687
/**
 * struct radeon_pm - power management datas
 * @max_bandwidth:      maximum bandwidth the gpu has (MByte/s)
 * @igp_sideport_mclk:  sideport memory clock Mhz (rs690,rs740,rs780,rs880)
 * @igp_system_mclk:    system clock Mhz (rs690,rs740,rs780,rs880)
 * @igp_ht_link_clk:    ht link clock Mhz (rs690,rs740,rs780,rs880)
 * @igp_ht_link_width:  ht link width in bits (rs690,rs740,rs780,rs880)
 * @k8_bandwidth:       k8 bandwidth the gpu has (MByte/s) (IGP)
 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
 * @ht_bandwidth:       ht bandwidth the gpu has (MByte/s) (IGP)
 * @core_bandwidth:     core GPU bandwidth the gpu has (MByte/s) (IGP)
L
Lucas De Marchi 已提交
688
 * @sclk:          	GPU clock Mhz (core bandwidth depends of this clock)
689 690 691
 * @needed_bandwidth:   current bandwidth needs
 *
 * It keeps track of various data needed to take powermanagement decision.
L
Lucas De Marchi 已提交
692
 * Bandwidth need is used to determine minimun clock of the GPU and memory.
693 694 695
 * Equation between gpu/memory clock and available bandwidth is hw dependent
 * (type of memory, bus size, efficiency, ...)
 */
696 697 698 699 700 701 702 703 704 705

enum radeon_pm_method {
	PM_METHOD_PROFILE,
	PM_METHOD_DYNPM,
};

enum radeon_dynpm_state {
	DYNPM_STATE_DISABLED,
	DYNPM_STATE_MINIMUM,
	DYNPM_STATE_PAUSED,
706 707
	DYNPM_STATE_ACTIVE,
	DYNPM_STATE_SUSPENDED,
708
};
709 710 711 712 713 714
enum radeon_dynpm_action {
	DYNPM_ACTION_NONE,
	DYNPM_ACTION_MINIMUM,
	DYNPM_ACTION_DOWNCLOCK,
	DYNPM_ACTION_UPCLOCK,
	DYNPM_ACTION_DEFAULT
715
};
716 717 718 719 720 721 722 723

enum radeon_voltage_type {
	VOLTAGE_NONE = 0,
	VOLTAGE_GPIO,
	VOLTAGE_VDDC,
	VOLTAGE_SW
};

724 725 726 727 728 729 730 731
enum radeon_pm_state_type {
	POWER_STATE_TYPE_DEFAULT,
	POWER_STATE_TYPE_POWERSAVE,
	POWER_STATE_TYPE_BATTERY,
	POWER_STATE_TYPE_BALANCED,
	POWER_STATE_TYPE_PERFORMANCE,
};

732 733 734 735
enum radeon_pm_profile_type {
	PM_PROFILE_DEFAULT,
	PM_PROFILE_AUTO,
	PM_PROFILE_LOW,
736
	PM_PROFILE_MID,
737 738 739 740 741
	PM_PROFILE_HIGH,
};

#define PM_PROFILE_DEFAULT_IDX 0
#define PM_PROFILE_LOW_SH_IDX  1
742 743 744 745 746 747
#define PM_PROFILE_MID_SH_IDX  2
#define PM_PROFILE_HIGH_SH_IDX 3
#define PM_PROFILE_LOW_MH_IDX  4
#define PM_PROFILE_MID_MH_IDX  5
#define PM_PROFILE_HIGH_MH_IDX 6
#define PM_PROFILE_MAX         7
748 749 750 751 752 753

struct radeon_pm_profile {
	int dpms_off_ps_idx;
	int dpms_on_ps_idx;
	int dpms_off_cm_idx;
	int dpms_on_cm_idx;
754 755
};

756 757 758 759 760
enum radeon_int_thermal_type {
	THERMAL_TYPE_NONE,
	THERMAL_TYPE_RV6XX,
	THERMAL_TYPE_RV770,
	THERMAL_TYPE_EVERGREEN,
761
	THERMAL_TYPE_SUMO,
762
	THERMAL_TYPE_NI,
763 764
};

765 766 767 768 769 770 771 772 773 774 775
struct radeon_voltage {
	enum radeon_voltage_type type;
	/* gpio voltage */
	struct radeon_gpio_rec gpio;
	u32 delay; /* delay in usec from voltage drop to sclk change */
	bool active_high; /* voltage drop is active when bit is high */
	/* VDDC voltage */
	u8 vddc_id; /* index into vddc voltage table */
	u8 vddci_id; /* index into vddci voltage table */
	bool vddci_enabled;
	/* r6xx+ sw */
776 777 778
	u16 voltage;
	/* evergreen+ vddci */
	u16 vddci;
779 780
};

781 782 783
/* clock mode flags */
#define RADEON_PM_MODE_NO_DISPLAY          (1 << 0)

784 785 786 787 788 789 790
struct radeon_pm_clock_info {
	/* memory clock */
	u32 mclk;
	/* engine clock */
	u32 sclk;
	/* voltage info */
	struct radeon_voltage voltage;
791
	/* standardized clock flags */
792 793 794
	u32 flags;
};

795
/* state flags */
796
#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
797

798
struct radeon_power_state {
799
	enum radeon_pm_state_type type;
800
	struct radeon_pm_clock_info *clock_info;
801 802 803
	/* number of valid clock modes in this power state */
	int num_clock_modes;
	struct radeon_pm_clock_info *default_clock_mode;
804 805
	/* standardized state flags */
	u32 flags;
A
Alex Deucher 已提交
806 807 808
	u32 misc; /* vbios specific flags */
	u32 misc2; /* vbios specific flags */
	int pcie_lanes; /* pcie lanes */
809 810
};

811 812 813 814 815
/*
 * Some modes are overclocked by very low value, accept them
 */
#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */

816
struct radeon_pm {
817
	struct mutex		mutex;
818 819
	u32			active_crtcs;
	int			active_crtc_count;
820
	int			req_vblank;
821
	bool			vblank_sync;
822
	bool			gui_idle;
823 824 825 826 827 828 829 830 831 832
	fixed20_12		max_bandwidth;
	fixed20_12		igp_sideport_mclk;
	fixed20_12		igp_system_mclk;
	fixed20_12		igp_ht_link_clk;
	fixed20_12		igp_ht_link_width;
	fixed20_12		k8_bandwidth;
	fixed20_12		sideport_bandwidth;
	fixed20_12		ht_bandwidth;
	fixed20_12		core_bandwidth;
	fixed20_12		sclk;
833
	fixed20_12		mclk;
834
	fixed20_12		needed_bandwidth;
835
	struct radeon_power_state *power_state;
836 837
	/* number of valid power states */
	int                     num_power_states;
838 839 840 841 842 843 844
	int                     current_power_state_index;
	int                     current_clock_mode_index;
	int                     requested_power_state_index;
	int                     requested_clock_mode_index;
	int                     default_power_state_index;
	u32                     current_sclk;
	u32                     current_mclk;
845 846
	u16                     current_vddc;
	u16                     current_vddci;
847 848
	u32                     default_sclk;
	u32                     default_mclk;
849 850
	u16                     default_vddc;
	u16                     default_vddci;
851
	struct radeon_i2c_chan *i2c_bus;
852 853 854 855 856 857 858 859 860 861 862 863 864
	/* selected pm method */
	enum radeon_pm_method     pm_method;
	/* dynpm power management */
	struct delayed_work	dynpm_idle_work;
	enum radeon_dynpm_state	dynpm_state;
	enum radeon_dynpm_action	dynpm_planned_action;
	unsigned long		dynpm_action_timeout;
	bool                    dynpm_can_upclock;
	bool                    dynpm_can_downclock;
	/* profile-based power management */
	enum radeon_pm_profile_type profile;
	int                     profile_index;
	struct radeon_pm_profile profiles[PM_PROFILE_MAX];
865 866 867
	/* internal thermal controller on rv6xx+ */
	enum radeon_int_thermal_type int_thermal_type;
	struct device	        *int_hwmon_dev;
868 869
};

870 871 872
int radeon_pm_get_type_index(struct radeon_device *rdev,
			     enum radeon_pm_state_type ps_type,
			     int instance);
873 874 875 876

/*
 * Benchmarking
 */
877
void radeon_benchmark(struct radeon_device *rdev, int test_number);
878 879


880 881 882 883 884 885
/*
 * Testing
 */
void radeon_test_moves(struct radeon_device *rdev);


886 887 888
/*
 * Debugfs
 */
889 890 891 892 893
struct radeon_debugfs {
	struct drm_info_list	*files;
	unsigned		num_files;
};

894 895 896 897 898 899 900 901 902 903
int radeon_debugfs_add_files(struct radeon_device *rdev,
			     struct drm_info_list *files,
			     unsigned nfiles);
int radeon_debugfs_fence_init(struct radeon_device *rdev);


/*
 * ASIC specific functions.
 */
struct radeon_asic {
904
	int (*init)(struct radeon_device *rdev);
905 906 907
	void (*fini)(struct radeon_device *rdev);
	int (*resume)(struct radeon_device *rdev);
	int (*suspend)(struct radeon_device *rdev);
908
	void (*vga_set_state)(struct radeon_device *rdev, bool state);
909
	bool (*gpu_is_lockup)(struct radeon_device *rdev);
910
	int (*asic_reset)(struct radeon_device *rdev);
911 912 913 914 915
	void (*gart_tlb_flush)(struct radeon_device *rdev);
	int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
	int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
	void (*cp_fini)(struct radeon_device *rdev);
	void (*cp_disable)(struct radeon_device *rdev);
916
	void (*cp_commit)(struct radeon_device *rdev);
917
	void (*ring_start)(struct radeon_device *rdev);
918 919
	int (*ring_test)(struct radeon_device *rdev);
	void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
920 921
	int (*irq_set)(struct radeon_device *rdev);
	int (*irq_process)(struct radeon_device *rdev);
922
	u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
923 924 925 926 927
	void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
	int (*cs_parse)(struct radeon_cs_parser *p);
	int (*copy_blit)(struct radeon_device *rdev,
			 uint64_t src_offset,
			 uint64_t dst_offset,
928
			 unsigned num_gpu_pages,
929 930 931 932
			 struct radeon_fence *fence);
	int (*copy_dma)(struct radeon_device *rdev,
			uint64_t src_offset,
			uint64_t dst_offset,
933
			unsigned num_gpu_pages,
934 935 936 937
			struct radeon_fence *fence);
	int (*copy)(struct radeon_device *rdev,
		    uint64_t src_offset,
		    uint64_t dst_offset,
938
		    unsigned num_gpu_pages,
939
		    struct radeon_fence *fence);
940
	uint32_t (*get_engine_clock)(struct radeon_device *rdev);
941
	void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
942
	uint32_t (*get_memory_clock)(struct radeon_device *rdev);
943
	void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
944
	int (*get_pcie_lanes)(struct radeon_device *rdev);
945 946
	void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
	void (*set_clock_gating)(struct radeon_device *rdev, int enable);
947 948 949
	int (*set_surface_reg)(struct radeon_device *rdev, int reg,
			       uint32_t tiling_flags, uint32_t pitch,
			       uint32_t offset, uint32_t obj_size);
950
	void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
951
	void (*bandwidth_update)(struct radeon_device *rdev);
952 953 954 955
	void (*hpd_init)(struct radeon_device *rdev);
	void (*hpd_fini)(struct radeon_device *rdev);
	bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
	void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
956 957 958 959 960 961 962
	/* ioctl hw specific callback. Some hw might want to perform special
	 * operation on specific ioctl. For instance on wait idle some hw
	 * might want to perform and HDP flush through MMIO as it seems that
	 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
	 * through ring.
	 */
	void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
963
	bool (*gui_idle)(struct radeon_device *rdev);
964
	/* power management */
965 966 967
	void (*pm_misc)(struct radeon_device *rdev);
	void (*pm_prepare)(struct radeon_device *rdev);
	void (*pm_finish)(struct radeon_device *rdev);
968 969
	void (*pm_init_profile)(struct radeon_device *rdev);
	void (*pm_get_dynpm_state)(struct radeon_device *rdev);
970 971 972 973
	/* pageflipping */
	void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
	u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
	void (*post_page_flip)(struct radeon_device *rdev, int crtc);
974 975
};

976 977 978
/*
 * Asic structures
 */
979 980 981 982 983
struct r100_gpu_lockup {
	unsigned long	last_jiffies;
	u32		last_cp_rptr;
};

984
struct r100_asic {
985 986 987 988
	const unsigned		*reg_safe_bm;
	unsigned		reg_safe_bm_size;
	u32			hdp_cntl;
	struct r100_gpu_lockup	lockup;
989 990
};

991
struct r300_asic {
992 993 994 995 996
	const unsigned		*reg_safe_bm;
	unsigned		reg_safe_bm_size;
	u32			resync_scratch;
	u32			hdp_cntl;
	struct r100_gpu_lockup	lockup;
997 998 999
};

struct r600_asic {
1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015
	unsigned		max_pipes;
	unsigned		max_tile_pipes;
	unsigned		max_simds;
	unsigned		max_backends;
	unsigned		max_gprs;
	unsigned		max_threads;
	unsigned		max_stack_entries;
	unsigned		max_hw_contexts;
	unsigned		max_gs_threads;
	unsigned		sx_max_export_size;
	unsigned		sx_max_export_pos_size;
	unsigned		sx_max_export_smx_size;
	unsigned		sq_num_cf_insts;
	unsigned		tiling_nbanks;
	unsigned		tiling_npipes;
	unsigned		tiling_group_size;
1016
	unsigned		tile_config;
1017
	unsigned		backend_map;
1018
	struct r100_gpu_lockup	lockup;
1019 1020 1021
};

struct rv770_asic {
1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041
	unsigned		max_pipes;
	unsigned		max_tile_pipes;
	unsigned		max_simds;
	unsigned		max_backends;
	unsigned		max_gprs;
	unsigned		max_threads;
	unsigned		max_stack_entries;
	unsigned		max_hw_contexts;
	unsigned		max_gs_threads;
	unsigned		sx_max_export_size;
	unsigned		sx_max_export_pos_size;
	unsigned		sx_max_export_smx_size;
	unsigned		sq_num_cf_insts;
	unsigned		sx_num_of_sets;
	unsigned		sc_prim_fifo_size;
	unsigned		sc_hiz_tile_fifo_size;
	unsigned		sc_earlyz_tile_fifo_fize;
	unsigned		tiling_nbanks;
	unsigned		tiling_npipes;
	unsigned		tiling_group_size;
1042
	unsigned		tile_config;
1043
	unsigned		backend_map;
1044
	struct r100_gpu_lockup	lockup;
1045 1046
};

1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068
struct evergreen_asic {
	unsigned num_ses;
	unsigned max_pipes;
	unsigned max_tile_pipes;
	unsigned max_simds;
	unsigned max_backends;
	unsigned max_gprs;
	unsigned max_threads;
	unsigned max_stack_entries;
	unsigned max_hw_contexts;
	unsigned max_gs_threads;
	unsigned sx_max_export_size;
	unsigned sx_max_export_pos_size;
	unsigned sx_max_export_smx_size;
	unsigned sq_num_cf_insts;
	unsigned sx_num_of_sets;
	unsigned sc_prim_fifo_size;
	unsigned sc_hiz_tile_fifo_size;
	unsigned sc_earlyz_tile_fifo_size;
	unsigned tiling_nbanks;
	unsigned tiling_npipes;
	unsigned tiling_group_size;
1069
	unsigned tile_config;
1070
	unsigned backend_map;
1071
	struct r100_gpu_lockup	lockup;
1072 1073
};

1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112
struct cayman_asic {
	unsigned max_shader_engines;
	unsigned max_pipes_per_simd;
	unsigned max_tile_pipes;
	unsigned max_simds_per_se;
	unsigned max_backends_per_se;
	unsigned max_texture_channel_caches;
	unsigned max_gprs;
	unsigned max_threads;
	unsigned max_gs_threads;
	unsigned max_stack_entries;
	unsigned sx_num_of_sets;
	unsigned sx_max_export_size;
	unsigned sx_max_export_pos_size;
	unsigned sx_max_export_smx_size;
	unsigned max_hw_contexts;
	unsigned sq_num_cf_insts;
	unsigned sc_prim_fifo_size;
	unsigned sc_hiz_tile_fifo_size;
	unsigned sc_earlyz_tile_fifo_size;

	unsigned num_shader_engines;
	unsigned num_shader_pipes_per_simd;
	unsigned num_tile_pipes;
	unsigned num_simds_per_se;
	unsigned num_backends_per_se;
	unsigned backend_disable_mask_per_asic;
	unsigned backend_map;
	unsigned num_texture_channel_caches;
	unsigned mem_max_burst_length_bytes;
	unsigned mem_row_size_in_kb;
	unsigned shader_engine_tile_size;
	unsigned num_gpus;
	unsigned multi_gpu_tile_size;

	unsigned tile_config;
	struct r100_gpu_lockup	lockup;
};

1113 1114
union radeon_asic_config {
	struct r300_asic	r300;
1115
	struct r100_asic	r100;
1116 1117
	struct r600_asic	r600;
	struct rv770_asic	rv770;
1118
	struct evergreen_asic	evergreen;
1119
	struct cayman_asic	cayman;
1120 1121
};

D
Daniel Vetter 已提交
1122 1123 1124 1125 1126 1127
/*
 * asic initizalization from radeon_asic.c
 */
void radeon_agp_disable(struct radeon_device *rdev);
int radeon_asic_init(struct radeon_device *rdev);

1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152

/*
 * IOCTL.
 */
int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *filp);
int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *filp);
int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
				struct drm_file *filp);
int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *filp);
int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *filp);
int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *filp);
int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1153 1154 1155 1156
int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
				struct drm_file *filp);
int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
				struct drm_file *filp);
1157

1158 1159
/* VRAM scratch page for HDP bug, default vram page */
struct r600_vram_scratch {
1160 1161
	struct radeon_bo		*robj;
	volatile uint32_t		*ptr;
1162
	u64				gpu_addr;
1163
};
1164

1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206

/*
 * Mutex which allows recursive locking from the same process.
 */
struct radeon_mutex {
	struct mutex		mutex;
	struct task_struct	*owner;
	int			level;
};

static inline void radeon_mutex_init(struct radeon_mutex *mutex)
{
	mutex_init(&mutex->mutex);
	mutex->owner = NULL;
	mutex->level = 0;
}

static inline void radeon_mutex_lock(struct radeon_mutex *mutex)
{
	if (mutex_trylock(&mutex->mutex)) {
		/* The mutex was unlocked before, so it's ours now */
		mutex->owner = current;
	} else if (mutex->owner != current) {
		/* Another process locked the mutex, take it */
		mutex_lock(&mutex->mutex);
		mutex->owner = current;
	}
	/* Otherwise the mutex was already locked by this process */

	mutex->level++;
}

static inline void radeon_mutex_unlock(struct radeon_mutex *mutex)
{
	if (--mutex->level > 0)
		return;

	mutex->owner = NULL;
	mutex_unlock(&mutex->mutex);
}


1207 1208 1209 1210 1211 1212 1213
/*
 * Core structure, functions and helpers.
 */
typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);

struct radeon_device {
1214
	struct device			*dev;
1215 1216 1217
	struct drm_device		*ddev;
	struct pci_dev			*pdev;
	/* ASIC */
1218
	union radeon_asic_config	config;
1219 1220 1221 1222 1223
	enum radeon_family		family;
	unsigned long			flags;
	int				usec_timeout;
	enum radeon_pll_errata		pll_errata;
	int				num_gb_pipes;
1224
	int				num_z_pipes;
1225 1226 1227 1228 1229
	int				disp_priority;
	/* BIOS */
	uint8_t				*bios;
	bool				is_atom_bios;
	uint16_t			bios_header_start;
1230
	struct radeon_bo		*stollen_vga_memory;
1231
	/* Register mmio */
1232 1233
	resource_size_t			rmmio_base;
	resource_size_t			rmmio_size;
1234
	void __iomem			*rmmio;
1235 1236 1237 1238
	radeon_rreg_t			mc_rreg;
	radeon_wreg_t			mc_wreg;
	radeon_rreg_t			pll_rreg;
	radeon_wreg_t			pll_wreg;
1239
	uint32_t                        pcie_reg_mask;
1240 1241
	radeon_rreg_t			pciep_rreg;
	radeon_wreg_t			pciep_wreg;
1242 1243 1244
	/* io port */
	void __iomem                    *rio_mem;
	resource_size_t			rio_mem_size;
1245 1246 1247 1248 1249 1250
	struct radeon_clock             clock;
	struct radeon_mc		mc;
	struct radeon_gart		gart;
	struct radeon_mode_info		mode_info;
	struct radeon_scratch		scratch;
	struct radeon_mman		mman;
1251 1252
	rwlock_t			fence_lock;
	struct radeon_fence_driver	fence_drv[RADEON_NUM_RINGS];
1253
	struct radeon_cp		cp;
1254 1255 1256
	/* cayman compute rings */
	struct radeon_cp		cp1;
	struct radeon_cp		cp2;
1257 1258 1259 1260
	struct radeon_ib_pool		ib_pool;
	struct radeon_irq		irq;
	struct radeon_asic		*asic;
	struct radeon_gem		gem;
1261
	struct radeon_pm		pm;
1262
	uint32_t			bios_scratch[RADEON_BIOS_NUM_SCRATCH];
1263
	struct radeon_mutex		cs_mutex;
1264
	struct radeon_wb		wb;
1265
	struct radeon_dummy_page	dummy_page;
1266 1267 1268
	bool				gpu_lockup;
	bool				shutdown;
	bool				suspend;
D
Dave Airlie 已提交
1269
	bool				need_dma32;
1270
	bool				accel_working;
1271
	struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
1272 1273
	const struct firmware *me_fw;	/* all family ME firmware */
	const struct firmware *pfp_fw;	/* r6/700 PFP firmware */
1274
	const struct firmware *rlc_fw;	/* r6/700 RLC firmware */
1275
	const struct firmware *mc_fw;	/* NI MC firmware */
1276
	struct r600_blit r600_blit;
1277
	struct r600_vram_scratch vram_scratch;
A
Alex Deucher 已提交
1278
	int msi_enabled; /* msi enabled */
1279
	struct r600_ih ih; /* r6/700 interrupt ring */
A
Alex Deucher 已提交
1280
	struct work_struct hotplug_work;
1281
	int num_crtc; /* number of crtcs */
1282
	struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
1283
	struct mutex vram_mutex;
1284 1285

	/* audio stuff */
1286
	bool			audio_enabled;
1287 1288 1289 1290 1291 1292
	struct timer_list	audio_timer;
	int			audio_channels;
	int			audio_rate;
	int			audio_bits_per_sample;
	uint8_t			audio_status_bits;
	uint8_t			audio_category_code;
1293

1294
	struct notifier_block acpi_nb;
1295
	/* only one userspace can use Hyperz features or CMASK at a time */
1296
	struct drm_file *hyperz_filp;
1297
	struct drm_file *cmask_filp;
1298 1299
	/* i2c buses */
	struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
1300 1301 1302
	/* debugfs */
	struct radeon_debugfs	debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
	unsigned 		debugfs_count;
1303 1304 1305 1306 1307 1308 1309 1310 1311
};

int radeon_device_init(struct radeon_device *rdev,
		       struct drm_device *ddev,
		       struct pci_dev *pdev,
		       uint32_t flags);
void radeon_device_fini(struct radeon_device *rdev);
int radeon_gpu_wait_for_idle(struct radeon_device *rdev);

1312 1313 1314 1315
uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
1316

1317 1318 1319 1320
/*
 * Cast helper
 */
#define to_radeon_fence(p) ((struct radeon_fence *)(p))
1321 1322 1323 1324

/*
 * Registers read & write functions.
 */
1325 1326 1327 1328
#define RREG8(reg) readb((rdev->rmmio) + (reg))
#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
#define RREG16(reg) readw((rdev->rmmio) + (reg))
#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
1329
#define RREG32(reg) r100_mm_rreg(rdev, (reg))
1330
#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
1331
#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
1332 1333 1334 1335 1336 1337
#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
1338 1339
#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
1340 1341
#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355
#define WREG32_P(reg, val, mask)				\
	do {							\
		uint32_t tmp_ = RREG32(reg);			\
		tmp_ &= (mask);					\
		tmp_ |= ((val) & ~(mask));			\
		WREG32(reg, tmp_);				\
	} while (0)
#define WREG32_PLL_P(reg, val, mask)				\
	do {							\
		uint32_t tmp_ = RREG32_PLL(reg);		\
		tmp_ &= (mask);					\
		tmp_ |= ((val) & ~(mask));			\
		WREG32_PLL(reg, tmp_);				\
	} while (0)
1356
#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
1357 1358
#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
1359

1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377
/*
 * Indirect registers accessor
 */
static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
{
	uint32_t r;

	WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
	r = RREG32(RADEON_PCIE_DATA);
	return r;
}

static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
{
	WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
	WREG32(RADEON_PCIE_DATA, (v));
}

1378 1379 1380 1381 1382 1383
void r100_pll_errata_after_index(struct radeon_device *rdev);


/*
 * ASICs helpers.
 */
1384 1385
#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
			    (rdev->pdev->device == 0x5969))
1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401
#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
		(rdev->family == CHIP_RV200) || \
		(rdev->family == CHIP_RS100) || \
		(rdev->family == CHIP_RS200) || \
		(rdev->family == CHIP_RV250) || \
		(rdev->family == CHIP_RV280) || \
		(rdev->family == CHIP_RS300))
#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300)  ||	\
		(rdev->family == CHIP_RV350) ||			\
		(rdev->family == CHIP_R350)  ||			\
		(rdev->family == CHIP_RV380) ||			\
		(rdev->family == CHIP_R420)  ||			\
		(rdev->family == CHIP_R423)  ||			\
		(rdev->family == CHIP_RV410) ||			\
		(rdev->family == CHIP_RS400) ||			\
		(rdev->family == CHIP_RS480))
1402 1403 1404 1405 1406 1407 1408 1409
#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
		(rdev->ddev->pdev->device == 0x9443) || \
		(rdev->ddev->pdev->device == 0x944B) || \
		(rdev->ddev->pdev->device == 0x9506) || \
		(rdev->ddev->pdev->device == 0x9509) || \
		(rdev->ddev->pdev->device == 0x950F) || \
		(rdev->ddev->pdev->device == 0x689C) || \
		(rdev->ddev->pdev->device == 0x689D))
1410
#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
1411 1412 1413 1414
#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600)  ||	\
			    (rdev->family == CHIP_RS690)  ||	\
			    (rdev->family == CHIP_RS740)  ||	\
			    (rdev->family >= CHIP_R600))
1415 1416
#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
1417
#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
1418 1419
#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
			     (rdev->flags & RADEON_IS_IGP))
1420
#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437

/*
 * BIOS helpers.
 */
#define RBIOS8(i) (rdev->bios[i])
#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))

int radeon_combios_init(struct radeon_device *rdev);
void radeon_combios_fini(struct radeon_device *rdev);
int radeon_atombios_init(struct radeon_device *rdev);
void radeon_atombios_fini(struct radeon_device *rdev);


/*
 * RING helpers.
 */
1438 1439

#if DRM_DEBUG_CODE == 0
1440 1441 1442 1443 1444 1445 1446
static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
{
	rdev->cp.ring[rdev->cp.wptr++] = v;
	rdev->cp.wptr &= rdev->cp.ptr_mask;
	rdev->cp.count_dw--;
	rdev->cp.ring_free_dw--;
}
1447 1448 1449 1450
#else
/* With debugging this is just too big to inline */
void radeon_ring_write(struct radeon_device *rdev, uint32_t v);
#endif
1451 1452 1453 1454

/*
 * ASICs macro.
 */
1455
#define radeon_init(rdev) (rdev)->asic->init((rdev))
1456 1457 1458
#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
1459
#define radeon_cs_parse(p) rdev->asic->cs_parse((p))
1460
#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
1461
#define radeon_gpu_is_lockup(rdev) (rdev)->asic->gpu_is_lockup((rdev))
1462
#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
1463 1464
#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
1465
#define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
1466
#define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
1467 1468
#define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
#define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
1469 1470
#define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
#define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
1471
#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
1472 1473 1474 1475
#define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
1476
#define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
1477
#define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
1478
#define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
1479
#define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
1480
#define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
1481 1482
#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
#define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
1483 1484
#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
1485
#define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
1486 1487 1488 1489
#define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
#define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
#define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
#define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
1490
#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
1491 1492 1493
#define radeon_pm_misc(rdev) (rdev)->asic->pm_misc((rdev))
#define radeon_pm_prepare(rdev) (rdev)->asic->pm_prepare((rdev))
#define radeon_pm_finish(rdev) (rdev)->asic->pm_finish((rdev))
1494 1495
#define radeon_pm_init_profile(rdev) (rdev)->asic->pm_init_profile((rdev))
#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm_get_dynpm_state((rdev))
1496 1497 1498
#define radeon_pre_page_flip(rdev, crtc) rdev->asic->pre_page_flip((rdev), (crtc))
#define radeon_page_flip(rdev, crtc, base) rdev->asic->page_flip((rdev), (crtc), (base))
#define radeon_post_page_flip(rdev, crtc) rdev->asic->post_page_flip((rdev), (crtc))
1499

1500
/* Common functions */
1501
/* AGP */
1502
extern int radeon_gpu_reset(struct radeon_device *rdev);
1503
extern void radeon_agp_disable(struct radeon_device *rdev);
1504 1505
extern int radeon_modeset_init(struct radeon_device *rdev);
extern void radeon_modeset_fini(struct radeon_device *rdev);
1506
extern bool radeon_card_posted(struct radeon_device *rdev);
1507
extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
1508
extern void radeon_update_display_priority(struct radeon_device *rdev);
1509
extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
1510
extern void radeon_scratch_init(struct radeon_device *rdev);
1511 1512 1513
extern void radeon_wb_fini(struct radeon_device *rdev);
extern int radeon_wb_init(struct radeon_device *rdev);
extern void radeon_wb_disable(struct radeon_device *rdev);
1514 1515
extern void radeon_surface_init(struct radeon_device *rdev);
extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
1516
extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
1517
extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
1518
extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
1519
extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
1520 1521
extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
1522 1523
extern int radeon_resume_kms(struct drm_device *dev);
extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
1524
extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
1525

1526 1527 1528 1529 1530 1531
/*
 * R600 vram scratch functions
 */
int r600_vram_scratch_init(struct radeon_device *rdev);
void r600_vram_scratch_fini(struct radeon_device *rdev);

1532 1533 1534
/*
 * r600 functions used by radeon_encoder.c
 */
1535 1536
extern void r600_hdmi_enable(struct drm_encoder *encoder);
extern void r600_hdmi_disable(struct drm_encoder *encoder);
1537
extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
1538

1539
extern int ni_init_microcode(struct radeon_device *rdev);
1540
extern int ni_mc_load_microcode(struct radeon_device *rdev);
1541

1542 1543 1544 1545 1546 1547 1548
/* radeon_acpi.c */ 
#if defined(CONFIG_ACPI) 
extern int radeon_acpi_init(struct radeon_device *rdev); 
#else 
static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; } 
#endif 

1549 1550
#include "radeon_object.h"

1551
#endif