dispc.c 96.3 KB
Newer Older
T
Tomi Valkeinen 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * linux/drivers/video/omap2/dss/dispc.c
 *
 * Copyright (C) 2009 Nokia Corporation
 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
 *
 * Some code and ideas taken from drivers/video/omap/ driver
 * by Imre Deak.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#define DSS_SUBSYS_NAME "DISPC"

#include <linux/kernel.h>
#include <linux/dma-mapping.h>
#include <linux/vmalloc.h>
28
#include <linux/export.h>
T
Tomi Valkeinen 已提交
29 30 31 32 33 34
#include <linux/clk.h>
#include <linux/io.h>
#include <linux/jiffies.h>
#include <linux/seq_file.h>
#include <linux/delay.h>
#include <linux/workqueue.h>
35
#include <linux/hardirq.h>
36
#include <linux/platform_device.h>
37
#include <linux/pm_runtime.h>
38
#include <linux/sizes.h>
39 40 41
#include <linux/mfd/syscon.h>
#include <linux/regmap.h>
#include <linux/of.h>
T
Tomi Valkeinen 已提交
42

43
#include <video/omapdss.h>
T
Tomi Valkeinen 已提交
44 45

#include "dss.h"
46
#include "dss_features.h"
47
#include "dispc.h"
T
Tomi Valkeinen 已提交
48 49

/* DISPC */
50
#define DISPC_SZ_REGS			SZ_4K
T
Tomi Valkeinen 已提交
51

52 53 54 55 56 57
enum omap_burst_size {
	BURST_SIZE_X2 = 0,
	BURST_SIZE_X4 = 1,
	BURST_SIZE_X8 = 2,
};

T
Tomi Valkeinen 已提交
58 59 60 61 62 63
#define REG_GET(idx, start, end) \
	FLD_GET(dispc_read_reg(idx), start, end)

#define REG_FLD_MOD(idx, val, start, end)				\
	dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))

64 65 66 67 68 69 70
struct dispc_features {
	u8 sw_start;
	u8 fp_start;
	u8 bp_start;
	u16 sw_max;
	u16 vp_max;
	u16 hp_max;
71 72 73 74
	u8 mgr_width_start;
	u8 mgr_height_start;
	u16 mgr_width_max;
	u16 mgr_height_max;
75 76
	unsigned long max_lcd_pclk;
	unsigned long max_tv_pclk;
77
	int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
78 79 80 81
		const struct omap_video_timings *mgr_timings,
		u16 width, u16 height, u16 out_width, u16 out_height,
		enum omap_color_mode color_mode, bool *five_taps,
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
82
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
83
	unsigned long (*calc_core_clk) (unsigned long pclk,
84 85
		u16 width, u16 height, u16 out_width, u16 out_height,
		bool mem_to_mem);
86
	u8 num_fifos;
87 88 89

	/* swap GFX & WB fifos */
	bool gfx_fifo_workaround:1;
90 91 92

	/* no DISPC_IRQ_FRAMEDONETV on this SoC */
	bool no_framedone_tv:1;
93 94 95

	/* revert to the OMAP4 mechanism of DISPC Smart Standby operation */
	bool mstandby_workaround:1;
96 97

	bool set_max_preload:1;
98 99
};

100 101
#define DISPC_MAX_NR_FIFOS 5

T
Tomi Valkeinen 已提交
102
static struct {
103
	struct platform_device *pdev;
T
Tomi Valkeinen 已提交
104
	void __iomem    *base;
105

106
	int irq;
107 108
	irq_handler_t user_handler;
	void *user_data;
T
Tomi Valkeinen 已提交
109

110
	unsigned long core_clk_rate;
111
	unsigned long tv_pclk_rate;
112

113 114 115
	u32 fifo_size[DISPC_MAX_NR_FIFOS];
	/* maps which plane is using a fifo. fifo-id -> plane-id */
	int fifo_assignment[DISPC_MAX_NR_FIFOS];
T
Tomi Valkeinen 已提交
116

117
	bool		ctx_valid;
T
Tomi Valkeinen 已提交
118
	u32		ctx[DISPC_SZ_REGS / sizeof(u32)];
119

120
	const struct dispc_features *feat;
121 122

	bool is_enabled;
123 124 125

	struct regmap *syscon_pol;
	u32 syscon_pol_offset;
126 127 128

	/* DISPC_CONTROL & DISPC_CONFIG lock*/
	spinlock_t control_lock;
T
Tomi Valkeinen 已提交
129 130
} dispc;

131 132 133 134 135 136 137 138 139 140 141 142
enum omap_color_component {
	/* used for all color formats for OMAP3 and earlier
	 * and for RGB and Y color component on OMAP4
	 */
	DISPC_COLOR_COMPONENT_RGB_Y		= 1 << 0,
	/* used for UV component for
	 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
	 * color formats on OMAP4
	 */
	DISPC_COLOR_COMPONENT_UV		= 1 << 1,
};

143 144 145 146 147 148 149 150 151 152 153 154 155 156
enum mgr_reg_fields {
	DISPC_MGR_FLD_ENABLE,
	DISPC_MGR_FLD_STNTFT,
	DISPC_MGR_FLD_GO,
	DISPC_MGR_FLD_TFTDATALINES,
	DISPC_MGR_FLD_STALLMODE,
	DISPC_MGR_FLD_TCKENABLE,
	DISPC_MGR_FLD_TCKSELECTION,
	DISPC_MGR_FLD_CPR,
	DISPC_MGR_FLD_FIFOHANDCHECK,
	/* used to maintain a count of the above fields */
	DISPC_MGR_FLD_NUM,
};

157 158 159 160 161 162
struct dispc_reg_field {
	u16 reg;
	u8 high;
	u8 low;
};

163 164 165 166 167
static const struct {
	const char *name;
	u32 vsync_irq;
	u32 framedone_irq;
	u32 sync_lost_irq;
168
	struct dispc_reg_field reg_desc[DISPC_MGR_FLD_NUM];
169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189
} mgr_desc[] = {
	[OMAP_DSS_CHANNEL_LCD] = {
		.name		= "LCD",
		.vsync_irq	= DISPC_IRQ_VSYNC,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST,
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG,  16, 16 },
		},
	},
	[OMAP_DSS_CHANNEL_DIGIT] = {
		.name		= "DIGIT",
		.vsync_irq	= DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
190
		.framedone_irq	= DISPC_IRQ_FRAMEDONETV,
191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST_DIGIT,
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL,  1,  1 },
			[DISPC_MGR_FLD_STNTFT]		= { },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL,  6,  6 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { },
			[DISPC_MGR_FLD_STALLMODE]	= { },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG,  12, 12 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG,  13, 13 },
			[DISPC_MGR_FLD_CPR]		= { },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG,  16, 16 },
		},
	},
	[OMAP_DSS_CHANNEL_LCD2] = {
		.name		= "LCD2",
		.vsync_irq	= DISPC_IRQ_VSYNC2,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE2,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST2,
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL2,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL2,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL2,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL2,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL2, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG2,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG2,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG2,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG2,  16, 16 },
		},
	},
221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237
	[OMAP_DSS_CHANNEL_LCD3] = {
		.name		= "LCD3",
		.vsync_irq	= DISPC_IRQ_VSYNC3,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE3,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST3,
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL3,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL3,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL3,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL3,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL3, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG3,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG3,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG3,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG3,  16, 16 },
		},
	},
238 239
};

240 241 242 243 244
struct color_conv_coef {
	int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
	int full_range;
};

245 246
static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
T
Tomi Valkeinen 已提交
247

248
static inline void dispc_write_reg(const u16 idx, u32 val)
T
Tomi Valkeinen 已提交
249
{
250
	__raw_writel(val, dispc.base + idx);
T
Tomi Valkeinen 已提交
251 252
}

253
static inline u32 dispc_read_reg(const u16 idx)
T
Tomi Valkeinen 已提交
254
{
255
	return __raw_readl(dispc.base + idx);
T
Tomi Valkeinen 已提交
256 257
}

258 259
static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
{
260
	const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
261 262 263 264 265
	return REG_GET(rfld.reg, rfld.high, rfld.low);
}

static void mgr_fld_write(enum omap_channel channel,
					enum mgr_reg_fields regfld, int val) {
266
	const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
267 268 269 270 271 272
	const bool need_lock = rfld.reg == DISPC_CONTROL || rfld.reg == DISPC_CONFIG;
	unsigned long flags;

	if (need_lock)
		spin_lock_irqsave(&dispc.control_lock, flags);

273
	REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
274 275 276

	if (need_lock)
		spin_unlock_irqrestore(&dispc.control_lock, flags);
277 278
}

T
Tomi Valkeinen 已提交
279
#define SR(reg) \
280
	dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
T
Tomi Valkeinen 已提交
281
#define RR(reg) \
282
	dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
T
Tomi Valkeinen 已提交
283

284
static void dispc_save_context(void)
T
Tomi Valkeinen 已提交
285
{
286
	int i, j;
T
Tomi Valkeinen 已提交
287

288 289
	DSSDBG("dispc_save_context\n");

T
Tomi Valkeinen 已提交
290 291 292 293
	SR(IRQENABLE);
	SR(CONTROL);
	SR(CONFIG);
	SR(LINE_NUMBER);
294 295
	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
296
		SR(GLOBAL_ALPHA);
297 298 299 300
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		SR(CONTROL2);
		SR(CONFIG2);
	}
301 302 303 304
	if (dss_has_feature(FEAT_MGR_LCD3)) {
		SR(CONTROL3);
		SR(CONFIG3);
	}
T
Tomi Valkeinen 已提交
305

306 307 308 309 310 311 312 313 314 315 316 317 318 319 320
	for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
		SR(DEFAULT_COLOR(i));
		SR(TRANS_COLOR(i));
		SR(SIZE_MGR(i));
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
		SR(TIMING_H(i));
		SR(TIMING_V(i));
		SR(POL_FREQ(i));
		SR(DIVISORo(i));

		SR(DATA_CYCLE1(i));
		SR(DATA_CYCLE2(i));
		SR(DATA_CYCLE3(i));

321
		if (dss_has_feature(FEAT_CPR)) {
322 323 324
			SR(CPR_COEF_R(i));
			SR(CPR_COEF_G(i));
			SR(CPR_COEF_B(i));
325
		}
326
	}
T
Tomi Valkeinen 已提交
327

328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347
	for (i = 0; i < dss_feat_get_num_ovls(); i++) {
		SR(OVL_BA0(i));
		SR(OVL_BA1(i));
		SR(OVL_POSITION(i));
		SR(OVL_SIZE(i));
		SR(OVL_ATTRIBUTES(i));
		SR(OVL_FIFO_THRESHOLD(i));
		SR(OVL_ROW_INC(i));
		SR(OVL_PIXEL_INC(i));
		if (dss_has_feature(FEAT_PRELOAD))
			SR(OVL_PRELOAD(i));
		if (i == OMAP_DSS_GFX) {
			SR(OVL_WINDOW_SKIP(i));
			SR(OVL_TABLE_BA(i));
			continue;
		}
		SR(OVL_FIR(i));
		SR(OVL_PICTURE_SIZE(i));
		SR(OVL_ACCU0(i));
		SR(OVL_ACCU1(i));
348

349 350
		for (j = 0; j < 8; j++)
			SR(OVL_FIR_COEF_H(i, j));
351

352 353
		for (j = 0; j < 8; j++)
			SR(OVL_FIR_COEF_HV(i, j));
354

355 356
		for (j = 0; j < 5; j++)
			SR(OVL_CONV_COEF(i, j));
357

358 359 360 361
		if (dss_has_feature(FEAT_FIR_COEF_V)) {
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_V(i, j));
		}
362

363 364 365 366 367 368
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			SR(OVL_BA0_UV(i));
			SR(OVL_BA1_UV(i));
			SR(OVL_FIR2(i));
			SR(OVL_ACCU2_0(i));
			SR(OVL_ACCU2_1(i));
369

370 371
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_H2(i, j));
372

373 374
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_HV2(i, j));
375

376 377 378 379 380
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_V2(i, j));
		}
		if (dss_has_feature(FEAT_ATTR2))
			SR(OVL_ATTRIBUTES2(i));
381
	}
382 383 384

	if (dss_has_feature(FEAT_CORE_CLK_DIV))
		SR(DIVISOR);
385 386 387

	dispc.ctx_valid = true;

388
	DSSDBG("context saved\n");
T
Tomi Valkeinen 已提交
389 390
}

391
static void dispc_restore_context(void)
T
Tomi Valkeinen 已提交
392
{
393
	int i, j;
394 395 396

	DSSDBG("dispc_restore_context\n");

397 398 399
	if (!dispc.ctx_valid)
		return;

400
	/*RR(IRQENABLE);*/
T
Tomi Valkeinen 已提交
401 402 403
	/*RR(CONTROL);*/
	RR(CONFIG);
	RR(LINE_NUMBER);
404 405
	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
406
		RR(GLOBAL_ALPHA);
407
	if (dss_has_feature(FEAT_MGR_LCD2))
408
		RR(CONFIG2);
409 410
	if (dss_has_feature(FEAT_MGR_LCD3))
		RR(CONFIG3);
T
Tomi Valkeinen 已提交
411

412 413 414 415 416 417 418 419 420 421 422 423 424 425
	for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
		RR(DEFAULT_COLOR(i));
		RR(TRANS_COLOR(i));
		RR(SIZE_MGR(i));
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
		RR(TIMING_H(i));
		RR(TIMING_V(i));
		RR(POL_FREQ(i));
		RR(DIVISORo(i));

		RR(DATA_CYCLE1(i));
		RR(DATA_CYCLE2(i));
		RR(DATA_CYCLE3(i));
426

427
		if (dss_has_feature(FEAT_CPR)) {
428 429 430
			RR(CPR_COEF_R(i));
			RR(CPR_COEF_G(i));
			RR(CPR_COEF_B(i));
431
		}
432
	}
T
Tomi Valkeinen 已提交
433

434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453
	for (i = 0; i < dss_feat_get_num_ovls(); i++) {
		RR(OVL_BA0(i));
		RR(OVL_BA1(i));
		RR(OVL_POSITION(i));
		RR(OVL_SIZE(i));
		RR(OVL_ATTRIBUTES(i));
		RR(OVL_FIFO_THRESHOLD(i));
		RR(OVL_ROW_INC(i));
		RR(OVL_PIXEL_INC(i));
		if (dss_has_feature(FEAT_PRELOAD))
			RR(OVL_PRELOAD(i));
		if (i == OMAP_DSS_GFX) {
			RR(OVL_WINDOW_SKIP(i));
			RR(OVL_TABLE_BA(i));
			continue;
		}
		RR(OVL_FIR(i));
		RR(OVL_PICTURE_SIZE(i));
		RR(OVL_ACCU0(i));
		RR(OVL_ACCU1(i));
454

455 456
		for (j = 0; j < 8; j++)
			RR(OVL_FIR_COEF_H(i, j));
457

458 459
		for (j = 0; j < 8; j++)
			RR(OVL_FIR_COEF_HV(i, j));
460

461 462
		for (j = 0; j < 5; j++)
			RR(OVL_CONV_COEF(i, j));
463

464 465 466 467
		if (dss_has_feature(FEAT_FIR_COEF_V)) {
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_V(i, j));
		}
468

469 470 471 472 473 474
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			RR(OVL_BA0_UV(i));
			RR(OVL_BA1_UV(i));
			RR(OVL_FIR2(i));
			RR(OVL_ACCU2_0(i));
			RR(OVL_ACCU2_1(i));
475

476 477
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_H2(i, j));
478

479 480
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_HV2(i, j));
481

482 483 484 485 486
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_V2(i, j));
		}
		if (dss_has_feature(FEAT_ATTR2))
			RR(OVL_ATTRIBUTES2(i));
487
	}
T
Tomi Valkeinen 已提交
488

489 490 491
	if (dss_has_feature(FEAT_CORE_CLK_DIV))
		RR(DIVISOR);

T
Tomi Valkeinen 已提交
492 493
	/* enable last, because LCD & DIGIT enable are here */
	RR(CONTROL);
494 495
	if (dss_has_feature(FEAT_MGR_LCD2))
		RR(CONTROL2);
496 497
	if (dss_has_feature(FEAT_MGR_LCD3))
		RR(CONTROL3);
498
	/* clear spurious SYNC_LOST_DIGIT interrupts */
499
	dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
500 501 502 503 504 505

	/*
	 * enable last so IRQs won't trigger before
	 * the context is fully restored
	 */
	RR(IRQENABLE);
506 507

	DSSDBG("context restored\n");
T
Tomi Valkeinen 已提交
508 509 510 511 512
}

#undef SR
#undef RR

513 514 515 516 517 518 519 520 521 522
int dispc_runtime_get(void)
{
	int r;

	DSSDBG("dispc_runtime_get\n");

	r = pm_runtime_get_sync(&dispc.pdev->dev);
	WARN_ON(r < 0);
	return r < 0 ? r : 0;
}
T
Tomi Valkeinen 已提交
523
EXPORT_SYMBOL(dispc_runtime_get);
524 525 526 527 528 529 530

void dispc_runtime_put(void)
{
	int r;

	DSSDBG("dispc_runtime_put\n");

531
	r = pm_runtime_put_sync(&dispc.pdev->dev);
532
	WARN_ON(r < 0 && r != -ENOSYS);
T
Tomi Valkeinen 已提交
533
}
T
Tomi Valkeinen 已提交
534
EXPORT_SYMBOL(dispc_runtime_put);
T
Tomi Valkeinen 已提交
535

536 537
u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
{
538
	return mgr_desc[channel].vsync_irq;
539
}
T
Tomi Valkeinen 已提交
540
EXPORT_SYMBOL(dispc_mgr_get_vsync_irq);
541

542 543
u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
{
544 545 546
	if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
		return 0;

547
	return mgr_desc[channel].framedone_irq;
548
}
T
Tomi Valkeinen 已提交
549
EXPORT_SYMBOL(dispc_mgr_get_framedone_irq);
550

551 552 553 554
u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
{
	return mgr_desc[channel].sync_lost_irq;
}
T
Tomi Valkeinen 已提交
555
EXPORT_SYMBOL(dispc_mgr_get_sync_lost_irq);
556

557 558 559 560 561
u32 dispc_wb_get_framedone_irq(void)
{
	return DISPC_IRQ_FRAMEDONEWB;
}

562
bool dispc_mgr_go_busy(enum omap_channel channel)
T
Tomi Valkeinen 已提交
563
{
564
	return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
T
Tomi Valkeinen 已提交
565
}
T
Tomi Valkeinen 已提交
566
EXPORT_SYMBOL(dispc_mgr_go_busy);
T
Tomi Valkeinen 已提交
567

568
void dispc_mgr_go(enum omap_channel channel)
T
Tomi Valkeinen 已提交
569
{
570 571
	WARN_ON(dispc_mgr_is_enabled(channel) == false);
	WARN_ON(dispc_mgr_go_busy(channel));
T
Tomi Valkeinen 已提交
572

573
	DSSDBG("GO %s\n", mgr_desc[channel].name);
T
Tomi Valkeinen 已提交
574

575
	mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
T
Tomi Valkeinen 已提交
576
}
T
Tomi Valkeinen 已提交
577
EXPORT_SYMBOL(dispc_mgr_go);
T
Tomi Valkeinen 已提交
578

579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602
bool dispc_wb_go_busy(void)
{
	return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
}

void dispc_wb_go(void)
{
	enum omap_plane plane = OMAP_DSS_WB;
	bool enable, go;

	enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;

	if (!enable)
		return;

	go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
	if (go) {
		DSSERR("GO bit not down for WB\n");
		return;
	}

	REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
}

603
static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
T
Tomi Valkeinen 已提交
604
{
605
	dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
T
Tomi Valkeinen 已提交
606 607
}

608
static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
T
Tomi Valkeinen 已提交
609
{
610
	dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
T
Tomi Valkeinen 已提交
611 612
}

613
static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
T
Tomi Valkeinen 已提交
614
{
615
	dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
T
Tomi Valkeinen 已提交
616 617
}

618
static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
619 620 621 622 623 624
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
}

625 626
static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
		u32 value)
627 628 629 630 631 632
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
}

633
static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
634 635 636 637 638 639
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
}

640 641 642
static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
				int fir_vinc, int five_taps,
				enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
643
{
644
	const struct dispc_coef *h_coef, *v_coef;
T
Tomi Valkeinen 已提交
645 646
	int i;

647 648
	h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
	v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
T
Tomi Valkeinen 已提交
649 650 651 652

	for (i = 0; i < 8; i++) {
		u32 h, hv;

653 654 655 656 657 658 659 660
		h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
			| FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
			| FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
			| FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
		hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
			| FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
			| FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
			| FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
T
Tomi Valkeinen 已提交
661

662
		if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
663 664
			dispc_ovl_write_firh_reg(plane, i, h);
			dispc_ovl_write_firhv_reg(plane, i, hv);
665
		} else {
666 667
			dispc_ovl_write_firh2_reg(plane, i, h);
			dispc_ovl_write_firhv2_reg(plane, i, hv);
668 669
		}

T
Tomi Valkeinen 已提交
670 671
	}

672 673 674
	if (five_taps) {
		for (i = 0; i < 8; i++) {
			u32 v;
675 676
			v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
				| FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
677
			if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
678
				dispc_ovl_write_firv_reg(plane, i, v);
679
			else
680
				dispc_ovl_write_firv2_reg(plane, i, v);
681
		}
T
Tomi Valkeinen 已提交
682 683 684 685
	}
}


686 687 688
static void dispc_ovl_write_color_conv_coef(enum omap_plane plane,
		const struct color_conv_coef *ct)
{
T
Tomi Valkeinen 已提交
689 690
#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))

691 692 693 694 695
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy,  ct->rcb));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
T
Tomi Valkeinen 已提交
696

697
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
T
Tomi Valkeinen 已提交
698 699 700 701

#undef CVAL
}

702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719
static void dispc_setup_color_conv_coef(void)
{
	int i;
	int num_ovl = dss_feat_get_num_ovls();
	int num_wb = dss_feat_get_num_wbs();
	const struct color_conv_coef ctbl_bt601_5_ovl = {
		298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
	};
	const struct color_conv_coef ctbl_bt601_5_wb = {
		66, 112, -38, 129, -94, -74, 25, -18, 112, 0,
	};

	for (i = 1; i < num_ovl; i++)
		dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);

	for (; i < num_wb; i++)
		dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_wb);
}
T
Tomi Valkeinen 已提交
720

721
static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
T
Tomi Valkeinen 已提交
722
{
723
	dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
T
Tomi Valkeinen 已提交
724 725
}

726
static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
T
Tomi Valkeinen 已提交
727
{
728
	dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
T
Tomi Valkeinen 已提交
729 730
}

731
static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
732 733 734 735
{
	dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
}

736
static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
737 738 739 740
{
	dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
}

741 742
static void dispc_ovl_set_pos(enum omap_plane plane,
		enum omap_overlay_caps caps, int x, int y)
T
Tomi Valkeinen 已提交
743
{
744 745 746 747 748 749
	u32 val;

	if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
		return;

	val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
750 751

	dispc_write_reg(DISPC_OVL_POSITION(plane), val);
T
Tomi Valkeinen 已提交
752 753
}

754 755
static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
		int height)
T
Tomi Valkeinen 已提交
756 757
{
	u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
758

759
	if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
760 761 762
		dispc_write_reg(DISPC_OVL_SIZE(plane), val);
	else
		dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
T
Tomi Valkeinen 已提交
763 764
}

765 766
static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
		int height)
T
Tomi Valkeinen 已提交
767 768 769 770 771 772
{
	u32 val;

	BUG_ON(plane == OMAP_DSS_GFX);

	val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
773

774 775 776 777
	if (plane == OMAP_DSS_WB)
		dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
	else
		dispc_write_reg(DISPC_OVL_SIZE(plane), val);
T
Tomi Valkeinen 已提交
778 779
}

780 781
static void dispc_ovl_set_zorder(enum omap_plane plane,
		enum omap_overlay_caps caps, u8 zorder)
782
{
783
	if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799
		return;

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
}

static void dispc_ovl_enable_zorder_planes(void)
{
	int i;

	if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
		return;

	for (i = 0; i < dss_feat_get_num_ovls(); i++)
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
}

800 801
static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
		enum omap_overlay_caps caps, bool enable)
802
{
803
	if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
804 805
		return;

806
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
807 808
}

809 810
static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
		enum omap_overlay_caps caps, u8 global_alpha)
T
Tomi Valkeinen 已提交
811
{
812
	static const unsigned shifts[] = { 0, 8, 16, 24, };
813 814
	int shift;

815
	if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
816
		return;
817

818 819
	shift = shifts[plane];
	REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
T
Tomi Valkeinen 已提交
820 821
}

822
static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
T
Tomi Valkeinen 已提交
823
{
824
	dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
T
Tomi Valkeinen 已提交
825 826
}

827
static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
T
Tomi Valkeinen 已提交
828
{
829
	dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
T
Tomi Valkeinen 已提交
830 831
}

832
static void dispc_ovl_set_color_mode(enum omap_plane plane,
T
Tomi Valkeinen 已提交
833 834 835
		enum omap_color_mode color_mode)
{
	u32 m = 0;
836 837 838 839
	if (plane != OMAP_DSS_GFX) {
		switch (color_mode) {
		case OMAP_DSS_COLOR_NV12:
			m = 0x0; break;
840
		case OMAP_DSS_COLOR_RGBX16:
841 842 843
			m = 0x1; break;
		case OMAP_DSS_COLOR_RGBA16:
			m = 0x2; break;
844
		case OMAP_DSS_COLOR_RGB12U:
845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868
			m = 0x4; break;
		case OMAP_DSS_COLOR_ARGB16:
			m = 0x5; break;
		case OMAP_DSS_COLOR_RGB16:
			m = 0x6; break;
		case OMAP_DSS_COLOR_ARGB16_1555:
			m = 0x7; break;
		case OMAP_DSS_COLOR_RGB24U:
			m = 0x8; break;
		case OMAP_DSS_COLOR_RGB24P:
			m = 0x9; break;
		case OMAP_DSS_COLOR_YUV2:
			m = 0xa; break;
		case OMAP_DSS_COLOR_UYVY:
			m = 0xb; break;
		case OMAP_DSS_COLOR_ARGB32:
			m = 0xc; break;
		case OMAP_DSS_COLOR_RGBA32:
			m = 0xd; break;
		case OMAP_DSS_COLOR_RGBX32:
			m = 0xe; break;
		case OMAP_DSS_COLOR_XRGB16_1555:
			m = 0xf; break;
		default:
869
			BUG(); return;
870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892
		}
	} else {
		switch (color_mode) {
		case OMAP_DSS_COLOR_CLUT1:
			m = 0x0; break;
		case OMAP_DSS_COLOR_CLUT2:
			m = 0x1; break;
		case OMAP_DSS_COLOR_CLUT4:
			m = 0x2; break;
		case OMAP_DSS_COLOR_CLUT8:
			m = 0x3; break;
		case OMAP_DSS_COLOR_RGB12U:
			m = 0x4; break;
		case OMAP_DSS_COLOR_ARGB16:
			m = 0x5; break;
		case OMAP_DSS_COLOR_RGB16:
			m = 0x6; break;
		case OMAP_DSS_COLOR_ARGB16_1555:
			m = 0x7; break;
		case OMAP_DSS_COLOR_RGB24U:
			m = 0x8; break;
		case OMAP_DSS_COLOR_RGB24P:
			m = 0x9; break;
893
		case OMAP_DSS_COLOR_RGBX16:
894
			m = 0xa; break;
895
		case OMAP_DSS_COLOR_RGBA16:
896 897 898 899 900 901 902 903 904 905
			m = 0xb; break;
		case OMAP_DSS_COLOR_ARGB32:
			m = 0xc; break;
		case OMAP_DSS_COLOR_RGBA32:
			m = 0xd; break;
		case OMAP_DSS_COLOR_RGBX32:
			m = 0xe; break;
		case OMAP_DSS_COLOR_XRGB16_1555:
			m = 0xf; break;
		default:
906
			BUG(); return;
907
		}
T
Tomi Valkeinen 已提交
908 909
	}

910
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
T
Tomi Valkeinen 已提交
911 912
}

913 914 915 916 917 918 919 920 921 922 923 924
static void dispc_ovl_configure_burst_type(enum omap_plane plane,
		enum omap_dss_rotation_type rotation_type)
{
	if (dss_has_feature(FEAT_BURST_2D) == 0)
		return;

	if (rotation_type == OMAP_DSS_ROT_TILER)
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
	else
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
}

925
void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
T
Tomi Valkeinen 已提交
926 927 928
{
	int shift;
	u32 val;
929
	int chan = 0, chan2 = 0;
T
Tomi Valkeinen 已提交
930 931 932 933 934 935 936

	switch (plane) {
	case OMAP_DSS_GFX:
		shift = 8;
		break;
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
937
	case OMAP_DSS_VIDEO3:
T
Tomi Valkeinen 已提交
938 939 940 941 942 943 944
		shift = 16;
		break;
	default:
		BUG();
		return;
	}

945
	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
946 947 948 949 950 951 952 953 954 955 956 957 958 959
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		switch (channel) {
		case OMAP_DSS_CHANNEL_LCD:
			chan = 0;
			chan2 = 0;
			break;
		case OMAP_DSS_CHANNEL_DIGIT:
			chan = 1;
			chan2 = 0;
			break;
		case OMAP_DSS_CHANNEL_LCD2:
			chan = 0;
			chan2 = 1;
			break;
960 961 962 963 964 965 966 967 968
		case OMAP_DSS_CHANNEL_LCD3:
			if (dss_has_feature(FEAT_MGR_LCD3)) {
				chan = 0;
				chan2 = 2;
			} else {
				BUG();
				return;
			}
			break;
969 970
		default:
			BUG();
971
			return;
972 973 974 975 976 977 978
		}

		val = FLD_MOD(val, chan, shift, shift);
		val = FLD_MOD(val, chan2, 31, 30);
	} else {
		val = FLD_MOD(val, channel, shift, shift);
	}
979
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
T
Tomi Valkeinen 已提交
980
}
T
Tomi Valkeinen 已提交
981
EXPORT_SYMBOL(dispc_ovl_set_channel_out);
T
Tomi Valkeinen 已提交
982

983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999
static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
{
	int shift;
	u32 val;
	enum omap_channel channel;

	switch (plane) {
	case OMAP_DSS_GFX:
		shift = 8;
		break;
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
	case OMAP_DSS_VIDEO3:
		shift = 16;
		break;
	default:
		BUG();
1000
		return 0;
1001 1002 1003 1004
	}

	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));

1005 1006 1007 1008 1009 1010 1011 1012
	if (dss_has_feature(FEAT_MGR_LCD3)) {
		if (FLD_GET(val, 31, 30) == 0)
			channel = FLD_GET(val, shift, shift);
		else if (FLD_GET(val, 31, 30) == 1)
			channel = OMAP_DSS_CHANNEL_LCD2;
		else
			channel = OMAP_DSS_CHANNEL_LCD3;
	} else if (dss_has_feature(FEAT_MGR_LCD2)) {
1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023
		if (FLD_GET(val, 31, 30) == 0)
			channel = FLD_GET(val, shift, shift);
		else
			channel = OMAP_DSS_CHANNEL_LCD2;
	} else {
		channel = FLD_GET(val, shift, shift);
	}

	return channel;
}

1024 1025 1026 1027 1028 1029 1030
void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
{
	enum omap_plane plane = OMAP_DSS_WB;

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
}

1031
static void dispc_ovl_set_burst_size(enum omap_plane plane,
T
Tomi Valkeinen 已提交
1032 1033
		enum omap_burst_size burst_size)
{
1034
	static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
T
Tomi Valkeinen 已提交
1035 1036
	int shift;

1037
	shift = shifts[plane];
1038
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
T
Tomi Valkeinen 已提交
1039 1040
}

1041 1042 1043 1044 1045 1046
static void dispc_configure_burst_sizes(void)
{
	int i;
	const int burst_size = BURST_SIZE_X8;

	/* Configure burst size always to maximum size */
1047
	for (i = 0; i < dss_feat_get_num_ovls(); ++i)
1048
		dispc_ovl_set_burst_size(i, burst_size);
1049 1050
}

1051
static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
1052 1053 1054 1055 1056 1057
{
	unsigned unit = dss_feat_get_burst_size_unit();
	/* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
	return unit * 8;
}

1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071
void dispc_enable_gamma_table(bool enable)
{
	/*
	 * This is partially implemented to support only disabling of
	 * the gamma table.
	 */
	if (enable) {
		DSSWARN("Gamma table enabling for TV not yet supported");
		return;
	}

	REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
}

1072
static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
1073
{
1074
	if (channel == OMAP_DSS_CHANNEL_DIGIT)
1075 1076
		return;

1077
	mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
1078 1079
}

1080
static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
1081
		const struct omap_dss_cpr_coefs *coefs)
1082 1083 1084
{
	u32 coef_r, coef_g, coef_b;

1085
	if (!dss_mgr_is_lcd(channel))
1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099
		return;

	coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
		FLD_VAL(coefs->rb, 9, 0);
	coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
		FLD_VAL(coefs->gb, 9, 0);
	coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
		FLD_VAL(coefs->bb, 9, 0);

	dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
	dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
	dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
}

1100
static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
T
Tomi Valkeinen 已提交
1101 1102 1103 1104 1105
{
	u32 val;

	BUG_ON(plane == OMAP_DSS_GFX);

1106
	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
T
Tomi Valkeinen 已提交
1107
	val = FLD_MOD(val, enable, 9, 9);
1108
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
T
Tomi Valkeinen 已提交
1109 1110
}

1111 1112
static void dispc_ovl_enable_replication(enum omap_plane plane,
		enum omap_overlay_caps caps, bool enable)
T
Tomi Valkeinen 已提交
1113
{
1114
	static const unsigned shifts[] = { 5, 10, 10, 10 };
1115
	int shift;
T
Tomi Valkeinen 已提交
1116

1117 1118 1119
	if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
		return;

1120 1121
	shift = shifts[plane];
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
T
Tomi Valkeinen 已提交
1122 1123
}

1124
static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
1125
		u16 height)
T
Tomi Valkeinen 已提交
1126 1127 1128
{
	u32 val;

1129 1130 1131
	val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
		FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);

1132
	dispc_write_reg(DISPC_SIZE_MGR(channel), val);
T
Tomi Valkeinen 已提交
1133 1134
}

1135
static void dispc_init_fifos(void)
T
Tomi Valkeinen 已提交
1136 1137
{
	u32 size;
1138
	int fifo;
1139
	u8 start, end;
1140 1141 1142
	u32 unit;

	unit = dss_feat_get_buffer_size_unit();
T
Tomi Valkeinen 已提交
1143

1144
	dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
T
Tomi Valkeinen 已提交
1145

1146 1147
	for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
		size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
1148
		size *= unit;
1149 1150 1151 1152 1153 1154 1155
		dispc.fifo_size[fifo] = size;

		/*
		 * By default fifos are mapped directly to overlays, fifo 0 to
		 * ovl 0, fifo 1 to ovl 1, etc.
		 */
		dispc.fifo_assignment[fifo] = fifo;
T
Tomi Valkeinen 已提交
1156
	}
1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179

	/*
	 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
	 * causes problems with certain use cases, like using the tiler in 2D
	 * mode. The below hack swaps the fifos of GFX and WB planes, thus
	 * giving GFX plane a larger fifo. WB but should work fine with a
	 * smaller fifo.
	 */
	if (dispc.feat->gfx_fifo_workaround) {
		u32 v;

		v = dispc_read_reg(DISPC_GLOBAL_BUFFER);

		v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
		v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
		v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
		v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */

		dispc_write_reg(DISPC_GLOBAL_BUFFER, v);

		dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
		dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
	}
T
Tomi Valkeinen 已提交
1180 1181
}

1182
static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
T
Tomi Valkeinen 已提交
1183
{
1184 1185 1186 1187 1188 1189 1190 1191 1192
	int fifo;
	u32 size = 0;

	for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
		if (dispc.fifo_assignment[fifo] == plane)
			size += dispc.fifo_size[fifo];
	}

	return size;
T
Tomi Valkeinen 已提交
1193 1194
}

1195
void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
T
Tomi Valkeinen 已提交
1196
{
1197
	u8 hi_start, hi_end, lo_start, lo_end;
1198 1199 1200 1201 1202 1203 1204 1205 1206
	u32 unit;

	unit = dss_feat_get_buffer_size_unit();

	WARN_ON(low % unit != 0);
	WARN_ON(high % unit != 0);

	low /= unit;
	high /= unit;
1207

1208 1209 1210
	dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
	dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);

1211
	DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
T
Tomi Valkeinen 已提交
1212
			plane,
1213
			REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1214
				lo_start, lo_end) * unit,
1215
			REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1216 1217
				hi_start, hi_end) * unit,
			low * unit, high * unit);
T
Tomi Valkeinen 已提交
1218

1219
	dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
1220 1221
			FLD_VAL(high, hi_start, hi_end) |
			FLD_VAL(low, lo_start, lo_end));
1222 1223 1224 1225 1226 1227 1228 1229 1230

	/*
	 * configure the preload to the pipeline's high threhold, if HT it's too
	 * large for the preload field, set the threshold to the maximum value
	 * that can be held by the preload register
	 */
	if (dss_has_feature(FEAT_PRELOAD) && dispc.feat->set_max_preload &&
			plane != OMAP_DSS_WB)
		dispc_write_reg(DISPC_OVL_PRELOAD(plane), min(high, 0xfffu));
T
Tomi Valkeinen 已提交
1231
}
1232
EXPORT_SYMBOL(dispc_ovl_set_fifo_threshold);
T
Tomi Valkeinen 已提交
1233 1234 1235

void dispc_enable_fifomerge(bool enable)
{
1236 1237 1238 1239 1240
	if (!dss_has_feature(FEAT_FIFO_MERGE)) {
		WARN_ON(enable);
		return;
	}

T
Tomi Valkeinen 已提交
1241 1242 1243 1244
	DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
	REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
}

1245
void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
1246 1247
		u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
		bool manual_update)
1248 1249 1250 1251 1252 1253 1254
{
	/*
	 * All sizes are in bytes. Both the buffer and burst are made of
	 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
	 */

	unsigned buf_unit = dss_feat_get_buffer_size_unit();
1255 1256
	unsigned ovl_fifo_size, total_fifo_size, burst_size;
	int i;
1257 1258

	burst_size = dispc_ovl_get_burst_size(plane);
1259
	ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
1260

1261 1262
	if (use_fifomerge) {
		total_fifo_size = 0;
1263
		for (i = 0; i < dss_feat_get_num_ovls(); ++i)
1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274
			total_fifo_size += dispc_ovl_get_fifo_size(i);
	} else {
		total_fifo_size = ovl_fifo_size;
	}

	/*
	 * We use the same low threshold for both fifomerge and non-fifomerge
	 * cases, but for fifomerge we calculate the high threshold using the
	 * combined fifo size
	 */

1275
	if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
1276 1277
		*fifo_low = ovl_fifo_size - burst_size * 2;
		*fifo_high = total_fifo_size - burst_size;
1278 1279 1280 1281 1282 1283 1284 1285
	} else if (plane == OMAP_DSS_WB) {
		/*
		 * Most optimal configuration for writeback is to push out data
		 * to the interconnect the moment writeback pushes enough pixels
		 * in the FIFO to form a burst
		 */
		*fifo_low = 0;
		*fifo_high = burst_size;
1286 1287 1288 1289
	} else {
		*fifo_low = ovl_fifo_size - burst_size;
		*fifo_high = total_fifo_size - buf_unit;
	}
1290
}
1291
EXPORT_SYMBOL(dispc_ovl_compute_fifo_thresholds);
1292

1293
static void dispc_ovl_set_fir(enum omap_plane plane,
1294 1295
				int hinc, int vinc,
				enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
1296 1297 1298
{
	u32 val;

1299 1300
	if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
		u8 hinc_start, hinc_end, vinc_start, vinc_end;
1301

1302 1303 1304 1305 1306 1307
		dss_feat_get_reg_field(FEAT_REG_FIRHINC,
					&hinc_start, &hinc_end);
		dss_feat_get_reg_field(FEAT_REG_FIRVINC,
					&vinc_start, &vinc_end);
		val = FLD_VAL(vinc, vinc_start, vinc_end) |
				FLD_VAL(hinc, hinc_start, hinc_end);
1308

1309 1310 1311 1312 1313
		dispc_write_reg(DISPC_OVL_FIR(plane), val);
	} else {
		val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
		dispc_write_reg(DISPC_OVL_FIR2(plane), val);
	}
T
Tomi Valkeinen 已提交
1314 1315
}

1316
static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
T
Tomi Valkeinen 已提交
1317 1318
{
	u32 val;
1319
	u8 hor_start, hor_end, vert_start, vert_end;
T
Tomi Valkeinen 已提交
1320

1321 1322 1323 1324 1325 1326
	dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
	dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);

	val = FLD_VAL(vaccu, vert_start, vert_end) |
			FLD_VAL(haccu, hor_start, hor_end);

1327
	dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
T
Tomi Valkeinen 已提交
1328 1329
}

1330
static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
T
Tomi Valkeinen 已提交
1331 1332
{
	u32 val;
1333
	u8 hor_start, hor_end, vert_start, vert_end;
T
Tomi Valkeinen 已提交
1334

1335 1336 1337 1338 1339 1340
	dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
	dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);

	val = FLD_VAL(vaccu, vert_start, vert_end) |
			FLD_VAL(haccu, hor_start, hor_end);

1341
	dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
T
Tomi Valkeinen 已提交
1342 1343
}

1344 1345
static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
		int vaccu)
1346 1347 1348 1349 1350 1351 1352
{
	u32 val;

	val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
	dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
}

1353 1354
static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
		int vaccu)
1355 1356 1357 1358 1359 1360
{
	u32 val;

	val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
	dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
}
T
Tomi Valkeinen 已提交
1361

1362
static void dispc_ovl_set_scale_param(enum omap_plane plane,
T
Tomi Valkeinen 已提交
1363 1364
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
1365 1366
		bool five_taps, u8 rotation,
		enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
1367
{
1368
	int fir_hinc, fir_vinc;
T
Tomi Valkeinen 已提交
1369

1370 1371
	fir_hinc = 1024 * orig_width / out_width;
	fir_vinc = 1024 * orig_height / out_height;
T
Tomi Valkeinen 已提交
1372

1373 1374
	dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
				color_comp);
1375
	dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
1376 1377
}

1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432
static void dispc_ovl_set_accu_uv(enum omap_plane plane,
		u16 orig_width,	u16 orig_height, u16 out_width, u16 out_height,
		bool ilace, enum omap_color_mode color_mode, u8 rotation)
{
	int h_accu2_0, h_accu2_1;
	int v_accu2_0, v_accu2_1;
	int chroma_hinc, chroma_vinc;
	int idx;

	struct accu {
		s8 h0_m, h0_n;
		s8 h1_m, h1_n;
		s8 v0_m, v0_n;
		s8 v1_m, v1_n;
	};

	const struct accu *accu_table;
	const struct accu *accu_val;

	static const struct accu accu_nv12[4] = {
		{  0, 1,  0, 1 , -1, 2, 0, 1 },
		{  1, 2, -3, 4 ,  0, 1, 0, 1 },
		{ -1, 1,  0, 1 , -1, 2, 0, 1 },
		{ -1, 2, -1, 2 , -1, 1, 0, 1 },
	};

	static const struct accu accu_nv12_ilace[4] = {
		{  0, 1,  0, 1 , -3, 4, -1, 4 },
		{ -1, 4, -3, 4 ,  0, 1,  0, 1 },
		{ -1, 1,  0, 1 , -1, 4, -3, 4 },
		{ -3, 4, -3, 4 , -1, 1,  0, 1 },
	};

	static const struct accu accu_yuv[4] = {
		{  0, 1, 0, 1,  0, 1, 0, 1 },
		{  0, 1, 0, 1,  0, 1, 0, 1 },
		{ -1, 1, 0, 1,  0, 1, 0, 1 },
		{  0, 1, 0, 1, -1, 1, 0, 1 },
	};

	switch (rotation) {
	case OMAP_DSS_ROT_0:
		idx = 0;
		break;
	case OMAP_DSS_ROT_90:
		idx = 1;
		break;
	case OMAP_DSS_ROT_180:
		idx = 2;
		break;
	case OMAP_DSS_ROT_270:
		idx = 3;
		break;
	default:
		BUG();
1433
		return;
1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448
	}

	switch (color_mode) {
	case OMAP_DSS_COLOR_NV12:
		if (ilace)
			accu_table = accu_nv12_ilace;
		else
			accu_table = accu_nv12;
		break;
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
		accu_table = accu_yuv;
		break;
	default:
		BUG();
1449
		return;
1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465
	}

	accu_val = &accu_table[idx];

	chroma_hinc = 1024 * orig_width / out_width;
	chroma_vinc = 1024 * orig_height / out_height;

	h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
	h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
	v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
	v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;

	dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
	dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
}

1466
static void dispc_ovl_set_scaling_common(enum omap_plane plane,
1467 1468 1469 1470 1471 1472 1473 1474 1475
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
		bool fieldmode, enum omap_color_mode color_mode,
		u8 rotation)
{
	int accu0 = 0;
	int accu1 = 0;
	u32 l;
T
Tomi Valkeinen 已提交
1476

1477
	dispc_ovl_set_scale_param(plane, orig_width, orig_height,
1478 1479
				out_width, out_height, five_taps,
				rotation, DISPC_COLOR_COMPONENT_RGB_Y);
1480
	l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
T
Tomi Valkeinen 已提交
1481

1482 1483
	/* RESIZEENABLE and VERTICALTAPS */
	l &= ~((0x3 << 5) | (0x1 << 21));
1484 1485
	l |= (orig_width != out_width) ? (1 << 5) : 0;
	l |= (orig_height != out_height) ? (1 << 6) : 0;
1486
	l |= five_taps ? (1 << 21) : 0;
T
Tomi Valkeinen 已提交
1487

1488 1489 1490
	/* VRESIZECONF and HRESIZECONF */
	if (dss_has_feature(FEAT_RESIZECONF)) {
		l &= ~(0x3 << 7);
1491 1492
		l |= (orig_width <= out_width) ? 0 : (1 << 7);
		l |= (orig_height <= out_height) ? 0 : (1 << 8);
1493
	}
T
Tomi Valkeinen 已提交
1494

1495 1496 1497 1498 1499
	/* LINEBUFFERSPLIT */
	if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
		l &= ~(0x1 << 22);
		l |= five_taps ? (1 << 22) : 0;
	}
T
Tomi Valkeinen 已提交
1500

1501
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
T
Tomi Valkeinen 已提交
1502 1503 1504 1505 1506 1507 1508

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	if (ilace && !fieldmode) {
		accu1 = 0;
1509
		accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
T
Tomi Valkeinen 已提交
1510 1511 1512 1513 1514 1515
		if (accu0 >= 1024/2) {
			accu1 = 1024/2;
			accu0 -= accu1;
		}
	}

1516 1517
	dispc_ovl_set_vid_accu0(plane, 0, accu0);
	dispc_ovl_set_vid_accu1(plane, 0, accu1);
T
Tomi Valkeinen 已提交
1518 1519
}

1520
static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
1521 1522 1523 1524 1525 1526 1527 1528
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
		bool fieldmode, enum omap_color_mode color_mode,
		u8 rotation)
{
	int scale_x = out_width != orig_width;
	int scale_y = out_height != orig_height;
1529
	bool chroma_upscale = plane != OMAP_DSS_WB ? true : false;
1530 1531 1532 1533 1534 1535 1536

	if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
		return;
	if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
			color_mode != OMAP_DSS_COLOR_UYVY &&
			color_mode != OMAP_DSS_COLOR_NV12)) {
		/* reset chroma resampling for RGB formats  */
1537 1538
		if (plane != OMAP_DSS_WB)
			REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
1539 1540
		return;
	}
1541 1542 1543 1544

	dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
			out_height, ilace, color_mode, rotation);

1545 1546
	switch (color_mode) {
	case OMAP_DSS_COLOR_NV12:
1547 1548 1549 1550 1551 1552 1553 1554 1555 1556
		if (chroma_upscale) {
			/* UV is subsampled by 2 horizontally and vertically */
			orig_height >>= 1;
			orig_width >>= 1;
		} else {
			/* UV is downsampled by 2 horizontally and vertically */
			orig_height <<= 1;
			orig_width <<= 1;
		}

1557 1558 1559
		break;
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
1560
		/* For YUV422 with 90/270 rotation, we don't upsample chroma */
1561
		if (rotation == OMAP_DSS_ROT_0 ||
1562 1563 1564 1565 1566 1567 1568 1569 1570
				rotation == OMAP_DSS_ROT_180) {
			if (chroma_upscale)
				/* UV is subsampled by 2 horizontally */
				orig_width >>= 1;
			else
				/* UV is downsampled by 2 horizontally */
				orig_width <<= 1;
		}

1571 1572 1573
		/* must use FIR for YUV422 if rotated */
		if (rotation != OMAP_DSS_ROT_0)
			scale_x = scale_y = true;
1574

1575 1576 1577
		break;
	default:
		BUG();
1578
		return;
1579 1580 1581 1582 1583 1584 1585
	}

	if (out_width != orig_width)
		scale_x = true;
	if (out_height != orig_height)
		scale_y = true;

1586
	dispc_ovl_set_scale_param(plane, orig_width, orig_height,
1587 1588 1589
			out_width, out_height, five_taps,
				rotation, DISPC_COLOR_COMPONENT_UV);

1590 1591 1592 1593
	if (plane != OMAP_DSS_WB)
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
			(scale_x || scale_y) ? 1 : 0, 8, 8);

1594 1595 1596 1597 1598 1599
	/* set H scaling */
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
	/* set V scaling */
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
}

1600
static void dispc_ovl_set_scaling(enum omap_plane plane,
1601 1602 1603 1604 1605 1606 1607 1608
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
		bool fieldmode, enum omap_color_mode color_mode,
		u8 rotation)
{
	BUG_ON(plane == OMAP_DSS_GFX);

1609
	dispc_ovl_set_scaling_common(plane,
1610 1611 1612 1613 1614 1615
			orig_width, orig_height,
			out_width, out_height,
			ilace, five_taps,
			fieldmode, color_mode,
			rotation);

1616
	dispc_ovl_set_scaling_uv(plane,
1617 1618 1619 1620 1621 1622 1623
		orig_width, orig_height,
		out_width, out_height,
		ilace, five_taps,
		fieldmode, color_mode,
		rotation);
}

1624
static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
1625
		enum omap_dss_rotation_type rotation_type,
T
Tomi Valkeinen 已提交
1626 1627
		bool mirroring, enum omap_color_mode color_mode)
{
1628 1629 1630
	bool row_repeat = false;
	int vidrot = 0;

T
Tomi Valkeinen 已提交
1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666
	if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY) {

		if (mirroring) {
			switch (rotation) {
			case OMAP_DSS_ROT_0:
				vidrot = 2;
				break;
			case OMAP_DSS_ROT_90:
				vidrot = 1;
				break;
			case OMAP_DSS_ROT_180:
				vidrot = 0;
				break;
			case OMAP_DSS_ROT_270:
				vidrot = 3;
				break;
			}
		} else {
			switch (rotation) {
			case OMAP_DSS_ROT_0:
				vidrot = 0;
				break;
			case OMAP_DSS_ROT_90:
				vidrot = 1;
				break;
			case OMAP_DSS_ROT_180:
				vidrot = 2;
				break;
			case OMAP_DSS_ROT_270:
				vidrot = 3;
				break;
			}
		}

		if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
1667
			row_repeat = true;
T
Tomi Valkeinen 已提交
1668
		else
1669
			row_repeat = false;
T
Tomi Valkeinen 已提交
1670
	}
1671

1672
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
1673
	if (dss_has_feature(FEAT_ROWREPEATENABLE))
1674 1675
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
			row_repeat ? 1 : 0, 18, 18);
1676 1677 1678 1679 1680 1681 1682 1683 1684

	if (color_mode == OMAP_DSS_COLOR_NV12) {
		bool doublestride = (rotation_type == OMAP_DSS_ROT_TILER) &&
					(rotation == OMAP_DSS_ROT_0 ||
					rotation == OMAP_DSS_ROT_180);
		/* DOUBLESTRIDE */
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22);
	}

T
Tomi Valkeinen 已提交
1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696
}

static int color_mode_to_bpp(enum omap_color_mode color_mode)
{
	switch (color_mode) {
	case OMAP_DSS_COLOR_CLUT1:
		return 1;
	case OMAP_DSS_COLOR_CLUT2:
		return 2;
	case OMAP_DSS_COLOR_CLUT4:
		return 4;
	case OMAP_DSS_COLOR_CLUT8:
1697
	case OMAP_DSS_COLOR_NV12:
T
Tomi Valkeinen 已提交
1698 1699 1700 1701 1702 1703
		return 8;
	case OMAP_DSS_COLOR_RGB12U:
	case OMAP_DSS_COLOR_RGB16:
	case OMAP_DSS_COLOR_ARGB16:
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
1704 1705 1706 1707
	case OMAP_DSS_COLOR_RGBA16:
	case OMAP_DSS_COLOR_RGBX16:
	case OMAP_DSS_COLOR_ARGB16_1555:
	case OMAP_DSS_COLOR_XRGB16_1555:
T
Tomi Valkeinen 已提交
1708 1709 1710 1711 1712 1713 1714 1715 1716 1717
		return 16;
	case OMAP_DSS_COLOR_RGB24P:
		return 24;
	case OMAP_DSS_COLOR_RGB24U:
	case OMAP_DSS_COLOR_ARGB32:
	case OMAP_DSS_COLOR_RGBA32:
	case OMAP_DSS_COLOR_RGBX32:
		return 32;
	default:
		BUG();
1718
		return 0;
T
Tomi Valkeinen 已提交
1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731
	}
}

static s32 pixinc(int pixels, u8 ps)
{
	if (pixels == 1)
		return 1;
	else if (pixels > 1)
		return 1 + (pixels - 1) * ps;
	else if (pixels < 0)
		return 1 - (-pixels + 1) * ps;
	else
		BUG();
1732
		return 0;
T
Tomi Valkeinen 已提交
1733 1734 1735 1736 1737 1738 1739 1740
}

static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
		u16 screen_width,
		u16 width, u16 height,
		enum omap_color_mode color_mode, bool fieldmode,
		unsigned int field_offset,
		unsigned *offset0, unsigned *offset1,
1741
		s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
T
Tomi Valkeinen 已提交
1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786
{
	u8 ps;

	/* FIXME CLUT formats */
	switch (color_mode) {
	case OMAP_DSS_COLOR_CLUT1:
	case OMAP_DSS_COLOR_CLUT2:
	case OMAP_DSS_COLOR_CLUT4:
	case OMAP_DSS_COLOR_CLUT8:
		BUG();
		return;
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
		ps = 4;
		break;
	default:
		ps = color_mode_to_bpp(color_mode) / 8;
		break;
	}

	DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
			width, height);

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	switch (rotation + mirror * 4) {
	case OMAP_DSS_ROT_0:
	case OMAP_DSS_ROT_180:
		/*
		 * If the pixel format is YUV or UYVY divide the width
		 * of the image by 2 for 0 and 180 degree rotation.
		 */
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			width = width >> 1;
	case OMAP_DSS_ROT_90:
	case OMAP_DSS_ROT_270:
		*offset1 = 0;
		if (field_offset)
			*offset0 = field_offset * screen_width * ps;
		else
			*offset0 = 0;

1787 1788 1789 1790
		*row_inc = pixinc(1 +
			(y_predecim * screen_width - x_predecim * width) +
			(fieldmode ? screen_width : 0), ps);
		*pix_inc = pixinc(x_predecim, ps);
T
Tomi Valkeinen 已提交
1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807
		break;

	case OMAP_DSS_ROT_0 + 4:
	case OMAP_DSS_ROT_180 + 4:
		/* If the pixel format is YUV or UYVY divide the width
		 * of the image by 2  for 0 degree and 180 degree
		 */
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			width = width >> 1;
	case OMAP_DSS_ROT_90 + 4:
	case OMAP_DSS_ROT_270 + 4:
		*offset1 = 0;
		if (field_offset)
			*offset0 = field_offset * screen_width * ps;
		else
			*offset0 = 0;
1808 1809 1810 1811
		*row_inc = pixinc(1 -
			(y_predecim * screen_width + x_predecim * width) -
			(fieldmode ? screen_width : 0), ps);
		*pix_inc = pixinc(x_predecim, ps);
T
Tomi Valkeinen 已提交
1812 1813 1814 1815
		break;

	default:
		BUG();
1816
		return;
T
Tomi Valkeinen 已提交
1817 1818 1819 1820 1821 1822 1823 1824 1825
	}
}

static void calc_dma_rotation_offset(u8 rotation, bool mirror,
		u16 screen_width,
		u16 width, u16 height,
		enum omap_color_mode color_mode, bool fieldmode,
		unsigned int field_offset,
		unsigned *offset0, unsigned *offset1,
1826
		s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
T
Tomi Valkeinen 已提交
1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867
{
	u8 ps;
	u16 fbw, fbh;

	/* FIXME CLUT formats */
	switch (color_mode) {
	case OMAP_DSS_COLOR_CLUT1:
	case OMAP_DSS_COLOR_CLUT2:
	case OMAP_DSS_COLOR_CLUT4:
	case OMAP_DSS_COLOR_CLUT8:
		BUG();
		return;
	default:
		ps = color_mode_to_bpp(color_mode) / 8;
		break;
	}

	DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
			width, height);

	/* width & height are overlay sizes, convert to fb sizes */

	if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
		fbw = width;
		fbh = height;
	} else {
		fbw = height;
		fbh = width;
	}

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	switch (rotation + mirror * 4) {
	case OMAP_DSS_ROT_0:
		*offset1 = 0;
		if (field_offset)
			*offset0 = *offset1 + field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
1868 1869 1870 1871 1872 1873 1874 1875
		*row_inc = pixinc(1 +
			(y_predecim * screen_width - fbw * x_predecim) +
			(fieldmode ? screen_width : 0),	ps);
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			*pix_inc = pixinc(x_predecim, 2 * ps);
		else
			*pix_inc = pixinc(x_predecim, ps);
T
Tomi Valkeinen 已提交
1876 1877 1878 1879 1880 1881 1882
		break;
	case OMAP_DSS_ROT_90:
		*offset1 = screen_width * (fbh - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 + field_offset * ps;
		else
			*offset0 = *offset1;
1883 1884 1885
		*row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
				y_predecim + (fieldmode ? 1 : 0), ps);
		*pix_inc = pixinc(-x_predecim * screen_width, ps);
T
Tomi Valkeinen 已提交
1886 1887 1888 1889 1890 1891 1892 1893
		break;
	case OMAP_DSS_ROT_180:
		*offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
		*row_inc = pixinc(-1 -
1894 1895 1896 1897 1898 1899 1900
			(y_predecim * screen_width - fbw * x_predecim) -
			(fieldmode ? screen_width : 0),	ps);
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			*pix_inc = pixinc(-x_predecim, 2 * ps);
		else
			*pix_inc = pixinc(-x_predecim, ps);
T
Tomi Valkeinen 已提交
1901 1902 1903 1904 1905 1906 1907
		break;
	case OMAP_DSS_ROT_270:
		*offset1 = (fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * ps;
		else
			*offset0 = *offset1;
1908 1909 1910
		*row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
				y_predecim - (fieldmode ? 1 : 0), ps);
		*pix_inc = pixinc(x_predecim * screen_width, ps);
T
Tomi Valkeinen 已提交
1911 1912 1913 1914 1915 1916 1917 1918 1919
		break;

	/* mirroring */
	case OMAP_DSS_ROT_0 + 4:
		*offset1 = (fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 + field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
1920
		*row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
T
Tomi Valkeinen 已提交
1921 1922
				(fieldmode ? screen_width : 0),
				ps);
1923 1924 1925 1926 1927
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			*pix_inc = pixinc(-x_predecim, 2 * ps);
		else
			*pix_inc = pixinc(-x_predecim, ps);
T
Tomi Valkeinen 已提交
1928 1929 1930 1931 1932 1933 1934 1935
		break;

	case OMAP_DSS_ROT_90 + 4:
		*offset1 = 0;
		if (field_offset)
			*offset0 = *offset1 + field_offset * ps;
		else
			*offset0 = *offset1;
1936 1937
		*row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
				y_predecim + (fieldmode ? 1 : 0),
T
Tomi Valkeinen 已提交
1938
				ps);
1939
		*pix_inc = pixinc(x_predecim * screen_width, ps);
T
Tomi Valkeinen 已提交
1940 1941 1942 1943 1944 1945 1946 1947
		break;

	case OMAP_DSS_ROT_180 + 4:
		*offset1 = screen_width * (fbh - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
1948
		*row_inc = pixinc(1 - y_predecim * screen_width * 2 -
T
Tomi Valkeinen 已提交
1949 1950
				(fieldmode ? screen_width : 0),
				ps);
1951 1952 1953 1954 1955
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			*pix_inc = pixinc(x_predecim, 2 * ps);
		else
			*pix_inc = pixinc(x_predecim, ps);
T
Tomi Valkeinen 已提交
1956 1957 1958 1959 1960 1961 1962 1963
		break;

	case OMAP_DSS_ROT_270 + 4:
		*offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * ps;
		else
			*offset0 = *offset1;
1964 1965
		*row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
				y_predecim - (fieldmode ? 1 : 0),
T
Tomi Valkeinen 已提交
1966
				ps);
1967
		*pix_inc = pixinc(-x_predecim * screen_width, ps);
T
Tomi Valkeinen 已提交
1968 1969 1970 1971
		break;

	default:
		BUG();
1972
		return;
T
Tomi Valkeinen 已提交
1973 1974 1975
	}
}

1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014
static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
		enum omap_color_mode color_mode, bool fieldmode,
		unsigned int field_offset, unsigned *offset0, unsigned *offset1,
		s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
{
	u8 ps;

	switch (color_mode) {
	case OMAP_DSS_COLOR_CLUT1:
	case OMAP_DSS_COLOR_CLUT2:
	case OMAP_DSS_COLOR_CLUT4:
	case OMAP_DSS_COLOR_CLUT8:
		BUG();
		return;
	default:
		ps = color_mode_to_bpp(color_mode) / 8;
		break;
	}

	DSSDBG("scrw %d, width %d\n", screen_width, width);

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	*offset1 = 0;
	if (field_offset)
		*offset0 = *offset1 + field_offset * screen_width * ps;
	else
		*offset0 = *offset1;
	*row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
			(fieldmode ? screen_width : 0), ps);
	if (color_mode == OMAP_DSS_COLOR_YUV2 ||
		color_mode == OMAP_DSS_COLOR_UYVY)
		*pix_inc = pixinc(x_predecim, 2 * ps);
	else
		*pix_inc = pixinc(x_predecim, ps);
}

2015 2016 2017 2018
/*
 * This function is used to avoid synclosts in OMAP3, because of some
 * undocumented horizontal position and timing related limitations.
 */
2019
static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
2020
		const struct omap_video_timings *t, u16 pos_x,
2021 2022
		u16 width, u16 height, u16 out_width, u16 out_height,
		bool five_taps)
2023
{
2024
	const int ds = DIV_ROUND_UP(height, out_height);
2025
	unsigned long nonactive;
2026 2027 2028 2029
	static const u8 limits[3] = { 8, 10, 20 };
	u64 val, blank;
	int i;

2030
	nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
2031 2032 2033 2034 2035 2036

	i = 0;
	if (out_height < height)
		i++;
	if (out_width < width)
		i++;
2037
	blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
2038 2039 2040 2041
	DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
	if (blank <= limits[i])
		return -EINVAL;

2042 2043 2044 2045
	/* FIXME add checks for 3-tap filter once the limitations are known */
	if (!five_taps)
		return 0;

2046 2047 2048 2049 2050 2051 2052
	/*
	 * Pixel data should be prepared before visible display point starts.
	 * So, atleast DS-2 lines must have already been fetched by DISPC
	 * during nonactive - pos_x period.
	 */
	val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
	DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
2053 2054
		val, max(0, ds - 2) * width);
	if (val < max(0, ds - 2) * width)
2055 2056 2057 2058 2059 2060 2061 2062 2063
		return -EINVAL;

	/*
	 * All lines need to be refilled during the nonactive period of which
	 * only one line can be loaded during the active period. So, atleast
	 * DS - 1 lines should be loaded during nonactive period.
	 */
	val =  div_u64((u64)nonactive * lclk, pclk);
	DSSDBG("nonactive * pcd  = %llu, max(0, DS - 1) * width = %d\n",
2064 2065
		val, max(0, ds - 1) * width);
	if (val < max(0, ds - 1) * width)
2066 2067 2068 2069 2070
		return -EINVAL;

	return 0;
}

2071
static unsigned long calc_core_clk_five_taps(unsigned long pclk,
2072 2073
		const struct omap_video_timings *mgr_timings, u16 width,
		u16 height, u16 out_width, u16 out_height,
2074
		enum omap_color_mode color_mode)
T
Tomi Valkeinen 已提交
2075
{
2076
	u32 core_clk = 0;
2077
	u64 tmp;
T
Tomi Valkeinen 已提交
2078

2079 2080 2081
	if (height <= out_height && width <= out_width)
		return (unsigned long) pclk;

T
Tomi Valkeinen 已提交
2082
	if (height > out_height) {
2083
		unsigned int ppl = mgr_timings->x_res;
T
Tomi Valkeinen 已提交
2084 2085 2086

		tmp = pclk * height * out_width;
		do_div(tmp, 2 * out_height * ppl);
2087
		core_clk = tmp;
T
Tomi Valkeinen 已提交
2088

2089 2090 2091 2092
		if (height > 2 * out_height) {
			if (ppl == out_width)
				return 0;

T
Tomi Valkeinen 已提交
2093 2094
			tmp = pclk * (height - 2 * out_height) * out_width;
			do_div(tmp, 2 * out_height * (ppl - out_width));
2095
			core_clk = max_t(u32, core_clk, tmp);
T
Tomi Valkeinen 已提交
2096 2097 2098 2099 2100 2101
		}
	}

	if (width > out_width) {
		tmp = pclk * width;
		do_div(tmp, out_width);
2102
		core_clk = max_t(u32, core_clk, tmp);
T
Tomi Valkeinen 已提交
2103 2104

		if (color_mode == OMAP_DSS_COLOR_RGB24U)
2105
			core_clk <<= 1;
T
Tomi Valkeinen 已提交
2106 2107
	}

2108
	return core_clk;
T
Tomi Valkeinen 已提交
2109 2110
}

2111
static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
2112
		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
2113 2114 2115 2116 2117 2118 2119
{
	if (height > out_height && width > out_width)
		return pclk * 4;
	else
		return pclk * 2;
}

2120
static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
2121
		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
T
Tomi Valkeinen 已提交
2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142
{
	unsigned int hf, vf;

	/*
	 * FIXME how to determine the 'A' factor
	 * for the no downscaling case ?
	 */

	if (width > 3 * out_width)
		hf = 4;
	else if (width > 2 * out_width)
		hf = 3;
	else if (width > out_width)
		hf = 2;
	else
		hf = 1;
	if (height > out_height)
		vf = 2;
	else
		vf = 1;

2143 2144 2145
	return pclk * vf * hf;
}

2146
static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
2147
		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
2148
{
2149 2150 2151 2152 2153 2154 2155 2156 2157
	/*
	 * If the overlay/writeback is in mem to mem mode, there are no
	 * downscaling limitations with respect to pixel clock, return 1 as
	 * required core clock to represent that we have sufficient enough
	 * core clock to do maximum downscaling
	 */
	if (mem_to_mem)
		return 1;

2158 2159 2160 2161 2162 2163
	if (width > out_width)
		return DIV_ROUND_UP(pclk, out_width) * width;
	else
		return pclk;
}

2164
static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
2165 2166 2167 2168
		const struct omap_video_timings *mgr_timings,
		u16 width, u16 height, u16 out_width, u16 out_height,
		enum omap_color_mode color_mode, bool *five_taps,
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2169
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2170 2171 2172 2173 2174 2175
{
	int error;
	u16 in_width, in_height;
	int min_factor = min(*decim_x, *decim_y);
	const int maxsinglelinewidth =
			dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2176

2177 2178 2179
	*five_taps = false;

	do {
2180 2181
		in_height = height / *decim_y;
		in_width = width / *decim_x;
2182
		*core_clk = dispc.feat->calc_core_clk(pclk, in_width,
2183
				in_height, out_width, out_height, mem_to_mem);
2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204
		error = (in_width > maxsinglelinewidth || !*core_clk ||
			*core_clk > dispc_core_clk_rate());
		if (error) {
			if (*decim_x == *decim_y) {
				*decim_x = min_factor;
				++*decim_y;
			} else {
				swap(*decim_x, *decim_y);
				if (*decim_x < *decim_y)
					++*decim_x;
			}
		}
	} while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);

	if (in_width > maxsinglelinewidth) {
		DSSERR("Cannot scale max input width exceeded");
		return -EINVAL;
	}
	return 0;
}

2205
static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
2206 2207 2208 2209
		const struct omap_video_timings *mgr_timings,
		u16 width, u16 height, u16 out_width, u16 out_height,
		enum omap_color_mode color_mode, bool *five_taps,
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2210
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2211 2212 2213 2214 2215 2216 2217 2218
{
	int error;
	u16 in_width, in_height;
	int min_factor = min(*decim_x, *decim_y);
	const int maxsinglelinewidth =
			dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);

	do {
2219 2220
		in_height = height / *decim_y;
		in_width = width / *decim_x;
2221
		*five_taps = in_height > out_height;
2222 2223 2224 2225 2226

		if (in_width > maxsinglelinewidth)
			if (in_height > out_height &&
						in_height < out_height * 2)
				*five_taps = false;
2227 2228 2229 2230 2231 2232
again:
		if (*five_taps)
			*core_clk = calc_core_clk_five_taps(pclk, mgr_timings,
						in_width, in_height, out_width,
						out_height, color_mode);
		else
2233
			*core_clk = dispc.feat->calc_core_clk(pclk, in_width,
2234 2235
					in_height, out_width, out_height,
					mem_to_mem);
2236

2237 2238 2239 2240 2241 2242 2243 2244
		error = check_horiz_timing_omap3(pclk, lclk, mgr_timings,
				pos_x, in_width, in_height, out_width,
				out_height, *five_taps);
		if (error && *five_taps) {
			*five_taps = false;
			goto again;
		}

2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259
		error = (error || in_width > maxsinglelinewidth * 2 ||
			(in_width > maxsinglelinewidth && *five_taps) ||
			!*core_clk || *core_clk > dispc_core_clk_rate());
		if (error) {
			if (*decim_x == *decim_y) {
				*decim_x = min_factor;
				++*decim_y;
			} else {
				swap(*decim_x, *decim_y);
				if (*decim_x < *decim_y)
					++*decim_x;
			}
		}
	} while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);

2260
	if (check_horiz_timing_omap3(pclk, lclk, mgr_timings, pos_x, width,
2261
				height, out_width, out_height, *five_taps)) {
2262 2263
			DSSERR("horizontal timing too tight\n");
			return -EINVAL;
2264
	}
2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278

	if (in_width > (maxsinglelinewidth * 2)) {
		DSSERR("Cannot setup scaling");
		DSSERR("width exceeds maximum width possible");
		return -EINVAL;
	}

	if (in_width > maxsinglelinewidth && *five_taps) {
		DSSERR("cannot setup scaling with five taps");
		return -EINVAL;
	}
	return 0;
}

2279
static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
2280 2281 2282 2283
		const struct omap_video_timings *mgr_timings,
		u16 width, u16 height, u16 out_width, u16 out_height,
		enum omap_color_mode color_mode, bool *five_taps,
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2284
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2285 2286 2287
{
	u16 in_width, in_width_max;
	int decim_x_min = *decim_x;
2288
	u16 in_height = height / *decim_y;
2289 2290
	const int maxsinglelinewidth =
				dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2291
	const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
2292

2293 2294 2295
	if (mem_to_mem) {
		in_width_max = out_width * maxdownscale;
	} else {
2296 2297
		in_width_max = dispc_core_clk_rate() /
					DIV_ROUND_UP(pclk, out_width);
2298
	}
2299 2300 2301 2302 2303 2304 2305 2306

	*decim_x = DIV_ROUND_UP(width, in_width_max);

	*decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
	if (*decim_x > *x_predecim)
		return -EINVAL;

	do {
2307
		in_width = width / *decim_x;
2308 2309 2310 2311 2312 2313 2314 2315
	} while (*decim_x <= *x_predecim &&
			in_width > maxsinglelinewidth && ++*decim_x);

	if (in_width > maxsinglelinewidth) {
		DSSERR("Cannot scale width exceeds max line width");
		return -EINVAL;
	}

2316
	*core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
2317
				out_width, out_height, mem_to_mem);
2318
	return 0;
T
Tomi Valkeinen 已提交
2319 2320
}

2321
static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
2322
		enum omap_overlay_caps caps,
2323 2324
		const struct omap_video_timings *mgr_timings,
		u16 width, u16 height, u16 out_width, u16 out_height,
2325
		enum omap_color_mode color_mode, bool *five_taps,
2326
		int *x_predecim, int *y_predecim, u16 pos_x,
2327
		enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
2328
{
2329
	const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
2330
	const int max_decim_limit = 16;
2331
	unsigned long core_clk = 0;
2332
	int decim_x, decim_y, ret;
2333

2334 2335 2336
	if (width == out_width && height == out_height)
		return 0;

2337 2338 2339 2340 2341
	if (pclk == 0 || mgr_timings->pixelclock == 0) {
		DSSERR("cannot calculate scaling settings: pclk is zero\n");
		return -EINVAL;
	}

2342
	if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
2343
		return -EINVAL;
2344

2345
	if (mem_to_mem) {
2346 2347 2348 2349 2350 2351 2352
		*x_predecim = *y_predecim = 1;
	} else {
		*x_predecim = max_decim_limit;
		*y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
				dss_has_feature(FEAT_BURST_2D)) ?
				2 : max_decim_limit;
	}
2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367

	if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
	    color_mode == OMAP_DSS_COLOR_CLUT2 ||
	    color_mode == OMAP_DSS_COLOR_CLUT4 ||
	    color_mode == OMAP_DSS_COLOR_CLUT8) {
		*x_predecim = 1;
		*y_predecim = 1;
		*five_taps = false;
		return 0;
	}

	decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
	decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);

	if (decim_x > *x_predecim || out_width > width * 8)
2368 2369
		return -EINVAL;

2370
	if (decim_y > *y_predecim || out_height > height * 8)
2371 2372
		return -EINVAL;

2373
	ret = dispc.feat->calc_scaling(pclk, lclk, mgr_timings, width, height,
2374
		out_width, out_height, color_mode, five_taps,
2375 2376
		x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
		mem_to_mem);
2377 2378
	if (ret)
		return ret;
2379

2380 2381
	DSSDBG("required core clk rate = %lu Hz\n", core_clk);
	DSSDBG("current core clk rate = %lu Hz\n", dispc_core_clk_rate());
2382

2383
	if (!core_clk || core_clk > dispc_core_clk_rate()) {
2384
		DSSERR("failed to set up scaling, "
2385 2386 2387
			"required core clk rate = %lu Hz, "
			"current core clk rate = %lu Hz\n",
			core_clk, dispc_core_clk_rate());
2388 2389 2390
		return -EINVAL;
	}

2391 2392
	*x_predecim = decim_x;
	*y_predecim = decim_y;
2393 2394 2395
	return 0;
}

2396 2397 2398 2399 2400 2401 2402
int dispc_ovl_check(enum omap_plane plane, enum omap_channel channel,
		const struct omap_overlay_info *oi,
		const struct omap_video_timings *timings,
		int *x_predecim, int *y_predecim)
{
	enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
	bool five_taps = true;
2403
	bool fieldmode = false;
2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415
	u16 in_height = oi->height;
	u16 in_width = oi->width;
	bool ilace = timings->interlace;
	u16 out_width, out_height;
	int pos_x = oi->pos_x;
	unsigned long pclk = dispc_mgr_pclk_rate(channel);
	unsigned long lclk = dispc_mgr_lclk_rate(channel);

	out_width = oi->out_width == 0 ? oi->width : oi->out_width;
	out_height = oi->out_height == 0 ? oi->height : oi->out_height;

	if (ilace && oi->height == out_height)
2416
		fieldmode = true;
2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434

	if (ilace) {
		if (fieldmode)
			in_height /= 2;
		out_height /= 2;

		DSSDBG("adjusting for ilace: height %d, out_height %d\n",
				in_height, out_height);
	}

	if (!dss_feat_color_mode_supported(plane, oi->color_mode))
		return -EINVAL;

	return dispc_ovl_calc_scaling(pclk, lclk, caps, timings, in_width,
			in_height, out_width, out_height, oi->color_mode,
			&five_taps, x_predecim, y_predecim, pos_x,
			oi->rotation_type, false);
}
T
Tomi Valkeinen 已提交
2435
EXPORT_SYMBOL(dispc_ovl_check);
2436

2437
static int dispc_ovl_setup_common(enum omap_plane plane,
2438 2439 2440 2441 2442
		enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
		u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
		u16 out_width, u16 out_height, enum omap_color_mode color_mode,
		u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
		u8 global_alpha, enum omap_dss_rotation_type rotation_type,
2443 2444
		bool replication, const struct omap_video_timings *mgr_timings,
		bool mem_to_mem)
T
Tomi Valkeinen 已提交
2445
{
2446
	bool five_taps = true;
2447
	bool fieldmode = false;
2448
	int r, cconv = 0;
T
Tomi Valkeinen 已提交
2449 2450 2451
	unsigned offset0, offset1;
	s32 row_inc;
	s32 pix_inc;
2452
	u16 frame_width, frame_height;
T
Tomi Valkeinen 已提交
2453
	unsigned int field_offset = 0;
2454 2455
	u16 in_height = height;
	u16 in_width = width;
2456
	int x_predecim = 1, y_predecim = 1;
2457
	bool ilace = mgr_timings->interlace;
2458 2459
	unsigned long pclk = dispc_plane_pclk_rate(plane);
	unsigned long lclk = dispc_plane_lclk_rate(plane);
2460

2461
	if (paddr == 0 && rotation_type != OMAP_DSS_ROT_TILER)
T
Tomi Valkeinen 已提交
2462 2463
		return -EINVAL;

2464 2465
	out_width = out_width == 0 ? width : out_width;
	out_height = out_height == 0 ? height : out_height;
2466

2467
	if (ilace && height == out_height)
2468
		fieldmode = true;
T
Tomi Valkeinen 已提交
2469 2470 2471

	if (ilace) {
		if (fieldmode)
2472
			in_height /= 2;
2473
		pos_y /= 2;
2474
		out_height /= 2;
T
Tomi Valkeinen 已提交
2475 2476

		DSSDBG("adjusting for ilace: height %d, pos_y %d, "
2477 2478
			"out_height %d\n", in_height, pos_y,
			out_height);
T
Tomi Valkeinen 已提交
2479 2480
	}

2481
	if (!dss_feat_color_mode_supported(plane, color_mode))
2482 2483
		return -EINVAL;

2484
	r = dispc_ovl_calc_scaling(pclk, lclk, caps, mgr_timings, in_width,
2485 2486
			in_height, out_width, out_height, color_mode,
			&five_taps, &x_predecim, &y_predecim, pos_x,
2487
			rotation_type, mem_to_mem);
2488 2489
	if (r)
		return r;
T
Tomi Valkeinen 已提交
2490

2491 2492
	in_width = in_width / x_predecim;
	in_height = in_height / y_predecim;
2493

2494 2495 2496
	if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY ||
			color_mode == OMAP_DSS_COLOR_NV12)
2497
		cconv = 1;
T
Tomi Valkeinen 已提交
2498 2499 2500 2501 2502 2503 2504 2505 2506

	if (ilace && !fieldmode) {
		/*
		 * when downscaling the bottom field may have to start several
		 * source lines below the top field. Unfortunately ACCUI
		 * registers will only hold the fractional part of the offset
		 * so the integer part must be added to the base address of the
		 * bottom field.
		 */
2507
		if (!in_height || in_height == out_height)
T
Tomi Valkeinen 已提交
2508 2509
			field_offset = 0;
		else
2510
			field_offset = in_height / out_height / 2;
T
Tomi Valkeinen 已提交
2511 2512 2513 2514 2515 2516
	}

	/* Fields are independent but interleaved in memory. */
	if (fieldmode)
		field_offset = 1;

2517 2518 2519 2520 2521
	offset0 = 0;
	offset1 = 0;
	row_inc = 0;
	pix_inc = 0;

2522 2523 2524 2525 2526 2527 2528 2529
	if (plane == OMAP_DSS_WB) {
		frame_width = out_width;
		frame_height = out_height;
	} else {
		frame_width = in_width;
		frame_height = height;
	}

2530
	if (rotation_type == OMAP_DSS_ROT_TILER)
2531
		calc_tiler_rotation_offset(screen_width, frame_width,
2532
				color_mode, fieldmode, field_offset,
2533 2534
				&offset0, &offset1, &row_inc, &pix_inc,
				x_predecim, y_predecim);
2535
	else if (rotation_type == OMAP_DSS_ROT_DMA)
2536 2537
		calc_dma_rotation_offset(rotation, mirror, screen_width,
				frame_width, frame_height,
2538
				color_mode, fieldmode, field_offset,
2539 2540
				&offset0, &offset1, &row_inc, &pix_inc,
				x_predecim, y_predecim);
T
Tomi Valkeinen 已提交
2541
	else
2542
		calc_vrfb_rotation_offset(rotation, mirror,
2543
				screen_width, frame_width, frame_height,
2544
				color_mode, fieldmode, field_offset,
2545 2546
				&offset0, &offset1, &row_inc, &pix_inc,
				x_predecim, y_predecim);
T
Tomi Valkeinen 已提交
2547 2548 2549 2550

	DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
			offset0, offset1, row_inc, pix_inc);

2551
	dispc_ovl_set_color_mode(plane, color_mode);
T
Tomi Valkeinen 已提交
2552

2553
	dispc_ovl_configure_burst_type(plane, rotation_type);
2554

2555 2556
	dispc_ovl_set_ba0(plane, paddr + offset0);
	dispc_ovl_set_ba1(plane, paddr + offset1);
T
Tomi Valkeinen 已提交
2557

2558 2559 2560
	if (OMAP_DSS_COLOR_NV12 == color_mode) {
		dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
		dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
2561 2562
	}

2563 2564
	dispc_ovl_set_row_inc(plane, row_inc);
	dispc_ovl_set_pix_inc(plane, pix_inc);
T
Tomi Valkeinen 已提交
2565

2566
	DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
2567
			in_height, out_width, out_height);
T
Tomi Valkeinen 已提交
2568

2569
	dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
T
Tomi Valkeinen 已提交
2570

2571
	dispc_ovl_set_input_size(plane, in_width, in_height);
T
Tomi Valkeinen 已提交
2572

2573
	if (caps & OMAP_DSS_OVL_CAP_SCALE) {
2574 2575
		dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
				   out_height, ilace, five_taps, fieldmode,
2576
				   color_mode, rotation);
2577
		dispc_ovl_set_output_size(plane, out_width, out_height);
2578
		dispc_ovl_set_vid_color_conv(plane, cconv);
T
Tomi Valkeinen 已提交
2579 2580
	}

2581 2582
	dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, mirror,
			color_mode);
T
Tomi Valkeinen 已提交
2583

2584 2585 2586
	dispc_ovl_set_zorder(plane, caps, zorder);
	dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
	dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
T
Tomi Valkeinen 已提交
2587

2588
	dispc_ovl_enable_replication(plane, caps, replication);
2589

T
Tomi Valkeinen 已提交
2590 2591 2592
	return 0;
}

2593
int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
2594 2595
		bool replication, const struct omap_video_timings *mgr_timings,
		bool mem_to_mem)
2596 2597
{
	int r;
2598
	enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
2599 2600 2601 2602
	enum omap_channel channel;

	channel = dispc_ovl_get_channel_out(plane);

2603 2604 2605
	DSSDBG("dispc_ovl_setup %d, pa %pad, pa_uv %pad, sw %d, %d,%d, %dx%d ->"
		" %dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
		plane, &oi->paddr, &oi->p_uv_addr, oi->screen_width, oi->pos_x,
2606 2607 2608
		oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
		oi->color_mode, oi->rotation, oi->mirror, channel, replication);

2609
	r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
2610 2611 2612
		oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
		oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
		oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
2613
		oi->rotation_type, replication, mgr_timings, mem_to_mem);
2614 2615 2616

	return r;
}
T
Tomi Valkeinen 已提交
2617
EXPORT_SYMBOL(dispc_ovl_setup);
2618

2619
int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
2620
		bool mem_to_mem, const struct omap_video_timings *mgr_timings)
2621 2622
{
	int r;
2623
	u32 l;
2624 2625 2626 2627
	enum omap_plane plane = OMAP_DSS_WB;
	const int pos_x = 0, pos_y = 0;
	const u8 zorder = 0, global_alpha = 0;
	const bool replication = false;
2628
	bool truncation;
2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642
	int in_width = mgr_timings->x_res;
	int in_height = mgr_timings->y_res;
	enum omap_overlay_caps caps =
		OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;

	DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
		"rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width,
		in_height, wi->width, wi->height, wi->color_mode, wi->rotation,
		wi->mirror);

	r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
		wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
		wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder,
		wi->pre_mult_alpha, global_alpha, wi->rotation_type,
2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665
		replication, mgr_timings, mem_to_mem);

	switch (wi->color_mode) {
	case OMAP_DSS_COLOR_RGB16:
	case OMAP_DSS_COLOR_RGB24P:
	case OMAP_DSS_COLOR_ARGB16:
	case OMAP_DSS_COLOR_RGBA16:
	case OMAP_DSS_COLOR_RGB12U:
	case OMAP_DSS_COLOR_ARGB16_1555:
	case OMAP_DSS_COLOR_XRGB16_1555:
	case OMAP_DSS_COLOR_RGBX16:
		truncation = true;
		break;
	default:
		truncation = false;
		break;
	}

	/* setup extra DISPC_WB_ATTRIBUTES */
	l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
	l = FLD_MOD(l, truncation, 10, 10);	/* TRUNCATIONENABLE */
	l = FLD_MOD(l, mem_to_mem, 19, 19);	/* WRITEBACKMODE */
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
2666 2667 2668 2669

	return r;
}

2670
int dispc_ovl_enable(enum omap_plane plane, bool enable)
T
Tomi Valkeinen 已提交
2671
{
2672 2673
	DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);

2674
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
2675 2676

	return 0;
T
Tomi Valkeinen 已提交
2677
}
T
Tomi Valkeinen 已提交
2678
EXPORT_SYMBOL(dispc_ovl_enable);
T
Tomi Valkeinen 已提交
2679

T
Tomi Valkeinen 已提交
2680 2681 2682 2683
bool dispc_ovl_enabled(enum omap_plane plane)
{
	return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
}
T
Tomi Valkeinen 已提交
2684
EXPORT_SYMBOL(dispc_ovl_enabled);
T
Tomi Valkeinen 已提交
2685

2686
void dispc_mgr_enable(enum omap_channel channel, bool enable)
T
Tomi Valkeinen 已提交
2687
{
2688 2689 2690
	mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
	/* flush posted write */
	mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
T
Tomi Valkeinen 已提交
2691
}
T
Tomi Valkeinen 已提交
2692
EXPORT_SYMBOL(dispc_mgr_enable);
T
Tomi Valkeinen 已提交
2693

2694 2695 2696 2697
bool dispc_mgr_is_enabled(enum omap_channel channel)
{
	return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
}
T
Tomi Valkeinen 已提交
2698
EXPORT_SYMBOL(dispc_mgr_is_enabled);
2699

2700 2701
void dispc_wb_enable(bool enable)
{
2702
	dispc_ovl_enable(OMAP_DSS_WB, enable);
2703 2704 2705 2706
}

bool dispc_wb_is_enabled(void)
{
2707
	return dispc_ovl_enabled(OMAP_DSS_WB);
2708 2709
}

2710
static void dispc_lcd_enable_signal_polarity(bool act_high)
T
Tomi Valkeinen 已提交
2711
{
2712 2713 2714
	if (!dss_has_feature(FEAT_LCDENABLEPOL))
		return;

T
Tomi Valkeinen 已提交
2715 2716 2717 2718 2719
	REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
}

void dispc_lcd_enable_signal(bool enable)
{
2720 2721 2722
	if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
		return;

T
Tomi Valkeinen 已提交
2723 2724 2725 2726 2727
	REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
}

void dispc_pck_free_enable(bool enable)
{
2728 2729 2730
	if (!dss_has_feature(FEAT_PCKFREEENABLE))
		return;

T
Tomi Valkeinen 已提交
2731 2732 2733
	REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
}

2734
static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
T
Tomi Valkeinen 已提交
2735
{
2736
	mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
T
Tomi Valkeinen 已提交
2737 2738 2739
}


2740
static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
T
Tomi Valkeinen 已提交
2741
{
2742
	mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
T
Tomi Valkeinen 已提交
2743 2744 2745 2746 2747 2748 2749 2750
}

void dispc_set_loadmode(enum omap_dss_load_mode mode)
{
	REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
}


2751
static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
T
Tomi Valkeinen 已提交
2752
{
2753
	dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
T
Tomi Valkeinen 已提交
2754 2755
}

2756
static void dispc_mgr_set_trans_key(enum omap_channel ch,
T
Tomi Valkeinen 已提交
2757 2758 2759
		enum omap_dss_trans_key_type type,
		u32 trans_key)
{
2760
	mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
T
Tomi Valkeinen 已提交
2761

2762
	dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
T
Tomi Valkeinen 已提交
2763 2764
}

2765
static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
T
Tomi Valkeinen 已提交
2766
{
2767
	mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
T
Tomi Valkeinen 已提交
2768
}
2769

2770 2771
static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
		bool enable)
T
Tomi Valkeinen 已提交
2772
{
2773
	if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
T
Tomi Valkeinen 已提交
2774 2775 2776 2777
		return;

	if (ch == OMAP_DSS_CHANNEL_LCD)
		REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
2778
	else if (ch == OMAP_DSS_CHANNEL_DIGIT)
T
Tomi Valkeinen 已提交
2779 2780
		REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
}
2781

2782
void dispc_mgr_setup(enum omap_channel channel,
2783
		const struct omap_overlay_manager_info *info)
2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794
{
	dispc_mgr_set_default_color(channel, info->default_color);
	dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
	dispc_mgr_enable_trans_key(channel, info->trans_enabled);
	dispc_mgr_enable_alpha_fixed_zorder(channel,
			info->partial_alpha_enabled);
	if (dss_has_feature(FEAT_CPR)) {
		dispc_mgr_enable_cpr(channel, info->cpr_enable);
		dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
	}
}
T
Tomi Valkeinen 已提交
2795
EXPORT_SYMBOL(dispc_mgr_setup);
T
Tomi Valkeinen 已提交
2796

2797
static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
T
Tomi Valkeinen 已提交
2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818
{
	int code;

	switch (data_lines) {
	case 12:
		code = 0;
		break;
	case 16:
		code = 1;
		break;
	case 18:
		code = 2;
		break;
	case 24:
		code = 3;
		break;
	default:
		BUG();
		return;
	}

2819
	mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
T
Tomi Valkeinen 已提交
2820 2821
}

2822
static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
T
Tomi Valkeinen 已提交
2823 2824
{
	u32 l;
2825
	int gpout0, gpout1;
T
Tomi Valkeinen 已提交
2826 2827

	switch (mode) {
2828 2829 2830
	case DSS_IO_PAD_MODE_RESET:
		gpout0 = 0;
		gpout1 = 0;
T
Tomi Valkeinen 已提交
2831
		break;
2832 2833
	case DSS_IO_PAD_MODE_RFBI:
		gpout0 = 1;
T
Tomi Valkeinen 已提交
2834 2835
		gpout1 = 0;
		break;
2836 2837
	case DSS_IO_PAD_MODE_BYPASS:
		gpout0 = 1;
T
Tomi Valkeinen 已提交
2838 2839 2840 2841 2842 2843 2844
		gpout1 = 1;
		break;
	default:
		BUG();
		return;
	}

2845 2846 2847 2848 2849 2850
	l = dispc_read_reg(DISPC_CONTROL);
	l = FLD_MOD(l, gpout0, 15, 15);
	l = FLD_MOD(l, gpout1, 16, 16);
	dispc_write_reg(DISPC_CONTROL, l);
}

2851
static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
2852
{
2853
	mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
T
Tomi Valkeinen 已提交
2854 2855
}

2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871
void dispc_mgr_set_lcd_config(enum omap_channel channel,
		const struct dss_lcd_mgr_config *config)
{
	dispc_mgr_set_io_pad_mode(config->io_pad_mode);

	dispc_mgr_enable_stallmode(channel, config->stallmode);
	dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);

	dispc_mgr_set_clock_div(channel, &config->clock_info);

	dispc_mgr_set_tft_data_lines(channel, config->video_port_width);

	dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);

	dispc_mgr_set_lcd_type_tft(channel);
}
T
Tomi Valkeinen 已提交
2872
EXPORT_SYMBOL(dispc_mgr_set_lcd_config);
2873

2874 2875
static bool _dispc_mgr_size_ok(u16 width, u16 height)
{
2876 2877
	return width <= dispc.feat->mgr_width_max &&
		height <= dispc.feat->mgr_height_max;
2878 2879
}

T
Tomi Valkeinen 已提交
2880 2881 2882
static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
		int vsw, int vfp, int vbp)
{
2883 2884 2885 2886 2887 2888 2889
	if (hsw < 1 || hsw > dispc.feat->sw_max ||
			hfp < 1 || hfp > dispc.feat->hp_max ||
			hbp < 1 || hbp > dispc.feat->hp_max ||
			vsw < 1 || vsw > dispc.feat->sw_max ||
			vfp < 0 || vfp > dispc.feat->vp_max ||
			vbp < 0 || vbp > dispc.feat->vp_max)
		return false;
T
Tomi Valkeinen 已提交
2890 2891 2892
	return true;
}

2893 2894 2895 2896 2897 2898 2899 2900 2901
static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
		unsigned long pclk)
{
	if (dss_mgr_is_lcd(channel))
		return pclk <= dispc.feat->max_lcd_pclk ? true : false;
	else
		return pclk <= dispc.feat->max_tv_pclk ? true : false;
}

2902
bool dispc_mgr_timings_ok(enum omap_channel channel,
2903
		const struct omap_video_timings *timings)
T
Tomi Valkeinen 已提交
2904
{
2905 2906
	if (!_dispc_mgr_size_ok(timings->x_res, timings->y_res))
		return false;
2907

2908 2909
	if (!_dispc_mgr_pclk_ok(channel, timings->pixelclock))
		return false;
2910 2911

	if (dss_mgr_is_lcd(channel)) {
2912
		/* TODO: OMAP4+ supports interlace for LCD outputs */
2913 2914
		if (timings->interlace)
			return false;
2915

2916
		if (!_dispc_lcd_timings_ok(timings->hsw, timings->hfp,
2917
				timings->hbp, timings->vsw, timings->vfp,
2918 2919
				timings->vbp))
			return false;
2920
	}
2921

2922
	return true;
T
Tomi Valkeinen 已提交
2923 2924
}

2925
static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
2926 2927 2928 2929 2930 2931 2932
		int hfp, int hbp, int vsw, int vfp, int vbp,
		enum omap_dss_signal_level vsync_level,
		enum omap_dss_signal_level hsync_level,
		enum omap_dss_signal_edge data_pclk_edge,
		enum omap_dss_signal_level de_level,
		enum omap_dss_signal_edge sync_pclk_edge)

T
Tomi Valkeinen 已提交
2933
{
2934
	u32 timing_h, timing_v, l;
2935
	bool onoff, rf, ipc, vs, hs, de;
T
Tomi Valkeinen 已提交
2936

2937 2938 2939 2940 2941 2942
	timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
			FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
			FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
	timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
			FLD_VAL(vfp, dispc.feat->fp_start, 8) |
			FLD_VAL(vbp, dispc.feat->bp_start, 20);
T
Tomi Valkeinen 已提交
2943

2944 2945
	dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
	dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
2946

2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979
	switch (vsync_level) {
	case OMAPDSS_SIG_ACTIVE_LOW:
		vs = true;
		break;
	case OMAPDSS_SIG_ACTIVE_HIGH:
		vs = false;
		break;
	default:
		BUG();
	}

	switch (hsync_level) {
	case OMAPDSS_SIG_ACTIVE_LOW:
		hs = true;
		break;
	case OMAPDSS_SIG_ACTIVE_HIGH:
		hs = false;
		break;
	default:
		BUG();
	}

	switch (de_level) {
	case OMAPDSS_SIG_ACTIVE_LOW:
		de = true;
		break;
	case OMAPDSS_SIG_ACTIVE_HIGH:
		de = false;
		break;
	default:
		BUG();
	}

2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990
	switch (data_pclk_edge) {
	case OMAPDSS_DRIVE_SIG_RISING_EDGE:
		ipc = false;
		break;
	case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
		ipc = true;
		break;
	default:
		BUG();
	}

2991 2992 2993
	/* always use the 'rf' setting */
	onoff = true;

2994 2995 2996 2997 2998 2999 3000 3001 3002
	switch (sync_pclk_edge) {
	case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
		rf = false;
		break;
	case OMAPDSS_DRIVE_SIG_RISING_EDGE:
		rf = true;
		break;
	default:
		BUG();
J
Joe Perches 已提交
3003
	}
3004

3005 3006
	l = FLD_VAL(onoff, 17, 17) |
		FLD_VAL(rf, 16, 16) |
3007
		FLD_VAL(de, 15, 15) |
3008
		FLD_VAL(ipc, 14, 14) |
3009 3010
		FLD_VAL(hs, 13, 13) |
		FLD_VAL(vs, 12, 12);
3011

3012
	dispc_write_reg(DISPC_POL_FREQ(channel), l);
3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031

	if (dispc.syscon_pol) {
		const int shifts[] = {
			[OMAP_DSS_CHANNEL_LCD] = 0,
			[OMAP_DSS_CHANNEL_LCD2] = 1,
			[OMAP_DSS_CHANNEL_LCD3] = 2,
		};

		u32 mask, val;

		mask = (1 << 0) | (1 << 3) | (1 << 6);
		val = (rf << 0) | (ipc << 3) | (onoff << 6);

		mask <<= 16 + shifts[channel];
		val <<= 16 + shifts[channel];

		regmap_update_bits(dispc.syscon_pol, dispc.syscon_pol_offset,
			mask, val);
	}
T
Tomi Valkeinen 已提交
3032 3033 3034
}

/* change name to mode? */
3035
void dispc_mgr_set_timings(enum omap_channel channel,
3036
		const struct omap_video_timings *timings)
T
Tomi Valkeinen 已提交
3037 3038 3039
{
	unsigned xtot, ytot;
	unsigned long ht, vt;
3040
	struct omap_video_timings t = *timings;
T
Tomi Valkeinen 已提交
3041

3042
	DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
T
Tomi Valkeinen 已提交
3043

3044
	if (!dispc_mgr_timings_ok(channel, &t)) {
3045
		BUG();
3046 3047
		return;
	}
T
Tomi Valkeinen 已提交
3048

3049
	if (dss_mgr_is_lcd(channel)) {
3050
		_dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
3051 3052
				t.vfp, t.vbp, t.vsync_level, t.hsync_level,
				t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
T
Tomi Valkeinen 已提交
3053

3054 3055
		xtot = t.x_res + t.hfp + t.hsw + t.hbp;
		ytot = t.y_res + t.vfp + t.vsw + t.vbp;
T
Tomi Valkeinen 已提交
3056

3057 3058
		ht = timings->pixelclock / xtot;
		vt = timings->pixelclock / xtot / ytot;
3059

3060
		DSSDBG("pck %u\n", timings->pixelclock);
3061
		DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
3062
			t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
3063 3064 3065
		DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
			t.vsync_level, t.hsync_level, t.data_pclk_edge,
			t.de_level, t.sync_pclk_edge);
T
Tomi Valkeinen 已提交
3066

3067
		DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
3068
	} else {
3069
		if (t.interlace == true)
3070
			t.y_res /= 2;
3071
	}
3072

3073
	dispc_mgr_set_size(channel, t.x_res, t.y_res);
T
Tomi Valkeinen 已提交
3074
}
T
Tomi Valkeinen 已提交
3075
EXPORT_SYMBOL(dispc_mgr_set_timings);
T
Tomi Valkeinen 已提交
3076

3077
static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
3078
		u16 pck_div)
T
Tomi Valkeinen 已提交
3079 3080
{
	BUG_ON(lck_div < 1);
3081
	BUG_ON(pck_div < 1);
T
Tomi Valkeinen 已提交
3082

3083
	dispc_write_reg(DISPC_DIVISORo(channel),
T
Tomi Valkeinen 已提交
3084
			FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
3085 3086 3087 3088

	if (dss_has_feature(FEAT_CORE_CLK_DIV) == false &&
			channel == OMAP_DSS_CHANNEL_LCD)
		dispc.core_clk_rate = dispc_fclk_rate() / lck_div;
T
Tomi Valkeinen 已提交
3089 3090
}

3091
static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
3092
		int *pck_div)
T
Tomi Valkeinen 已提交
3093 3094
{
	u32 l;
3095
	l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
3096 3097 3098 3099 3100 3101
	*lck_div = FLD_GET(l, 23, 16);
	*pck_div = FLD_GET(l, 7, 0);
}

unsigned long dispc_fclk_rate(void)
{
3102
	struct dss_pll *pll;
T
Tomi Valkeinen 已提交
3103 3104
	unsigned long r = 0;

3105
	switch (dss_get_dispc_clk_source()) {
3106
	case OMAP_DSS_CLK_SRC_FCK:
3107
		r = dss_get_dispc_clk_rate();
3108
		break;
3109
	case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
3110
		pll = dss_pll_find("dsi0");
3111 3112 3113
		if (!pll)
			pll = dss_pll_find("video0");

3114
		r = pll->cinfo.clkout[0];
3115
		break;
3116
	case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
3117
		pll = dss_pll_find("dsi1");
3118 3119 3120
		if (!pll)
			pll = dss_pll_find("video1");

3121
		r = pll->cinfo.clkout[0];
3122
		break;
3123 3124
	default:
		BUG();
3125
		return 0;
3126 3127
	}

T
Tomi Valkeinen 已提交
3128 3129 3130
	return r;
}

3131
unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
T
Tomi Valkeinen 已提交
3132
{
3133
	struct dss_pll *pll;
T
Tomi Valkeinen 已提交
3134 3135 3136 3137
	int lcd;
	unsigned long r;
	u32 l;

3138 3139
	if (dss_mgr_is_lcd(channel)) {
		l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
3140

3141
		lcd = FLD_GET(l, 23, 16);
T
Tomi Valkeinen 已提交
3142

3143 3144
		switch (dss_get_lcd_clk_source(channel)) {
		case OMAP_DSS_CLK_SRC_FCK:
3145
			r = dss_get_dispc_clk_rate();
3146 3147
			break;
		case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
3148
			pll = dss_pll_find("dsi0");
3149 3150 3151
			if (!pll)
				pll = dss_pll_find("video0");

3152
			r = pll->cinfo.clkout[0];
3153 3154
			break;
		case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
3155
			pll = dss_pll_find("dsi1");
3156 3157 3158
			if (!pll)
				pll = dss_pll_find("video1");

3159
			r = pll->cinfo.clkout[0];
3160 3161 3162 3163 3164
			break;
		default:
			BUG();
			return 0;
		}
T
Tomi Valkeinen 已提交
3165

3166 3167 3168 3169
		return r / lcd;
	} else {
		return dispc_fclk_rate();
	}
T
Tomi Valkeinen 已提交
3170 3171
}

3172
unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
T
Tomi Valkeinen 已提交
3173 3174 3175
{
	unsigned long r;

3176
	if (dss_mgr_is_lcd(channel)) {
3177 3178
		int pcd;
		u32 l;
T
Tomi Valkeinen 已提交
3179

3180
		l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
3181

3182
		pcd = FLD_GET(l, 7, 0);
T
Tomi Valkeinen 已提交
3183

3184 3185 3186 3187
		r = dispc_mgr_lclk_rate(channel);

		return r / pcd;
	} else {
3188
		return dispc.tv_pclk_rate;
3189
	}
T
Tomi Valkeinen 已提交
3190 3191
}

3192 3193 3194 3195 3196
void dispc_set_tv_pclk(unsigned long pclk)
{
	dispc.tv_pclk_rate = pclk;
}

3197 3198
unsigned long dispc_core_clk_rate(void)
{
3199
	return dispc.core_clk_rate;
3200 3201
}

3202 3203
static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
{
3204 3205 3206 3207 3208 3209
	enum omap_channel channel;

	if (plane == OMAP_DSS_WB)
		return 0;

	channel = dispc_ovl_get_channel_out(plane);
3210 3211 3212 3213 3214 3215

	return dispc_mgr_pclk_rate(channel);
}

static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
{
3216 3217 3218 3219 3220 3221
	enum omap_channel channel;

	if (plane == OMAP_DSS_WB)
		return 0;

	channel	= dispc_ovl_get_channel_out(plane);
3222

3223
	return dispc_mgr_lclk_rate(channel);
3224
}
3225

3226
static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
T
Tomi Valkeinen 已提交
3227 3228
{
	int lcd, pcd;
3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249
	enum omap_dss_clk_source lcd_clk_src;

	seq_printf(s, "- %s -\n", mgr_desc[channel].name);

	lcd_clk_src = dss_get_lcd_clk_source(channel);

	seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
		dss_get_generic_clk_source_name(lcd_clk_src),
		dss_feat_get_clk_source_name(lcd_clk_src));

	dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);

	seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
		dispc_mgr_lclk_rate(channel), lcd);
	seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
		dispc_mgr_pclk_rate(channel), pcd);
}

void dispc_dump_clocks(struct seq_file *s)
{
	int lcd;
3250
	u32 l;
3251
	enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
T
Tomi Valkeinen 已提交
3252

3253 3254
	if (dispc_runtime_get())
		return;
T
Tomi Valkeinen 已提交
3255 3256 3257

	seq_printf(s, "- DISPC -\n");

3258 3259 3260
	seq_printf(s, "dispc fclk source = %s (%s)\n",
			dss_get_generic_clk_source_name(dispc_clk_src),
			dss_feat_get_clk_source_name(dispc_clk_src));
T
Tomi Valkeinen 已提交
3261 3262

	seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
3263

3264 3265 3266 3267 3268 3269 3270 3271
	if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
		seq_printf(s, "- DISPC-CORE-CLK -\n");
		l = dispc_read_reg(DISPC_DIVISOR);
		lcd = FLD_GET(l, 23, 16);

		seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
				(dispc_fclk_rate()/lcd), lcd);
	}
3272

3273
	dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
3274

3275 3276 3277 3278
	if (dss_has_feature(FEAT_MGR_LCD2))
		dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
	if (dss_has_feature(FEAT_MGR_LCD3))
		dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
3279 3280

	dispc_runtime_put();
T
Tomi Valkeinen 已提交
3281 3282
}

3283
static void dispc_dump_regs(struct seq_file *s)
T
Tomi Valkeinen 已提交
3284
{
3285 3286 3287 3288 3289
	int i, j;
	const char *mgr_names[] = {
		[OMAP_DSS_CHANNEL_LCD]		= "LCD",
		[OMAP_DSS_CHANNEL_DIGIT]	= "TV",
		[OMAP_DSS_CHANNEL_LCD2]		= "LCD2",
3290
		[OMAP_DSS_CHANNEL_LCD3]		= "LCD3",
3291 3292 3293 3294 3295
	};
	const char *ovl_names[] = {
		[OMAP_DSS_GFX]		= "GFX",
		[OMAP_DSS_VIDEO1]	= "VID1",
		[OMAP_DSS_VIDEO2]	= "VID2",
3296
		[OMAP_DSS_VIDEO3]	= "VID3",
3297 3298 3299
	};
	const char **p_names;

3300
#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
T
Tomi Valkeinen 已提交
3301

3302 3303
	if (dispc_runtime_get())
		return;
T
Tomi Valkeinen 已提交
3304

3305
	/* DISPC common registers */
T
Tomi Valkeinen 已提交
3306 3307 3308 3309 3310 3311 3312 3313 3314 3315
	DUMPREG(DISPC_REVISION);
	DUMPREG(DISPC_SYSCONFIG);
	DUMPREG(DISPC_SYSSTATUS);
	DUMPREG(DISPC_IRQSTATUS);
	DUMPREG(DISPC_IRQENABLE);
	DUMPREG(DISPC_CONTROL);
	DUMPREG(DISPC_CONFIG);
	DUMPREG(DISPC_CAPABLE);
	DUMPREG(DISPC_LINE_STATUS);
	DUMPREG(DISPC_LINE_NUMBER);
3316 3317
	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
3318
		DUMPREG(DISPC_GLOBAL_ALPHA);
3319 3320 3321
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		DUMPREG(DISPC_CONTROL2);
		DUMPREG(DISPC_CONFIG2);
3322
	}
3323 3324 3325 3326
	if (dss_has_feature(FEAT_MGR_LCD3)) {
		DUMPREG(DISPC_CONTROL3);
		DUMPREG(DISPC_CONFIG3);
	}
T
Tomi Valkeinen 已提交
3327 3328
	if (dss_has_feature(FEAT_MFLAG))
		DUMPREG(DISPC_GLOBAL_MFLAG_ATTRIBUTE);
3329 3330 3331 3332

#undef DUMPREG

#define DISPC_REG(i, name) name(i)
3333
#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
T
Tomi Valkeinen 已提交
3334
	(int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
3335 3336
	dispc_read_reg(DISPC_REG(i, r)))

3337
	p_names = mgr_names;
3338

3339 3340 3341 3342 3343
	/* DISPC channel specific registers */
	for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
		DUMPREG(i, DISPC_DEFAULT_COLOR);
		DUMPREG(i, DISPC_TRANS_COLOR);
		DUMPREG(i, DISPC_SIZE_MGR);
T
Tomi Valkeinen 已提交
3344

3345 3346
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
3347

3348 3349 3350 3351
		DUMPREG(i, DISPC_TIMING_H);
		DUMPREG(i, DISPC_TIMING_V);
		DUMPREG(i, DISPC_POL_FREQ);
		DUMPREG(i, DISPC_DIVISORo);
3352

3353 3354 3355
		DUMPREG(i, DISPC_DATA_CYCLE1);
		DUMPREG(i, DISPC_DATA_CYCLE2);
		DUMPREG(i, DISPC_DATA_CYCLE3);
3356

3357
		if (dss_has_feature(FEAT_CPR)) {
3358 3359 3360
			DUMPREG(i, DISPC_CPR_COEF_R);
			DUMPREG(i, DISPC_CPR_COEF_G);
			DUMPREG(i, DISPC_CPR_COEF_B);
3361
		}
3362
	}
T
Tomi Valkeinen 已提交
3363

3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375
	p_names = ovl_names;

	for (i = 0; i < dss_feat_get_num_ovls(); i++) {
		DUMPREG(i, DISPC_OVL_BA0);
		DUMPREG(i, DISPC_OVL_BA1);
		DUMPREG(i, DISPC_OVL_POSITION);
		DUMPREG(i, DISPC_OVL_SIZE);
		DUMPREG(i, DISPC_OVL_ATTRIBUTES);
		DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
		DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
		DUMPREG(i, DISPC_OVL_ROW_INC);
		DUMPREG(i, DISPC_OVL_PIXEL_INC);
3376

3377 3378
		if (dss_has_feature(FEAT_PRELOAD))
			DUMPREG(i, DISPC_OVL_PRELOAD);
3379 3380
		if (dss_has_feature(FEAT_MFLAG))
			DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400

		if (i == OMAP_DSS_GFX) {
			DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
			DUMPREG(i, DISPC_OVL_TABLE_BA);
			continue;
		}

		DUMPREG(i, DISPC_OVL_FIR);
		DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
		DUMPREG(i, DISPC_OVL_ACCU0);
		DUMPREG(i, DISPC_OVL_ACCU1);
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			DUMPREG(i, DISPC_OVL_BA0_UV);
			DUMPREG(i, DISPC_OVL_BA1_UV);
			DUMPREG(i, DISPC_OVL_FIR2);
			DUMPREG(i, DISPC_OVL_ACCU2_0);
			DUMPREG(i, DISPC_OVL_ACCU2_1);
		}
		if (dss_has_feature(FEAT_ATTR2))
			DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3401
	}
3402 3403 3404 3405 3406 3407

#undef DISPC_REG
#undef DUMPREG

#define DISPC_REG(plane, name, i) name(plane, i)
#define DUMPREG(plane, name, i) \
3408
	seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
T
Tomi Valkeinen 已提交
3409
	(int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
3410 3411
	dispc_read_reg(DISPC_REG(plane, name, i)))

3412
	/* Video pipeline coefficient registers */
3413

3414 3415 3416 3417
	/* start from OMAP_DSS_VIDEO1 */
	for (i = 1; i < dss_feat_get_num_ovls(); i++) {
		for (j = 0; j < 8; j++)
			DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
3418

3419 3420
		for (j = 0; j < 8; j++)
			DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
3421

3422 3423
		for (j = 0; j < 5; j++)
			DUMPREG(i, DISPC_OVL_CONV_COEF, j);
3424

3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439
		if (dss_has_feature(FEAT_FIR_COEF_V)) {
			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
		}

		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);

			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);

			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
		}
3440
	}
T
Tomi Valkeinen 已提交
3441

3442
	dispc_runtime_put();
3443 3444

#undef DISPC_REG
T
Tomi Valkeinen 已提交
3445 3446 3447 3448 3449 3450 3451 3452 3453
#undef DUMPREG
}

/* calculate clock rates using dividers in cinfo */
int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
		struct dispc_clock_info *cinfo)
{
	if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
		return -EINVAL;
3454
	if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
T
Tomi Valkeinen 已提交
3455 3456 3457 3458
		return -EINVAL;

	cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
	cinfo->pck = cinfo->lck / cinfo->pck_div;
3459

T
Tomi Valkeinen 已提交
3460 3461 3462
	return 0;
}

3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473
bool dispc_div_calc(unsigned long dispc,
		unsigned long pck_min, unsigned long pck_max,
		dispc_div_calc_func func, void *data)
{
	int lckd, lckd_start, lckd_stop;
	int pckd, pckd_start, pckd_stop;
	unsigned long pck, lck;
	unsigned long lck_max;
	unsigned long pckd_hw_min, pckd_hw_max;
	unsigned min_fck_per_pck;
	unsigned long fck;
T
Tomi Valkeinen 已提交
3474

3475 3476 3477 3478 3479
#ifdef CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK
	min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
#else
	min_fck_per_pck = 0;
#endif
T
Tomi Valkeinen 已提交
3480

3481 3482
	pckd_hw_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
	pckd_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
T
Tomi Valkeinen 已提交
3483

3484
	lck_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
T
Tomi Valkeinen 已提交
3485

3486 3487
	pck_min = pck_min ? pck_min : 1;
	pck_max = pck_max ? pck_max : ULONG_MAX;
T
Tomi Valkeinen 已提交
3488

3489 3490
	lckd_start = max(DIV_ROUND_UP(dispc, lck_max), 1ul);
	lckd_stop = min(dispc / pck_min, 255ul);
T
Tomi Valkeinen 已提交
3491

3492 3493
	for (lckd = lckd_start; lckd <= lckd_stop; ++lckd) {
		lck = dispc / lckd;
T
Tomi Valkeinen 已提交
3494

3495 3496
		pckd_start = max(DIV_ROUND_UP(lck, pck_max), pckd_hw_min);
		pckd_stop = min(lck / pck_min, pckd_hw_max);
T
Tomi Valkeinen 已提交
3497

3498 3499
		for (pckd = pckd_start; pckd <= pckd_stop; ++pckd) {
			pck = lck / pckd;
T
Tomi Valkeinen 已提交
3500

3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520
			/*
			 * For OMAP2/3 the DISPC fclk is the same as LCD's logic
			 * clock, which means we're configuring DISPC fclk here
			 * also. Thus we need to use the calculated lck. For
			 * OMAP4+ the DISPC fclk is a separate clock.
			 */
			if (dss_has_feature(FEAT_CORE_CLK_DIV))
				fck = dispc_core_clk_rate();
			else
				fck = lck;

			if (fck < pck * min_fck_per_pck)
				continue;

			if (func(lckd, pckd, lck, pck, data))
				return true;
		}
	}

	return false;
T
Tomi Valkeinen 已提交
3521 3522
}

3523
void dispc_mgr_set_clock_div(enum omap_channel channel,
3524
		const struct dispc_clock_info *cinfo)
T
Tomi Valkeinen 已提交
3525 3526 3527 3528
{
	DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
	DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);

3529
	dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
T
Tomi Valkeinen 已提交
3530 3531
}

3532
int dispc_mgr_get_clock_div(enum omap_channel channel,
3533
		struct dispc_clock_info *cinfo)
T
Tomi Valkeinen 已提交
3534 3535 3536 3537 3538
{
	unsigned long fck;

	fck = dispc_fclk_rate();

3539 3540
	cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
	cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
T
Tomi Valkeinen 已提交
3541 3542 3543 3544 3545 3546 3547

	cinfo->lck = fck / cinfo->lck_div;
	cinfo->pck = cinfo->lck / cinfo->pck_div;

	return 0;
}

3548 3549 3550 3551
u32 dispc_read_irqstatus(void)
{
	return dispc_read_reg(DISPC_IRQSTATUS);
}
T
Tomi Valkeinen 已提交
3552
EXPORT_SYMBOL(dispc_read_irqstatus);
3553 3554 3555 3556 3557

void dispc_clear_irqstatus(u32 mask)
{
	dispc_write_reg(DISPC_IRQSTATUS, mask);
}
T
Tomi Valkeinen 已提交
3558
EXPORT_SYMBOL(dispc_clear_irqstatus);
3559 3560 3561 3562 3563

u32 dispc_read_irqenable(void)
{
	return dispc_read_reg(DISPC_IRQENABLE);
}
T
Tomi Valkeinen 已提交
3564
EXPORT_SYMBOL(dispc_read_irqenable);
3565 3566 3567 3568 3569 3570 3571 3572 3573 3574

void dispc_write_irqenable(u32 mask)
{
	u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);

	/* clear the irqstatus for newly enabled irqs */
	dispc_clear_irqstatus((mask ^ old_mask) & mask);

	dispc_write_reg(DISPC_IRQENABLE, mask);
}
T
Tomi Valkeinen 已提交
3575
EXPORT_SYMBOL(dispc_write_irqenable);
3576

T
Tomi Valkeinen 已提交
3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590
void dispc_enable_sidle(void)
{
	REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3);	/* SIDLEMODE: smart idle */
}

void dispc_disable_sidle(void)
{
	REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3);	/* SIDLEMODE: no idle */
}

static void _omap_dispc_initial_config(void)
{
	u32 l;

3591 3592 3593 3594 3595 3596 3597
	/* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
	if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
		l = dispc_read_reg(DISPC_DIVISOR);
		/* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
		l = FLD_MOD(l, 1, 0, 0);
		l = FLD_MOD(l, 1, 23, 16);
		dispc_write_reg(DISPC_DIVISOR, l);
3598 3599

		dispc.core_clk_rate = dispc_fclk_rate();
3600 3601
	}

T
Tomi Valkeinen 已提交
3602
	/* FUNCGATED */
3603 3604
	if (dss_has_feature(FEAT_FUNCGATED))
		REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
T
Tomi Valkeinen 已提交
3605

3606
	dispc_setup_color_conv_coef();
T
Tomi Valkeinen 已提交
3607 3608 3609

	dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);

3610
	dispc_init_fifos();
3611 3612

	dispc_configure_burst_sizes();
3613 3614

	dispc_ovl_enable_zorder_planes();
3615 3616 3617

	if (dispc.feat->mstandby_workaround)
		REG_FLD_MOD(DISPC_MSTANDBY_CTRL, 1, 0, 0);
T
Tomi Valkeinen 已提交
3618 3619
}

3620 3621 3622 3623 3624 3625 3626
static const struct dispc_features omap24xx_dispc_feats __initconst = {
	.sw_start		=	5,
	.fp_start		=	15,
	.bp_start		=	27,
	.sw_max			=	64,
	.vp_max			=	255,
	.hp_max			=	256,
3627 3628 3629 3630
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
3631
	.max_lcd_pclk		=	66500000,
3632 3633
	.calc_scaling		=	dispc_ovl_calc_scaling_24xx,
	.calc_core_clk		=	calc_core_clk_24xx,
3634
	.num_fifos		=	3,
3635
	.no_framedone_tv	=	true,
3636
	.set_max_preload	=	false,
3637 3638 3639 3640 3641 3642 3643 3644 3645
};

static const struct dispc_features omap34xx_rev1_0_dispc_feats __initconst = {
	.sw_start		=	5,
	.fp_start		=	15,
	.bp_start		=	27,
	.sw_max			=	64,
	.vp_max			=	255,
	.hp_max			=	256,
3646 3647 3648 3649
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
3650 3651
	.max_lcd_pclk		=	173000000,
	.max_tv_pclk		=	59000000,
3652 3653
	.calc_scaling		=	dispc_ovl_calc_scaling_34xx,
	.calc_core_clk		=	calc_core_clk_34xx,
3654
	.num_fifos		=	3,
3655
	.no_framedone_tv	=	true,
3656
	.set_max_preload	=	false,
3657 3658 3659 3660 3661 3662 3663 3664 3665
};

static const struct dispc_features omap34xx_rev3_0_dispc_feats __initconst = {
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
3666 3667 3668 3669
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
3670 3671
	.max_lcd_pclk		=	173000000,
	.max_tv_pclk		=	59000000,
3672 3673
	.calc_scaling		=	dispc_ovl_calc_scaling_34xx,
	.calc_core_clk		=	calc_core_clk_34xx,
3674
	.num_fifos		=	3,
3675
	.no_framedone_tv	=	true,
3676
	.set_max_preload	=	false,
3677 3678 3679 3680 3681 3682 3683 3684 3685
};

static const struct dispc_features omap44xx_dispc_feats __initconst = {
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
3686 3687 3688 3689
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
3690 3691
	.max_lcd_pclk		=	170000000,
	.max_tv_pclk		=	185625000,
3692 3693
	.calc_scaling		=	dispc_ovl_calc_scaling_44xx,
	.calc_core_clk		=	calc_core_clk_44xx,
3694
	.num_fifos		=	5,
3695
	.gfx_fifo_workaround	=	true,
3696
	.set_max_preload	=	true,
3697 3698
};

3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709
static const struct dispc_features omap54xx_dispc_feats __initconst = {
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
	.mgr_width_start	=	11,
	.mgr_height_start	=	27,
	.mgr_width_max		=	4096,
	.mgr_height_max		=	4096,
3710 3711
	.max_lcd_pclk		=	170000000,
	.max_tv_pclk		=	186000000,
3712 3713 3714 3715
	.calc_scaling		=	dispc_ovl_calc_scaling_44xx,
	.calc_core_clk		=	calc_core_clk_44xx,
	.num_fifos		=	5,
	.gfx_fifo_workaround	=	true,
3716
	.mstandby_workaround	=	true,
3717
	.set_max_preload	=	true,
3718 3719
};

3720
static int __init dispc_init_features(struct platform_device *pdev)
3721 3722 3723 3724
{
	const struct dispc_features *src;
	struct dispc_features *dst;

3725
	dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
3726
	if (!dst) {
3727
		dev_err(&pdev->dev, "Failed to allocate DISPC Features\n");
3728 3729 3730
		return -ENOMEM;
	}

3731
	switch (omapdss_get_version()) {
3732
	case OMAPDSS_VER_OMAP24xx:
3733
		src = &omap24xx_dispc_feats;
3734 3735 3736 3737 3738 3739 3740 3741 3742
		break;

	case OMAPDSS_VER_OMAP34xx_ES1:
		src = &omap34xx_rev1_0_dispc_feats;
		break;

	case OMAPDSS_VER_OMAP34xx_ES3:
	case OMAPDSS_VER_OMAP3630:
	case OMAPDSS_VER_AM35xx:
3743
	case OMAPDSS_VER_AM43xx:
3744 3745 3746 3747 3748 3749
		src = &omap34xx_rev3_0_dispc_feats;
		break;

	case OMAPDSS_VER_OMAP4430_ES1:
	case OMAPDSS_VER_OMAP4430_ES2:
	case OMAPDSS_VER_OMAP4:
3750
		src = &omap44xx_dispc_feats;
3751 3752 3753
		break;

	case OMAPDSS_VER_OMAP5:
3754
	case OMAPDSS_VER_DRA7xx:
3755
		src = &omap54xx_dispc_feats;
3756 3757 3758
		break;

	default:
3759 3760 3761 3762 3763 3764 3765 3766 3767
		return -ENODEV;
	}

	memcpy(dst, src, sizeof(*dst));
	dispc.feat = dst;

	return 0;
}

3768 3769 3770 3771 3772 3773 3774 3775
static irqreturn_t dispc_irq_handler(int irq, void *arg)
{
	if (!dispc.is_enabled)
		return IRQ_NONE;

	return dispc.user_handler(irq, dispc.user_data);
}

3776 3777
int dispc_request_irq(irq_handler_t handler, void *dev_id)
{
3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796
	int r;

	if (dispc.user_handler != NULL)
		return -EBUSY;

	dispc.user_handler = handler;
	dispc.user_data = dev_id;

	/* ensure the dispc_irq_handler sees the values above */
	smp_wmb();

	r = devm_request_irq(&dispc.pdev->dev, dispc.irq, dispc_irq_handler,
			     IRQF_SHARED, "OMAP DISPC", &dispc);
	if (r) {
		dispc.user_handler = NULL;
		dispc.user_data = NULL;
	}

	return r;
3797
}
T
Tomi Valkeinen 已提交
3798
EXPORT_SYMBOL(dispc_request_irq);
3799 3800 3801

void dispc_free_irq(void *dev_id)
{
3802 3803 3804 3805
	devm_free_irq(&dispc.pdev->dev, dispc.irq, &dispc);

	dispc.user_handler = NULL;
	dispc.user_data = NULL;
3806
}
T
Tomi Valkeinen 已提交
3807
EXPORT_SYMBOL(dispc_free_irq);
3808

3809
/* DISPC HW IP initialisation */
T
Tomi Valkeinen 已提交
3810
static int __init omap_dispchw_probe(struct platform_device *pdev)
3811 3812
{
	u32 rev;
3813
	int r = 0;
3814
	struct resource *dispc_mem;
3815
	struct device_node *np = pdev->dev.of_node;
3816

3817 3818
	dispc.pdev = pdev;

3819 3820
	spin_lock_init(&dispc.control_lock);

3821
	r = dispc_init_features(dispc.pdev);
3822 3823 3824
	if (r)
		return r;

3825 3826 3827
	dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
	if (!dispc_mem) {
		DSSERR("can't get IORESOURCE_MEM DISPC\n");
3828
		return -EINVAL;
3829
	}
3830

J
Julia Lawall 已提交
3831 3832
	dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
				  resource_size(dispc_mem));
3833 3834
	if (!dispc.base) {
		DSSERR("can't ioremap DISPC\n");
3835
		return -ENOMEM;
3836
	}
3837

3838 3839 3840
	dispc.irq = platform_get_irq(dispc.pdev, 0);
	if (dispc.irq < 0) {
		DSSERR("platform_get_irq failed\n");
3841
		return -ENODEV;
3842 3843
	}

3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857
	if (np && of_property_read_bool(np, "syscon-pol")) {
		dispc.syscon_pol = syscon_regmap_lookup_by_phandle(np, "syscon-pol");
		if (IS_ERR(dispc.syscon_pol)) {
			dev_err(&pdev->dev, "failed to get syscon-pol regmap\n");
			return PTR_ERR(dispc.syscon_pol);
		}

		if (of_property_read_u32_index(np, "syscon-pol", 1,
				&dispc.syscon_pol_offset)) {
			dev_err(&pdev->dev, "failed to get syscon-pol offset\n");
			return -EINVAL;
		}
	}

3858 3859 3860 3861 3862
	pm_runtime_enable(&pdev->dev);

	r = dispc_runtime_get();
	if (r)
		goto err_runtime_get;
3863 3864 3865 3866

	_omap_dispc_initial_config();

	rev = dispc_read_reg(DISPC_REVISION);
3867
	dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
3868 3869
	       FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));

3870
	dispc_runtime_put();
3871

3872 3873
	dss_init_overlay_managers();

3874 3875
	dss_debugfs_create_file("dispc", dispc_dump_regs);

3876
	return 0;
3877 3878 3879

err_runtime_get:
	pm_runtime_disable(&pdev->dev);
3880
	return r;
3881 3882
}

T
Tomi Valkeinen 已提交
3883
static int __exit omap_dispchw_remove(struct platform_device *pdev)
3884
{
3885 3886
	pm_runtime_disable(&pdev->dev);

3887 3888
	dss_uninit_overlay_managers();

3889 3890 3891
	return 0;
}

3892 3893
static int dispc_runtime_suspend(struct device *dev)
{
3894 3895 3896 3897 3898 3899
	dispc.is_enabled = false;
	/* ensure the dispc_irq_handler sees the is_enabled value */
	smp_wmb();
	/* wait for current handler to finish before turning the DISPC off */
	synchronize_irq(dispc.irq);

3900 3901 3902 3903 3904 3905 3906
	dispc_save_context();

	return 0;
}

static int dispc_runtime_resume(struct device *dev)
{
3907 3908 3909 3910 3911 3912
	/*
	 * The reset value for load mode is 0 (OMAP_DSS_LOAD_CLUT_AND_FRAME)
	 * but we always initialize it to 2 (OMAP_DSS_LOAD_FRAME_ONLY) in
	 * _omap_dispc_initial_config(). We can thus use it to detect if
	 * we have lost register context.
	 */
3913 3914
	if (REG_GET(DISPC_CONFIG, 2, 1) != OMAP_DSS_LOAD_FRAME_ONLY) {
		_omap_dispc_initial_config();
3915

3916 3917
		dispc_restore_context();
	}
3918

3919 3920 3921
	dispc.is_enabled = true;
	/* ensure the dispc_irq_handler sees the is_enabled value */
	smp_wmb();
3922 3923 3924 3925 3926 3927 3928 3929 3930

	return 0;
}

static const struct dev_pm_ops dispc_pm_ops = {
	.runtime_suspend = dispc_runtime_suspend,
	.runtime_resume = dispc_runtime_resume,
};

3931 3932 3933 3934
static const struct of_device_id dispc_of_match[] = {
	{ .compatible = "ti,omap2-dispc", },
	{ .compatible = "ti,omap3-dispc", },
	{ .compatible = "ti,omap4-dispc", },
3935
	{ .compatible = "ti,omap5-dispc", },
3936
	{ .compatible = "ti,dra7-dispc", },
3937 3938 3939
	{},
};

3940
static struct platform_driver omap_dispchw_driver = {
T
Tomi Valkeinen 已提交
3941
	.remove         = __exit_p(omap_dispchw_remove),
3942 3943
	.driver         = {
		.name   = "omapdss_dispc",
3944
		.pm	= &dispc_pm_ops,
3945
		.of_match_table = dispc_of_match,
T
Tomi Valkeinen 已提交
3946
		.suppress_bind_attrs = true,
3947 3948 3949
	},
};

T
Tomi Valkeinen 已提交
3950
int __init dispc_init_platform_driver(void)
3951
{
3952
	return platform_driver_probe(&omap_dispchw_driver, omap_dispchw_probe);
3953 3954
}

T
Tomi Valkeinen 已提交
3955
void __exit dispc_uninit_platform_driver(void)
3956
{
3957
	platform_driver_unregister(&omap_dispchw_driver);
3958
}