i915_dma.c 58.5 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

L
Linus Torvalds 已提交
31 32
#include "drmP.h"
#include "drm.h"
J
Jesse Barnes 已提交
33
#include "drm_crtc_helper.h"
34
#include "drm_fb_helper.h"
J
Jesse Barnes 已提交
35
#include "intel_drv.h"
L
Linus Torvalds 已提交
36 37
#include "i915_drm.h"
#include "i915_drv.h"
C
Chris Wilson 已提交
38
#include "i915_trace.h"
39
#include "../../../platform/x86/intel_ips.h"
40
#include <linux/pci.h>
41
#include <linux/vgaarb.h>
42 43
#include <linux/acpi.h>
#include <linux/pnp.h>
44
#include <linux/vga_switcheroo.h>
45
#include <linux/slab.h>
46
#include <linux/module.h>
47
#include <acpi/video.h>
48
#include <asm/pat.h>
L
Linus Torvalds 已提交
49

50 51 52 53 54 55 56 57 58 59 60 61 62
void i915_update_dri1_breadcrumb(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_master_private *master_priv;

	if (dev->primary->master) {
		master_priv = dev->primary->master->driver_priv;
		if (master_priv->sarea_priv)
			master_priv->sarea_priv->last_dispatch =
				READ_BREADCRUMB(dev_priv);
	}
}

63 64 65 66 67 68 69 70 71 72 73
static void i915_write_hws_pga(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

74 75 76 77
/**
 * Sets up the hardware status page for devices that need a physical address
 * in the register.
 */
78
static int i915_init_phys_hws(struct drm_device *dev)
79 80
{
	drm_i915_private_t *dev_priv = dev->dev_private;
81

82 83
	/* Program Hardware Status Page */
	dev_priv->status_page_dmah =
84
		drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE);
85 86 87 88 89 90

	if (!dev_priv->status_page_dmah) {
		DRM_ERROR("Can not allocate hardware status page\n");
		return -ENOMEM;
	}

91 92
	memset_io((void __force __iomem *)dev_priv->status_page_dmah->vaddr,
		  0, PAGE_SIZE);
93

94
	i915_write_hws_pga(dev);
95

96
	DRM_DEBUG_DRIVER("Enabled hardware status page\n");
97 98 99 100 101 102 103
	return 0;
}

/**
 * Frees the hardware status page, whether it's a physical address or a virtual
 * address set up by the X Server.
 */
104
static void i915_free_hws(struct drm_device *dev)
105 106
{
	drm_i915_private_t *dev_priv = dev->dev_private;
107 108
	struct intel_ring_buffer *ring = LP_RING(dev_priv);

109 110 111 112 113
	if (dev_priv->status_page_dmah) {
		drm_pci_free(dev, dev_priv->status_page_dmah);
		dev_priv->status_page_dmah = NULL;
	}

114 115
	if (ring->status_page.gfx_addr) {
		ring->status_page.gfx_addr = 0;
116 117 118 119 120 121 122
		drm_core_ioremapfree(&dev_priv->hws_map, dev);
	}

	/* Need to rewrite hardware status page */
	I915_WRITE(HWS_PGA, 0x1ffff000);
}

123
void i915_kernel_lost_context(struct drm_device * dev)
L
Linus Torvalds 已提交
124 125
{
	drm_i915_private_t *dev_priv = dev->dev_private;
126
	struct drm_i915_master_private *master_priv;
127
	struct intel_ring_buffer *ring = LP_RING(dev_priv);
L
Linus Torvalds 已提交
128

J
Jesse Barnes 已提交
129 130 131 132 133 134 135
	/*
	 * We should never lose context on the ring with modesetting
	 * as we don't expose it to userspace
	 */
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return;

136 137
	ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
	ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
L
Linus Torvalds 已提交
138 139
	ring->space = ring->head - (ring->tail + 8);
	if (ring->space < 0)
140
		ring->space += ring->size;
L
Linus Torvalds 已提交
141

142 143 144 145 146 147
	if (!dev->primary->master)
		return;

	master_priv = dev->primary->master->driver_priv;
	if (ring->head == ring->tail && master_priv->sarea_priv)
		master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
L
Linus Torvalds 已提交
148 149
}

150
static int i915_dma_cleanup(struct drm_device * dev)
L
Linus Torvalds 已提交
151
{
J
Jesse Barnes 已提交
152
	drm_i915_private_t *dev_priv = dev->dev_private;
153 154
	int i;

L
Linus Torvalds 已提交
155 156 157 158
	/* Make sure interrupts are disabled here because the uninstall ioctl
	 * may not have been called from userspace and after dev_private
	 * is freed, it's too late.
	 */
159
	if (dev->irq_enabled)
D
Dave Airlie 已提交
160
		drm_irq_uninstall(dev);
L
Linus Torvalds 已提交
161

162
	mutex_lock(&dev->struct_mutex);
163 164
	for (i = 0; i < I915_NUM_RINGS; i++)
		intel_cleanup_ring_buffer(&dev_priv->ring[i]);
165
	mutex_unlock(&dev->struct_mutex);
166

167 168 169
	/* Clear the HWS virtual address at teardown */
	if (I915_NEED_GFX_HWS(dev))
		i915_free_hws(dev);
L
Linus Torvalds 已提交
170 171 172 173

	return 0;
}

J
Jesse Barnes 已提交
174
static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
L
Linus Torvalds 已提交
175
{
J
Jesse Barnes 已提交
176
	drm_i915_private_t *dev_priv = dev->dev_private;
177
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
178
	int ret;
L
Linus Torvalds 已提交
179

180 181 182 183 184
	master_priv->sarea = drm_getsarea(dev);
	if (master_priv->sarea) {
		master_priv->sarea_priv = (drm_i915_sarea_t *)
			((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
	} else {
185
		DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
186 187
	}

188
	if (init->ring_size != 0) {
189
		if (LP_RING(dev_priv)->obj != NULL) {
190 191 192 193 194
			i915_dma_cleanup(dev);
			DRM_ERROR("Client tried to initialize ringbuffer in "
				  "GEM mode\n");
			return -EINVAL;
		}
L
Linus Torvalds 已提交
195

196 197 198 199
		ret = intel_render_ring_init_dri(dev,
						 init->ring_start,
						 init->ring_size);
		if (ret) {
200
			i915_dma_cleanup(dev);
201
			return ret;
202
		}
L
Linus Torvalds 已提交
203 204
	}

205
	dev_priv->cpp = init->cpp;
L
Linus Torvalds 已提交
206 207 208
	dev_priv->back_offset = init->back_offset;
	dev_priv->front_offset = init->front_offset;
	dev_priv->current_page = 0;
209 210
	if (master_priv->sarea_priv)
		master_priv->sarea_priv->pf_current_page = 0;
L
Linus Torvalds 已提交
211 212 213

	/* Allow hardware batchbuffers unless told otherwise.
	 */
214
	dev_priv->dri1.allow_batchbuffer = 1;
L
Linus Torvalds 已提交
215 216 217 218

	return 0;
}

219
static int i915_dma_resume(struct drm_device * dev)
L
Linus Torvalds 已提交
220 221
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
222
	struct intel_ring_buffer *ring = LP_RING(dev_priv);
L
Linus Torvalds 已提交
223

224
	DRM_DEBUG_DRIVER("%s\n", __func__);
L
Linus Torvalds 已提交
225

226
	if (ring->map.handle == NULL) {
L
Linus Torvalds 已提交
227 228
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
E
Eric Anholt 已提交
229
		return -ENOMEM;
L
Linus Torvalds 已提交
230 231 232
	}

	/* Program Hardware Status Page */
233
	if (!ring->status_page.page_addr) {
L
Linus Torvalds 已提交
234
		DRM_ERROR("Can not find hardware status page\n");
E
Eric Anholt 已提交
235
		return -EINVAL;
L
Linus Torvalds 已提交
236
	}
237
	DRM_DEBUG_DRIVER("hw status page @ %p\n",
238 239
				ring->status_page.page_addr);
	if (ring->status_page.gfx_addr != 0)
240
		intel_ring_setup_status_page(ring);
241
	else
242
		i915_write_hws_pga(dev);
243

244
	DRM_DEBUG_DRIVER("Enabled hardware status page\n");
L
Linus Torvalds 已提交
245 246 247 248

	return 0;
}

249 250
static int i915_dma_init(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
251
{
252
	drm_i915_init_t *init = data;
L
Linus Torvalds 已提交
253 254
	int retcode = 0;

255 256 257
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

258
	switch (init->func) {
L
Linus Torvalds 已提交
259
	case I915_INIT_DMA:
J
Jesse Barnes 已提交
260
		retcode = i915_initialize(dev, init);
L
Linus Torvalds 已提交
261 262 263 264 265
		break;
	case I915_CLEANUP_DMA:
		retcode = i915_dma_cleanup(dev);
		break;
	case I915_RESUME_DMA:
D
Dave Airlie 已提交
266
		retcode = i915_dma_resume(dev);
L
Linus Torvalds 已提交
267 268
		break;
	default:
E
Eric Anholt 已提交
269
		retcode = -EINVAL;
L
Linus Torvalds 已提交
270 271 272 273 274 275 276 277 278 279 280 281 282 283 284
		break;
	}

	return retcode;
}

/* Implement basically the same security restrictions as hardware does
 * for MI_BATCH_NON_SECURE.  These can be made stricter at any time.
 *
 * Most of the calculations below involve calculating the size of a
 * particular instruction.  It's important to get the size right as
 * that tells us where the next instruction to check is.  Any illegal
 * instruction detected will be given a size of zero, which is a
 * signal to abort the rest of the buffer.
 */
285
static int validate_cmd(int cmd)
L
Linus Torvalds 已提交
286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309
{
	switch (((cmd >> 29) & 0x7)) {
	case 0x0:
		switch ((cmd >> 23) & 0x3f) {
		case 0x0:
			return 1;	/* MI_NOOP */
		case 0x4:
			return 1;	/* MI_FLUSH */
		default:
			return 0;	/* disallow everything else */
		}
		break;
	case 0x1:
		return 0;	/* reserved */
	case 0x2:
		return (cmd & 0xff) + 2;	/* 2d commands */
	case 0x3:
		if (((cmd >> 24) & 0x1f) <= 0x18)
			return 1;

		switch ((cmd >> 24) & 0x1f) {
		case 0x1c:
			return 1;
		case 0x1d:
D
Dave Airlie 已提交
310
			switch ((cmd >> 16) & 0xff) {
L
Linus Torvalds 已提交
311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342
			case 0x3:
				return (cmd & 0x1f) + 2;
			case 0x4:
				return (cmd & 0xf) + 2;
			default:
				return (cmd & 0xffff) + 2;
			}
		case 0x1e:
			if (cmd & (1 << 23))
				return (cmd & 0xffff) + 1;
			else
				return 1;
		case 0x1f:
			if ((cmd & (1 << 23)) == 0)	/* inline vertices */
				return (cmd & 0x1ffff) + 2;
			else if (cmd & (1 << 17))	/* indirect random */
				if ((cmd & 0xffff) == 0)
					return 0;	/* unknown length, too hard */
				else
					return (((cmd & 0xffff) + 1) / 2) + 1;
			else
				return 2;	/* indirect sequential */
		default:
			return 0;
		}
	default:
		return 0;
	}

	return 0;
}

343
static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
L
Linus Torvalds 已提交
344 345
{
	drm_i915_private_t *dev_priv = dev->dev_private;
346
	int i, ret;
L
Linus Torvalds 已提交
347

348
	if ((dwords+1) * sizeof(int) >= LP_RING(dev_priv)->size - 8)
E
Eric Anholt 已提交
349
		return -EINVAL;
350

L
Linus Torvalds 已提交
351
	for (i = 0; i < dwords;) {
352 353
		int sz = validate_cmd(buffer[i]);
		if (sz == 0 || i + sz > dwords)
E
Eric Anholt 已提交
354
			return -EINVAL;
355
		i += sz;
L
Linus Torvalds 已提交
356 357
	}

358 359 360 361 362 363
	ret = BEGIN_LP_RING((dwords+1)&~1);
	if (ret)
		return ret;

	for (i = 0; i < dwords; i++)
		OUT_RING(buffer[i]);
364 365 366 367 368
	if (dwords & 1)
		OUT_RING(0);

	ADVANCE_LP_RING();

L
Linus Torvalds 已提交
369 370 371
	return 0;
}

372 373
int
i915_emit_box(struct drm_device *dev,
374 375
	      struct drm_clip_rect *box,
	      int DR1, int DR4)
L
Linus Torvalds 已提交
376
{
377 378
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;
L
Linus Torvalds 已提交
379

380 381
	if (box->y2 <= box->y1 || box->x2 <= box->x1 ||
	    box->y2 <= 0 || box->x2 <= 0) {
L
Linus Torvalds 已提交
382
		DRM_ERROR("Bad box %d,%d..%d,%d\n",
383
			  box->x1, box->y1, box->x2, box->y2);
E
Eric Anholt 已提交
384
		return -EINVAL;
L
Linus Torvalds 已提交
385 386
	}

387
	if (INTEL_INFO(dev)->gen >= 4) {
388 389 390 391
		ret = BEGIN_LP_RING(4);
		if (ret)
			return ret;

392
		OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
393 394
		OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
		OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
395 396
		OUT_RING(DR4);
	} else {
397 398 399 400
		ret = BEGIN_LP_RING(6);
		if (ret)
			return ret;

401 402
		OUT_RING(GFX_OP_DRAWRECT_INFO);
		OUT_RING(DR1);
403 404
		OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
		OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
405 406 407
		OUT_RING(DR4);
		OUT_RING(0);
	}
408
	ADVANCE_LP_RING();
L
Linus Torvalds 已提交
409 410 411 412

	return 0;
}

413 414 415 416
/* XXX: Emitting the counter should really be moved to part of the IRQ
 * emit. For now, do it in both places:
 */

417
static void i915_emit_breadcrumb(struct drm_device *dev)
418 419
{
	drm_i915_private_t *dev_priv = dev->dev_private;
420
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
421

422
	dev_priv->counter++;
423
	if (dev_priv->counter > 0x7FFFFFFFUL)
424
		dev_priv->counter = 0;
425 426
	if (master_priv->sarea_priv)
		master_priv->sarea_priv->last_enqueue = dev_priv->counter;
427

428 429 430 431 432 433 434
	if (BEGIN_LP_RING(4) == 0) {
		OUT_RING(MI_STORE_DWORD_INDEX);
		OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
		OUT_RING(dev_priv->counter);
		OUT_RING(0);
		ADVANCE_LP_RING();
	}
435 436
}

437
static int i915_dispatch_cmdbuffer(struct drm_device * dev,
438 439 440
				   drm_i915_cmdbuffer_t *cmd,
				   struct drm_clip_rect *cliprects,
				   void *cmdbuf)
L
Linus Torvalds 已提交
441 442 443 444 445 446
{
	int nbox = cmd->num_cliprects;
	int i = 0, count, ret;

	if (cmd->sz & 0x3) {
		DRM_ERROR("alignment");
E
Eric Anholt 已提交
447
		return -EINVAL;
L
Linus Torvalds 已提交
448 449 450 451 452 453 454 455
	}

	i915_kernel_lost_context(dev);

	count = nbox ? nbox : 1;

	for (i = 0; i < count; i++) {
		if (i < nbox) {
456
			ret = i915_emit_box(dev, &cliprects[i],
L
Linus Torvalds 已提交
457 458 459 460 461
					    cmd->DR1, cmd->DR4);
			if (ret)
				return ret;
		}

462
		ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
L
Linus Torvalds 已提交
463 464 465 466
		if (ret)
			return ret;
	}

467
	i915_emit_breadcrumb(dev);
L
Linus Torvalds 已提交
468 469 470
	return 0;
}

471
static int i915_dispatch_batchbuffer(struct drm_device * dev,
472 473
				     drm_i915_batchbuffer_t * batch,
				     struct drm_clip_rect *cliprects)
L
Linus Torvalds 已提交
474
{
475
	struct drm_i915_private *dev_priv = dev->dev_private;
L
Linus Torvalds 已提交
476
	int nbox = batch->num_cliprects;
477
	int i, count, ret;
L
Linus Torvalds 已提交
478 479 480

	if ((batch->start | batch->used) & 0x7) {
		DRM_ERROR("alignment");
E
Eric Anholt 已提交
481
		return -EINVAL;
L
Linus Torvalds 已提交
482 483 484 485 486 487 488
	}

	i915_kernel_lost_context(dev);

	count = nbox ? nbox : 1;
	for (i = 0; i < count; i++) {
		if (i < nbox) {
489
			ret = i915_emit_box(dev, &cliprects[i],
490
					    batch->DR1, batch->DR4);
L
Linus Torvalds 已提交
491 492 493 494
			if (ret)
				return ret;
		}

495
		if (!IS_I830(dev) && !IS_845G(dev)) {
496 497 498 499
			ret = BEGIN_LP_RING(2);
			if (ret)
				return ret;

500
			if (INTEL_INFO(dev)->gen >= 4) {
501 502 503 504 505 506
				OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
				OUT_RING(batch->start);
			} else {
				OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
				OUT_RING(batch->start | MI_BATCH_NON_SECURE);
			}
L
Linus Torvalds 已提交
507
		} else {
508 509 510 511
			ret = BEGIN_LP_RING(4);
			if (ret)
				return ret;

L
Linus Torvalds 已提交
512 513 514 515 516
			OUT_RING(MI_BATCH_BUFFER);
			OUT_RING(batch->start | MI_BATCH_NON_SECURE);
			OUT_RING(batch->start + batch->used - 4);
			OUT_RING(0);
		}
517
		ADVANCE_LP_RING();
L
Linus Torvalds 已提交
518 519
	}

520

521
	if (IS_G4X(dev) || IS_GEN5(dev)) {
522 523 524 525 526
		if (BEGIN_LP_RING(2) == 0) {
			OUT_RING(MI_FLUSH | MI_NO_WRITE_FLUSH | MI_INVALIDATE_ISP);
			OUT_RING(MI_NOOP);
			ADVANCE_LP_RING();
		}
527
	}
L
Linus Torvalds 已提交
528

529
	i915_emit_breadcrumb(dev);
L
Linus Torvalds 已提交
530 531 532
	return 0;
}

533
static int i915_dispatch_flip(struct drm_device * dev)
L
Linus Torvalds 已提交
534 535
{
	drm_i915_private_t *dev_priv = dev->dev_private;
536 537
	struct drm_i915_master_private *master_priv =
		dev->primary->master->driver_priv;
538
	int ret;
L
Linus Torvalds 已提交
539

540
	if (!master_priv->sarea_priv)
541 542
		return -EINVAL;

543
	DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
544 545 546
			  __func__,
			 dev_priv->current_page,
			 master_priv->sarea_priv->pf_current_page);
L
Linus Torvalds 已提交
547

548 549
	i915_kernel_lost_context(dev);

550 551 552 553
	ret = BEGIN_LP_RING(10);
	if (ret)
		return ret;

554
	OUT_RING(MI_FLUSH | MI_READ_FLUSH);
555
	OUT_RING(0);
L
Linus Torvalds 已提交
556

557 558 559 560 561
	OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
	OUT_RING(0);
	if (dev_priv->current_page == 0) {
		OUT_RING(dev_priv->back_offset);
		dev_priv->current_page = 1;
L
Linus Torvalds 已提交
562
	} else {
563 564
		OUT_RING(dev_priv->front_offset);
		dev_priv->current_page = 0;
L
Linus Torvalds 已提交
565
	}
566
	OUT_RING(0);
L
Linus Torvalds 已提交
567

568 569
	OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
	OUT_RING(0);
570

571
	ADVANCE_LP_RING();
L
Linus Torvalds 已提交
572

573
	master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
L
Linus Torvalds 已提交
574

575 576 577 578 579 580 581
	if (BEGIN_LP_RING(4) == 0) {
		OUT_RING(MI_STORE_DWORD_INDEX);
		OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
		OUT_RING(dev_priv->counter);
		OUT_RING(0);
		ADVANCE_LP_RING();
	}
L
Linus Torvalds 已提交
582

583
	master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
584
	return 0;
L
Linus Torvalds 已提交
585 586
}

587
static int i915_quiescent(struct drm_device *dev)
L
Linus Torvalds 已提交
588
{
589
	struct intel_ring_buffer *ring = LP_RING(dev->dev_private);
L
Linus Torvalds 已提交
590 591

	i915_kernel_lost_context(dev);
592
	return intel_wait_ring_idle(ring);
L
Linus Torvalds 已提交
593 594
}

595 596
static int i915_flush_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv)
L
Linus Torvalds 已提交
597
{
598 599
	int ret;

600 601 602
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

603
	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
604

605 606 607 608 609
	mutex_lock(&dev->struct_mutex);
	ret = i915_quiescent(dev);
	mutex_unlock(&dev->struct_mutex);

	return ret;
L
Linus Torvalds 已提交
610 611
}

612 613
static int i915_batchbuffer(struct drm_device *dev, void *data,
			    struct drm_file *file_priv)
L
Linus Torvalds 已提交
614 615
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
616
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
L
Linus Torvalds 已提交
617
	drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
618
	    master_priv->sarea_priv;
619
	drm_i915_batchbuffer_t *batch = data;
L
Linus Torvalds 已提交
620
	int ret;
621
	struct drm_clip_rect *cliprects = NULL;
L
Linus Torvalds 已提交
622

623 624 625
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

626
	if (!dev_priv->dri1.allow_batchbuffer) {
L
Linus Torvalds 已提交
627
		DRM_ERROR("Batchbuffer ioctl disabled\n");
E
Eric Anholt 已提交
628
		return -EINVAL;
L
Linus Torvalds 已提交
629 630
	}

631
	DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
632
			batch->start, batch->used, batch->num_cliprects);
L
Linus Torvalds 已提交
633

634
	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
635

636 637 638 639
	if (batch->num_cliprects < 0)
		return -EINVAL;

	if (batch->num_cliprects) {
640 641 642
		cliprects = kcalloc(batch->num_cliprects,
				    sizeof(struct drm_clip_rect),
				    GFP_KERNEL);
643 644 645 646 647 648
		if (cliprects == NULL)
			return -ENOMEM;

		ret = copy_from_user(cliprects, batch->cliprects,
				     batch->num_cliprects *
				     sizeof(struct drm_clip_rect));
649 650
		if (ret != 0) {
			ret = -EFAULT;
651
			goto fail_free;
652
		}
653
	}
L
Linus Torvalds 已提交
654

655
	mutex_lock(&dev->struct_mutex);
656
	ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
657
	mutex_unlock(&dev->struct_mutex);
L
Linus Torvalds 已提交
658

659
	if (sarea_priv)
660
		sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
661 662

fail_free:
663
	kfree(cliprects);
664

L
Linus Torvalds 已提交
665 666 667
	return ret;
}

668 669
static int i915_cmdbuffer(struct drm_device *dev, void *data,
			  struct drm_file *file_priv)
L
Linus Torvalds 已提交
670 671
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
672
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
L
Linus Torvalds 已提交
673
	drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
674
	    master_priv->sarea_priv;
675
	drm_i915_cmdbuffer_t *cmdbuf = data;
676 677
	struct drm_clip_rect *cliprects = NULL;
	void *batch_data;
L
Linus Torvalds 已提交
678 679
	int ret;

680
	DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
681
			cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
L
Linus Torvalds 已提交
682

683 684 685
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

686
	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
687

688 689 690
	if (cmdbuf->num_cliprects < 0)
		return -EINVAL;

691
	batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
692 693 694 695
	if (batch_data == NULL)
		return -ENOMEM;

	ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
696 697
	if (ret != 0) {
		ret = -EFAULT;
698
		goto fail_batch_free;
699
	}
700 701

	if (cmdbuf->num_cliprects) {
702 703
		cliprects = kcalloc(cmdbuf->num_cliprects,
				    sizeof(struct drm_clip_rect), GFP_KERNEL);
704 705
		if (cliprects == NULL) {
			ret = -ENOMEM;
706
			goto fail_batch_free;
707
		}
708 709 710 711

		ret = copy_from_user(cliprects, cmdbuf->cliprects,
				     cmdbuf->num_cliprects *
				     sizeof(struct drm_clip_rect));
712 713
		if (ret != 0) {
			ret = -EFAULT;
714
			goto fail_clip_free;
715
		}
L
Linus Torvalds 已提交
716 717
	}

718
	mutex_lock(&dev->struct_mutex);
719
	ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
720
	mutex_unlock(&dev->struct_mutex);
L
Linus Torvalds 已提交
721 722
	if (ret) {
		DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
723
		goto fail_clip_free;
L
Linus Torvalds 已提交
724 725
	}

726
	if (sarea_priv)
727
		sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
728 729

fail_clip_free:
730
	kfree(cliprects);
731
fail_batch_free:
732
	kfree(batch_data);
733 734

	return ret;
L
Linus Torvalds 已提交
735 736
}

737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846
static int i915_emit_irq(struct drm_device * dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;

	i915_kernel_lost_context(dev);

	DRM_DEBUG_DRIVER("\n");

	dev_priv->counter++;
	if (dev_priv->counter > 0x7FFFFFFFUL)
		dev_priv->counter = 1;
	if (master_priv->sarea_priv)
		master_priv->sarea_priv->last_enqueue = dev_priv->counter;

	if (BEGIN_LP_RING(4) == 0) {
		OUT_RING(MI_STORE_DWORD_INDEX);
		OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
		OUT_RING(dev_priv->counter);
		OUT_RING(MI_USER_INTERRUPT);
		ADVANCE_LP_RING();
	}

	return dev_priv->counter;
}

static int i915_wait_irq(struct drm_device * dev, int irq_nr)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
	int ret = 0;
	struct intel_ring_buffer *ring = LP_RING(dev_priv);

	DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
		  READ_BREADCRUMB(dev_priv));

	if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
		if (master_priv->sarea_priv)
			master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
		return 0;
	}

	if (master_priv->sarea_priv)
		master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;

	if (ring->irq_get(ring)) {
		DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
			    READ_BREADCRUMB(dev_priv) >= irq_nr);
		ring->irq_put(ring);
	} else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
		ret = -EBUSY;

	if (ret == -EBUSY) {
		DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
			  READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
	}

	return ret;
}

/* Needs the lock as it touches the ring.
 */
static int i915_irq_emit(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	drm_i915_irq_emit_t *emit = data;
	int result;

	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

	if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
		DRM_ERROR("called with no initialization\n");
		return -EINVAL;
	}

	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);

	mutex_lock(&dev->struct_mutex);
	result = i915_emit_irq(dev);
	mutex_unlock(&dev->struct_mutex);

	if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
		DRM_ERROR("copy_to_user\n");
		return -EFAULT;
	}

	return 0;
}

/* Doesn't need the hardware lock.
 */
static int i915_irq_wait(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	drm_i915_irq_wait_t *irqwait = data;

	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

	if (!dev_priv) {
		DRM_ERROR("called with no initialization\n");
		return -EINVAL;
	}

	return i915_wait_irq(dev, irqwait->irq_seq);
}

847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888
static int i915_vblank_pipe_get(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	drm_i915_vblank_pipe_t *pipe = data;

	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

	if (!dev_priv) {
		DRM_ERROR("called with no initialization\n");
		return -EINVAL;
	}

	pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;

	return 0;
}

/**
 * Schedule buffer swap at given vertical blank.
 */
static int i915_vblank_swap(struct drm_device *dev, void *data,
		     struct drm_file *file_priv)
{
	/* The delayed swap mechanism was fundamentally racy, and has been
	 * removed.  The model was that the client requested a delayed flip/swap
	 * from the kernel, then waited for vblank before continuing to perform
	 * rendering.  The problem was that the kernel might wake the client
	 * up before it dispatched the vblank swap (since the lock has to be
	 * held while touching the ringbuffer), in which case the client would
	 * clear and start the next frame before the swap occurred, and
	 * flicker would occur in addition to likely missing the vblank.
	 *
	 * In the absence of this ioctl, userland falls back to a correct path
	 * of waiting for a vblank, then dispatching the swap on its own.
	 * Context switching to userland and back is plenty fast enough for
	 * meeting the requirements of vblank swapping.
	 */
	return -EINVAL;
}

889 890
static int i915_flip_bufs(struct drm_device *dev, void *data,
			  struct drm_file *file_priv)
L
Linus Torvalds 已提交
891
{
892 893
	int ret;

894 895 896
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

897
	DRM_DEBUG_DRIVER("%s\n", __func__);
L
Linus Torvalds 已提交
898

899
	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
900

901 902 903 904 905
	mutex_lock(&dev->struct_mutex);
	ret = i915_dispatch_flip(dev);
	mutex_unlock(&dev->struct_mutex);

	return ret;
L
Linus Torvalds 已提交
906 907
}

908 909
static int i915_getparam(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
910 911
{
	drm_i915_private_t *dev_priv = dev->dev_private;
912
	drm_i915_getparam_t *param = data;
L
Linus Torvalds 已提交
913 914 915
	int value;

	if (!dev_priv) {
916
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
917
		return -EINVAL;
L
Linus Torvalds 已提交
918 919
	}

920
	switch (param->param) {
L
Linus Torvalds 已提交
921
	case I915_PARAM_IRQ_ACTIVE:
922
		value = dev->pdev->irq ? 1 : 0;
L
Linus Torvalds 已提交
923 924
		break;
	case I915_PARAM_ALLOW_BATCHBUFFER:
925
		value = dev_priv->dri1.allow_batchbuffer ? 1 : 0;
L
Linus Torvalds 已提交
926
		break;
D
Dave Airlie 已提交
927 928 929
	case I915_PARAM_LAST_DISPATCH:
		value = READ_BREADCRUMB(dev_priv);
		break;
K
Kristian Høgsberg 已提交
930 931 932
	case I915_PARAM_CHIPSET_ID:
		value = dev->pci_device;
		break;
933
	case I915_PARAM_HAS_GEM:
934
		value = 1;
935
		break;
936 937 938
	case I915_PARAM_NUM_FENCES_AVAIL:
		value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
		break;
939 940 941
	case I915_PARAM_HAS_OVERLAY:
		value = dev_priv->overlay ? 1 : 0;
		break;
942 943 944
	case I915_PARAM_HAS_PAGEFLIPPING:
		value = 1;
		break;
J
Jesse Barnes 已提交
945 946
	case I915_PARAM_HAS_EXECBUF2:
		/* depends on GEM */
947
		value = 1;
J
Jesse Barnes 已提交
948
		break;
949 950 951
	case I915_PARAM_HAS_BSD:
		value = HAS_BSD(dev);
		break;
952 953 954
	case I915_PARAM_HAS_BLT:
		value = HAS_BLT(dev);
		break;
955 956 957
	case I915_PARAM_HAS_RELAXED_FENCING:
		value = 1;
		break;
958 959 960
	case I915_PARAM_HAS_COHERENT_RINGS:
		value = 1;
		break;
961 962 963
	case I915_PARAM_HAS_EXEC_CONSTANTS:
		value = INTEL_INFO(dev)->gen >= 4;
		break;
964 965 966
	case I915_PARAM_HAS_RELAXED_DELTA:
		value = 1;
		break;
967 968 969
	case I915_PARAM_HAS_GEN7_SOL_RESET:
		value = 1;
		break;
970 971 972
	case I915_PARAM_HAS_LLC:
		value = HAS_LLC(dev);
		break;
973 974 975
	case I915_PARAM_HAS_ALIASING_PPGTT:
		value = dev_priv->mm.aliasing_ppgtt ? 1 : 0;
		break;
L
Linus Torvalds 已提交
976
	default:
977
		DRM_DEBUG_DRIVER("Unknown parameter %d\n",
J
Jesse Barnes 已提交
978
				 param->param);
E
Eric Anholt 已提交
979
		return -EINVAL;
L
Linus Torvalds 已提交
980 981
	}

982
	if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
L
Linus Torvalds 已提交
983
		DRM_ERROR("DRM_COPY_TO_USER failed\n");
E
Eric Anholt 已提交
984
		return -EFAULT;
L
Linus Torvalds 已提交
985 986 987 988 989
	}

	return 0;
}

990 991
static int i915_setparam(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
992 993
{
	drm_i915_private_t *dev_priv = dev->dev_private;
994
	drm_i915_setparam_t *param = data;
L
Linus Torvalds 已提交
995 996

	if (!dev_priv) {
997
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
998
		return -EINVAL;
L
Linus Torvalds 已提交
999 1000
	}

1001
	switch (param->param) {
L
Linus Torvalds 已提交
1002 1003 1004 1005 1006
	case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
		break;
	case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
		break;
	case I915_SETPARAM_ALLOW_BATCHBUFFER:
1007
		dev_priv->dri1.allow_batchbuffer = param->value ? 1 : 0;
L
Linus Torvalds 已提交
1008
		break;
1009 1010 1011 1012 1013 1014 1015
	case I915_SETPARAM_NUM_USED_FENCES:
		if (param->value > dev_priv->num_fence_regs ||
		    param->value < 0)
			return -EINVAL;
		/* Userspace can use first N regs */
		dev_priv->fence_reg_start = param->value;
		break;
L
Linus Torvalds 已提交
1016
	default:
1017
		DRM_DEBUG_DRIVER("unknown parameter %d\n",
1018
					param->param);
E
Eric Anholt 已提交
1019
		return -EINVAL;
L
Linus Torvalds 已提交
1020 1021 1022 1023 1024
	}

	return 0;
}

1025 1026
static int i915_set_status_page(struct drm_device *dev, void *data,
				struct drm_file *file_priv)
1027 1028
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1029
	drm_i915_hws_addr_t *hws = data;
1030
	struct intel_ring_buffer *ring = LP_RING(dev_priv);
1031

1032 1033 1034
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

1035 1036
	if (!I915_NEED_GFX_HWS(dev))
		return -EINVAL;
1037 1038

	if (!dev_priv) {
1039
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
1040
		return -EINVAL;
1041 1042
	}

J
Jesse Barnes 已提交
1043 1044 1045 1046 1047
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		WARN(1, "tried to set status page when mode setting active\n");
		return 0;
	}

1048
	DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
1049

1050
	ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
1051

1052
	dev_priv->hws_map.offset = dev->agp->base + hws->addr;
1053 1054 1055 1056 1057
	dev_priv->hws_map.size = 4*1024;
	dev_priv->hws_map.type = 0;
	dev_priv->hws_map.flags = 0;
	dev_priv->hws_map.mtrr = 0;

1058
	drm_core_ioremap_wc(&dev_priv->hws_map, dev);
1059 1060
	if (dev_priv->hws_map.handle == NULL) {
		i915_dma_cleanup(dev);
1061
		ring->status_page.gfx_addr = 0;
1062 1063
		DRM_ERROR("can not ioremap virtual address for"
				" G33 hw status page\n");
E
Eric Anholt 已提交
1064
		return -ENOMEM;
1065
	}
C
Chris Wilson 已提交
1066 1067 1068
	ring->status_page.page_addr =
		(void __force __iomem *)dev_priv->hws_map.handle;
	memset_io(ring->status_page.page_addr, 0, PAGE_SIZE);
1069
	I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
1070

1071
	DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
1072
			 ring->status_page.gfx_addr);
1073
	DRM_DEBUG_DRIVER("load hws at %p\n",
1074
			 ring->status_page.page_addr);
1075 1076 1077
	return 0;
}

1078 1079 1080 1081
static int i915_get_bridge_dev(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1082
	dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
1083 1084 1085 1086 1087 1088 1089
	if (!dev_priv->bridge_dev) {
		DRM_ERROR("bridge device not found\n");
		return -1;
	}
	return 0;
}

1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101
#define MCHBAR_I915 0x44
#define MCHBAR_I965 0x48
#define MCHBAR_SIZE (4*4096)

#define DEVEN_REG 0x54
#define   DEVEN_MCHBAR_EN (1 << 28)

/* Allocate space for the MCH regs if needed, return nonzero on error */
static int
intel_alloc_mchbar_resource(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1102
	int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
1103 1104
	u32 temp_lo, temp_hi = 0;
	u64 mchbar_addr;
1105
	int ret;
1106

1107
	if (INTEL_INFO(dev)->gen >= 4)
1108 1109 1110 1111 1112 1113 1114
		pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
	pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
	mchbar_addr = ((u64)temp_hi << 32) | temp_lo;

	/* If ACPI doesn't have it, assume we need to allocate it ourselves */
#ifdef CONFIG_PNP
	if (mchbar_addr &&
1115 1116
	    pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
		return 0;
1117 1118 1119
#endif

	/* Get some space for it */
1120 1121 1122 1123
	dev_priv->mch_res.name = "i915 MCHBAR";
	dev_priv->mch_res.flags = IORESOURCE_MEM;
	ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
				     &dev_priv->mch_res,
1124 1125
				     MCHBAR_SIZE, MCHBAR_SIZE,
				     PCIBIOS_MIN_MEM,
1126
				     0, pcibios_align_resource,
1127 1128 1129 1130
				     dev_priv->bridge_dev);
	if (ret) {
		DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
		dev_priv->mch_res.start = 0;
1131
		return ret;
1132 1133
	}

1134
	if (INTEL_INFO(dev)->gen >= 4)
1135 1136 1137 1138 1139
		pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
				       upper_32_bits(dev_priv->mch_res.start));

	pci_write_config_dword(dev_priv->bridge_dev, reg,
			       lower_32_bits(dev_priv->mch_res.start));
1140
	return 0;
1141 1142 1143 1144 1145 1146 1147
}

/* Setup MCHBAR if possible, return true if we should disable it again */
static void
intel_setup_mchbar(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1148
	int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184
	u32 temp;
	bool enabled;

	dev_priv->mchbar_need_disable = false;

	if (IS_I915G(dev) || IS_I915GM(dev)) {
		pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
		enabled = !!(temp & DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		enabled = temp & 1;
	}

	/* If it's already enabled, don't have to do anything */
	if (enabled)
		return;

	if (intel_alloc_mchbar_resource(dev))
		return;

	dev_priv->mchbar_need_disable = true;

	/* Space is allocated or reserved, so enable it. */
	if (IS_I915G(dev) || IS_I915GM(dev)) {
		pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
				       temp | DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
	}
}

static void
intel_teardown_mchbar(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1185
	int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203
	u32 temp;

	if (dev_priv->mchbar_need_disable) {
		if (IS_I915G(dev) || IS_I915GM(dev)) {
			pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
			temp &= ~DEVEN_MCHBAR_EN;
			pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
		} else {
			pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
			temp &= ~1;
			pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
		}
	}

	if (dev_priv->mch_res.start)
		release_resource(&dev_priv->mch_res);
}

1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216
/* true = enable decode, false = disable decoder */
static unsigned int i915_vga_set_decode(void *cookie, bool state)
{
	struct drm_device *dev = cookie;

	intel_modeset_vga_set_state(dev, state);
	if (state)
		return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
		       VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
	else
		return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
}

1217 1218 1219 1220 1221
static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
	if (state == VGA_SWITCHEROO_ON) {
1222
		pr_info("switched on\n");
1223
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1224 1225 1226
		/* i915 resume handler doesn't set to D0 */
		pci_set_power_state(dev->pdev, PCI_D0);
		i915_resume(dev);
1227
		dev->switch_power_state = DRM_SWITCH_POWER_ON;
1228
	} else {
1229
		pr_err("switched off\n");
1230
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1231
		i915_suspend(dev, pmm);
1232
		dev->switch_power_state = DRM_SWITCH_POWER_OFF;
1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246
	}
}

static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	bool can_switch;

	spin_lock(&dev->count_lock);
	can_switch = (dev->open_count == 0);
	spin_unlock(&dev->count_lock);
	return can_switch;
}

1247 1248 1249 1250
static int i915_load_modeset_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;
J
Jesse Barnes 已提交
1251

1252
	ret = intel_parse_bios(dev);
J
Jesse Barnes 已提交
1253 1254 1255
	if (ret)
		DRM_INFO("failed to find VBIOS tables\n");

1256 1257 1258 1259 1260 1261 1262
	/* If we have > 1 VGA cards, then we need to arbitrate access
	 * to the common VGA resources.
	 *
	 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
	 * then we do not take part in VGA arbitration and the
	 * vga_client_register() fails with -ENODEV.
	 */
1263
	ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
1264
	if (ret && ret != -ENODEV)
1265
		goto out;
1266

J
Jesse Barnes 已提交
1267 1268
	intel_register_dsm_handler();

1269 1270
	ret = vga_switcheroo_register_client(dev->pdev,
					     i915_switcheroo_set_state,
1271
					     NULL,
1272 1273
					     i915_switcheroo_can_switch);
	if (ret)
1274
		goto cleanup_vga_client;
1275

1276 1277 1278 1279 1280 1281 1282
	/* Initialise stolen first so that we may reserve preallocated
	 * objects for the BIOS to KMS transition.
	 */
	ret = i915_gem_init_stolen(dev);
	if (ret)
		goto cleanup_vga_switcheroo;

1283 1284
	intel_modeset_init(dev);

1285
	ret = i915_gem_init(dev);
J
Jesse Barnes 已提交
1286
	if (ret)
1287
		goto cleanup_gem_stolen;
J
Jesse Barnes 已提交
1288

1289 1290 1291 1292 1293 1294
	intel_modeset_gem_init(dev);

	ret = drm_irq_install(dev);
	if (ret)
		goto cleanup_gem;

J
Jesse Barnes 已提交
1295 1296 1297 1298
	/* Always safe in the mode setting case. */
	/* FIXME: do pre/post-mode set stuff in core KMS code */
	dev->vblank_disable_allowed = 1;

1299 1300 1301 1302
	ret = intel_fbdev_init(dev);
	if (ret)
		goto cleanup_irq;

1303
	drm_kms_helper_poll_init(dev);
1304 1305 1306 1307

	/* We're off and running w/KMS */
	dev_priv->mm.suspended = 0;

J
Jesse Barnes 已提交
1308 1309
	return 0;

1310 1311
cleanup_irq:
	drm_irq_uninstall(dev);
1312 1313 1314 1315
cleanup_gem:
	mutex_lock(&dev->struct_mutex);
	i915_gem_cleanup_ringbuffer(dev);
	mutex_unlock(&dev->struct_mutex);
1316
	i915_gem_cleanup_aliasing_ppgtt(dev);
1317 1318
cleanup_gem_stolen:
	i915_gem_cleanup_stolen(dev);
1319 1320 1321 1322
cleanup_vga_switcheroo:
	vga_switcheroo_unregister_client(dev->pdev);
cleanup_vga_client:
	vga_client_register(dev->pdev, NULL, NULL, NULL);
J
Jesse Barnes 已提交
1323 1324 1325 1326
out:
	return ret;
}

1327 1328 1329 1330
int i915_master_create(struct drm_device *dev, struct drm_master *master)
{
	struct drm_i915_master_private *master_priv;

1331
	master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345
	if (!master_priv)
		return -ENOMEM;

	master->driver_priv = master_priv;
	return 0;
}

void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
{
	struct drm_i915_master_private *master_priv = master->driver_priv;

	if (!master_priv)
		return;

1346
	kfree(master_priv);
1347 1348 1349 1350

	master->driver_priv = NULL;
}

1351
static void i915_pineview_get_mem_freq(struct drm_device *dev)
1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 tmp;

	tmp = I915_READ(CLKCFG);

	switch (tmp & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_533:
		dev_priv->fsb_freq = 533; /* 133*4 */
		break;
	case CLKCFG_FSB_800:
		dev_priv->fsb_freq = 800; /* 200*4 */
		break;
	case CLKCFG_FSB_667:
		dev_priv->fsb_freq =  667; /* 167*4 */
		break;
	case CLKCFG_FSB_400:
		dev_priv->fsb_freq = 400; /* 100*4 */
		break;
	}

	switch (tmp & CLKCFG_MEM_MASK) {
	case CLKCFG_MEM_533:
		dev_priv->mem_freq = 533;
		break;
	case CLKCFG_MEM_667:
		dev_priv->mem_freq = 667;
		break;
	case CLKCFG_MEM_800:
		dev_priv->mem_freq = 800;
		break;
	}
1384 1385 1386 1387

	/* detect pineview DDR3 setting */
	tmp = I915_READ(CSHRDDR3CTL);
	dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
1388 1389
}

1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457
static void i915_ironlake_get_mem_freq(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u16 ddrpll, csipll;

	ddrpll = I915_READ16(DDRMPLL1);
	csipll = I915_READ16(CSIPLL0);

	switch (ddrpll & 0xff) {
	case 0xc:
		dev_priv->mem_freq = 800;
		break;
	case 0x10:
		dev_priv->mem_freq = 1066;
		break;
	case 0x14:
		dev_priv->mem_freq = 1333;
		break;
	case 0x18:
		dev_priv->mem_freq = 1600;
		break;
	default:
		DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
				 ddrpll & 0xff);
		dev_priv->mem_freq = 0;
		break;
	}

	dev_priv->r_t = dev_priv->mem_freq;

	switch (csipll & 0x3ff) {
	case 0x00c:
		dev_priv->fsb_freq = 3200;
		break;
	case 0x00e:
		dev_priv->fsb_freq = 3733;
		break;
	case 0x010:
		dev_priv->fsb_freq = 4266;
		break;
	case 0x012:
		dev_priv->fsb_freq = 4800;
		break;
	case 0x014:
		dev_priv->fsb_freq = 5333;
		break;
	case 0x016:
		dev_priv->fsb_freq = 5866;
		break;
	case 0x018:
		dev_priv->fsb_freq = 6400;
		break;
	default:
		DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
				 csipll & 0x3ff);
		dev_priv->fsb_freq = 0;
		break;
	}

	if (dev_priv->fsb_freq == 3200) {
		dev_priv->c_m = 0;
	} else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
		dev_priv->c_m = 1;
	} else {
		dev_priv->c_m = 2;
	}
}

1458 1459 1460 1461 1462 1463
static const struct cparams {
	u16 i;
	u16 t;
	u16 m;
	u16 c;
} cparams[] = {
1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480
	{ 1, 1333, 301, 28664 },
	{ 1, 1066, 294, 24460 },
	{ 1, 800, 294, 25192 },
	{ 0, 1333, 276, 27605 },
	{ 0, 1066, 276, 27605 },
	{ 0, 800, 231, 23784 },
};

unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
{
	u64 total_count, diff, ret;
	u32 count1, count2, count3, m = 0, c = 0;
	unsigned long now = jiffies_to_msecs(jiffies), diff1;
	int i;

	diff1 = now - dev_priv->last_time1;

1481 1482 1483 1484 1485 1486 1487 1488
	/* Prevent division-by-zero if we are asking too fast.
	 * Also, we don't get interesting results if we are polling
	 * faster than once in 10ms, so just return the saved value
	 * in such cases.
	 */
	if (diff1 <= 10)
		return dev_priv->chipset_power;

1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511
	count1 = I915_READ(DMIEC);
	count2 = I915_READ(DDREC);
	count3 = I915_READ(CSIEC);

	total_count = count1 + count2 + count3;

	/* FIXME: handle per-counter overflow */
	if (total_count < dev_priv->last_count1) {
		diff = ~0UL - dev_priv->last_count1;
		diff += total_count;
	} else {
		diff = total_count - dev_priv->last_count1;
	}

	for (i = 0; i < ARRAY_SIZE(cparams); i++) {
		if (cparams[i].i == dev_priv->c_m &&
		    cparams[i].t == dev_priv->r_t) {
			m = cparams[i].m;
			c = cparams[i].c;
			break;
		}
	}

1512
	diff = div_u64(diff, diff1);
1513
	ret = ((m * diff) + c);
1514
	ret = div_u64(ret, 10);
1515 1516 1517 1518

	dev_priv->last_count1 = total_count;
	dev_priv->last_time1 = now;

1519 1520
	dev_priv->chipset_power = ret;

1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538
	return ret;
}

unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
{
	unsigned long m, x, b;
	u32 tsfs;

	tsfs = I915_READ(TSFS);

	m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
	x = I915_READ8(TR1);

	b = tsfs & TSFS_INTR_MASK;

	return ((m * x) / 127) - b;
}

1539
static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
1540
{
1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677
	static const struct v_table {
		u16 vd; /* in .1 mil */
		u16 vm; /* in .1 mil */
	} v_table[] = {
		{ 0, 0, },
		{ 375, 0, },
		{ 500, 0, },
		{ 625, 0, },
		{ 750, 0, },
		{ 875, 0, },
		{ 1000, 0, },
		{ 1125, 0, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4250, 3125, },
		{ 4375, 3250, },
		{ 4500, 3375, },
		{ 4625, 3500, },
		{ 4750, 3625, },
		{ 4875, 3750, },
		{ 5000, 3875, },
		{ 5125, 4000, },
		{ 5250, 4125, },
		{ 5375, 4250, },
		{ 5500, 4375, },
		{ 5625, 4500, },
		{ 5750, 4625, },
		{ 5875, 4750, },
		{ 6000, 4875, },
		{ 6125, 5000, },
		{ 6250, 5125, },
		{ 6375, 5250, },
		{ 6500, 5375, },
		{ 6625, 5500, },
		{ 6750, 5625, },
		{ 6875, 5750, },
		{ 7000, 5875, },
		{ 7125, 6000, },
		{ 7250, 6125, },
		{ 7375, 6250, },
		{ 7500, 6375, },
		{ 7625, 6500, },
		{ 7750, 6625, },
		{ 7875, 6750, },
		{ 8000, 6875, },
		{ 8125, 7000, },
		{ 8250, 7125, },
		{ 8375, 7250, },
		{ 8500, 7375, },
		{ 8625, 7500, },
		{ 8750, 7625, },
		{ 8875, 7750, },
		{ 9000, 7875, },
		{ 9125, 8000, },
		{ 9250, 8125, },
		{ 9375, 8250, },
		{ 9500, 8375, },
		{ 9625, 8500, },
		{ 9750, 8625, },
		{ 9875, 8750, },
		{ 10000, 8875, },
		{ 10125, 9000, },
		{ 10250, 9125, },
		{ 10375, 9250, },
		{ 10500, 9375, },
		{ 10625, 9500, },
		{ 10750, 9625, },
		{ 10875, 9750, },
		{ 11000, 9875, },
		{ 11125, 10000, },
		{ 11250, 10125, },
		{ 11375, 10250, },
		{ 11500, 10375, },
		{ 11625, 10500, },
		{ 11750, 10625, },
		{ 11875, 10750, },
		{ 12000, 10875, },
		{ 12125, 11000, },
		{ 12250, 11125, },
		{ 12375, 11250, },
		{ 12500, 11375, },
		{ 12625, 11500, },
		{ 12750, 11625, },
		{ 12875, 11750, },
		{ 13000, 11875, },
		{ 13125, 12000, },
		{ 13250, 12125, },
		{ 13375, 12250, },
		{ 13500, 12375, },
		{ 13625, 12500, },
		{ 13750, 12625, },
		{ 13875, 12750, },
		{ 14000, 12875, },
		{ 14125, 13000, },
		{ 14250, 13125, },
		{ 14375, 13250, },
		{ 14500, 13375, },
		{ 14625, 13500, },
		{ 14750, 13625, },
		{ 14875, 13750, },
		{ 15000, 13875, },
		{ 15125, 14000, },
		{ 15250, 14125, },
		{ 15375, 14250, },
		{ 15500, 14375, },
		{ 15625, 14500, },
		{ 15750, 14625, },
		{ 15875, 14750, },
		{ 16000, 14875, },
		{ 16125, 15000, },
	};
	if (dev_priv->info->is_mobile)
		return v_table[pxvid].vm;
	else
		return v_table[pxvid].vd;
1678 1679 1680 1681 1682 1683 1684 1685 1686
}

void i915_update_gfx_val(struct drm_i915_private *dev_priv)
{
	struct timespec now, diff1;
	u64 diff;
	unsigned long diffms;
	u32 count;

1687 1688 1689
	if (dev_priv->info->gen != 5)
		return;

1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711
	getrawmonotonic(&now);
	diff1 = timespec_sub(now, dev_priv->last_time2);

	/* Don't divide by 0 */
	diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
	if (!diffms)
		return;

	count = I915_READ(GFXEC);

	if (count < dev_priv->last_count2) {
		diff = ~0UL - dev_priv->last_count2;
		diff += count;
	} else {
		diff = count - dev_priv->last_count2;
	}

	dev_priv->last_count2 = count;
	dev_priv->last_time2 = now;

	/* More magic constants... */
	diff = diff * 1181;
1712
	diff = div_u64(diff, diffms * 10);
1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760
	dev_priv->gfx_power = diff;
}

unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
{
	unsigned long t, corr, state1, corr2, state2;
	u32 pxvid, ext_v;

	pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->cur_delay * 4));
	pxvid = (pxvid >> 24) & 0x7f;
	ext_v = pvid_to_extvid(dev_priv, pxvid);

	state1 = ext_v;

	t = i915_mch_val(dev_priv);

	/* Revel in the empirically derived constants */

	/* Correction factor in 1/100000 units */
	if (t > 80)
		corr = ((t * 2349) + 135940);
	else if (t >= 50)
		corr = ((t * 964) + 29317);
	else /* < 50 */
		corr = ((t * 301) + 1004);

	corr = corr * ((150142 * state1) / 10000 - 78642);
	corr /= 100000;
	corr2 = (corr * dev_priv->corr);

	state2 = (corr2 * state1) / 10000;
	state2 /= 100; /* convert to mW */

	i915_update_gfx_val(dev_priv);

	return dev_priv->gfx_power + state2;
}

/* Global for IPS driver to get at the current i915 device */
static struct drm_i915_private *i915_mch_dev;
/*
 * Lock protecting IPS related data structures
 *   - i915_mch_dev
 *   - dev_priv->max_delay
 *   - dev_priv->min_delay
 *   - dev_priv->fmax
 *   - dev_priv->gpu_busy
 */
1761
static DEFINE_SPINLOCK(mchdev_lock);
1762 1763 1764 1765 1766 1767 1768 1769 1770

/**
 * i915_read_mch_val - return value for IPS use
 *
 * Calculate and return a value for the IPS driver to use when deciding whether
 * we have thermal and power headroom to increase CPU or GPU power budget.
 */
unsigned long i915_read_mch_val(void)
{
1771
	struct drm_i915_private *dev_priv;
1772 1773
	unsigned long chipset_val, graphics_val, ret = 0;

1774
	spin_lock(&mchdev_lock);
1775 1776 1777 1778 1779 1780 1781 1782 1783 1784
	if (!i915_mch_dev)
		goto out_unlock;
	dev_priv = i915_mch_dev;

	chipset_val = i915_chipset_val(dev_priv);
	graphics_val = i915_gfx_val(dev_priv);

	ret = chipset_val + graphics_val;

out_unlock:
1785
	spin_unlock(&mchdev_lock);
1786

1787
	return ret;
1788 1789 1790 1791 1792 1793 1794 1795 1796 1797
}
EXPORT_SYMBOL_GPL(i915_read_mch_val);

/**
 * i915_gpu_raise - raise GPU frequency limit
 *
 * Raise the limit; IPS indicates we have thermal headroom.
 */
bool i915_gpu_raise(void)
{
1798
	struct drm_i915_private *dev_priv;
1799 1800
	bool ret = true;

1801
	spin_lock(&mchdev_lock);
1802 1803 1804 1805 1806 1807 1808 1809 1810 1811
	if (!i915_mch_dev) {
		ret = false;
		goto out_unlock;
	}
	dev_priv = i915_mch_dev;

	if (dev_priv->max_delay > dev_priv->fmax)
		dev_priv->max_delay--;

out_unlock:
1812
	spin_unlock(&mchdev_lock);
1813

1814
	return ret;
1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825
}
EXPORT_SYMBOL_GPL(i915_gpu_raise);

/**
 * i915_gpu_lower - lower GPU frequency limit
 *
 * IPS indicates we're close to a thermal limit, so throttle back the GPU
 * frequency maximum.
 */
bool i915_gpu_lower(void)
{
1826
	struct drm_i915_private *dev_priv;
1827 1828
	bool ret = true;

1829
	spin_lock(&mchdev_lock);
1830 1831 1832 1833 1834 1835 1836 1837 1838 1839
	if (!i915_mch_dev) {
		ret = false;
		goto out_unlock;
	}
	dev_priv = i915_mch_dev;

	if (dev_priv->max_delay < dev_priv->min_delay)
		dev_priv->max_delay++;

out_unlock:
1840
	spin_unlock(&mchdev_lock);
1841

1842
	return ret;
1843 1844 1845 1846 1847 1848 1849 1850 1851 1852
}
EXPORT_SYMBOL_GPL(i915_gpu_lower);

/**
 * i915_gpu_busy - indicate GPU business to IPS
 *
 * Tell the IPS driver whether or not the GPU is busy.
 */
bool i915_gpu_busy(void)
{
1853
	struct drm_i915_private *dev_priv;
1854 1855
	bool ret = false;

1856
	spin_lock(&mchdev_lock);
1857 1858 1859 1860 1861 1862 1863
	if (!i915_mch_dev)
		goto out_unlock;
	dev_priv = i915_mch_dev;

	ret = dev_priv->busy;

out_unlock:
1864
	spin_unlock(&mchdev_lock);
1865

1866
	return ret;
1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877
}
EXPORT_SYMBOL_GPL(i915_gpu_busy);

/**
 * i915_gpu_turbo_disable - disable graphics turbo
 *
 * Disable graphics turbo by resetting the max frequency and setting the
 * current frequency to the default.
 */
bool i915_gpu_turbo_disable(void)
{
1878
	struct drm_i915_private *dev_priv;
1879 1880
	bool ret = true;

1881
	spin_lock(&mchdev_lock);
1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893
	if (!i915_mch_dev) {
		ret = false;
		goto out_unlock;
	}
	dev_priv = i915_mch_dev;

	dev_priv->max_delay = dev_priv->fstart;

	if (!ironlake_set_drps(dev_priv->dev, dev_priv->fstart))
		ret = false;

out_unlock:
1894
	spin_unlock(&mchdev_lock);
1895

1896
	return ret;
1897 1898 1899
}
EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);

1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919
/**
 * Tells the intel_ips driver that the i915 driver is now loaded, if
 * IPS got loaded first.
 *
 * This awkward dance is so that neither module has to depend on the
 * other in order for IPS to do the appropriate communication of
 * GPU turbo limits to i915.
 */
static void
ips_ping_for_i915_load(void)
{
	void (*link)(void);

	link = symbol_get(ips_link_to_i915_driver);
	if (link) {
		link();
		symbol_put(ips_link_to_i915_driver);
	}
}

1920 1921 1922 1923
static void
i915_mtrr_setup(struct drm_i915_private *dev_priv, unsigned long base,
		unsigned long size)
{
1924 1925
	dev_priv->mm.gtt_mtrr = -1;

1926 1927 1928 1929 1930
#if defined(CONFIG_X86_PAT)
	if (cpu_has_pat)
		return;
#endif

1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942
	/* Set up a WC MTRR for non-PAT systems.  This is more common than
	 * one would think, because the kernel disables PAT on first
	 * generation Core chips because WC PAT gets overridden by a UC
	 * MTRR if present.  Even if a UC MTRR isn't present.
	 */
	dev_priv->mm.gtt_mtrr = mtrr_add(base, size, MTRR_TYPE_WRCOMB, 1);
	if (dev_priv->mm.gtt_mtrr < 0) {
		DRM_INFO("MTRR allocation failed.  Graphics "
			 "performance may suffer.\n");
	}
}

J
Jesse Barnes 已提交
1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953
/**
 * i915_driver_load - setup chip and create an initial config
 * @dev: DRM device
 * @flags: startup flags
 *
 * The driver load routine has to do several things:
 *   - drive output discovery via intel_modeset_init()
 *   - initialize the memory manager
 *   - allocate initial config memory
 *   - setup the DRM framebuffer with the allocated memory
 */
1954
int i915_driver_load(struct drm_device *dev, unsigned long flags)
1955
{
1956
	struct drm_i915_private *dev_priv;
1957
	struct intel_device_info *info;
1958
	int ret = 0, mmio_bar;
1959
	uint32_t aperture_size;
1960

1961 1962 1963 1964 1965 1966
	info = (struct intel_device_info *) flags;

	/* Refuse to load on gen6+ without kms enabled. */
	if (info->gen >= 6 && !drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

1967

1968 1969 1970 1971 1972 1973 1974
	/* i915 has 4 more counters */
	dev->counters += 4;
	dev->types[6] = _DRM_STAT_IRQ;
	dev->types[7] = _DRM_STAT_PRIMARY;
	dev->types[8] = _DRM_STAT_SECONDARY;
	dev->types[9] = _DRM_STAT_DMA;

1975
	dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
J
Jesse Barnes 已提交
1976 1977 1978 1979
	if (dev_priv == NULL)
		return -ENOMEM;

	dev->dev_private = (void *)dev_priv;
1980
	dev_priv->dev = dev;
1981
	dev_priv->info = info;
J
Jesse Barnes 已提交
1982

1983 1984 1985 1986 1987
	if (i915_get_bridge_dev(dev)) {
		ret = -EIO;
		goto free_priv;
	}

1988 1989
	pci_set_master(dev->pdev);

1990 1991 1992 1993
	/* overlay on gen2 is broken and can't address above 1G */
	if (IS_GEN2(dev))
		dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));

1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004
	/* 965GM sometimes incorrectly writes to hardware status page (HWS)
	 * using 32bit addressing, overwriting memory if HWS is located
	 * above 4GB.
	 *
	 * The documentation also mentions an issue with undefined
	 * behaviour if any general state is accessed within a page above 4GB,
	 * which also needs to be handled carefully.
	 */
	if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
		dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));

2005 2006 2007 2008 2009 2010 2011 2012
	mmio_bar = IS_GEN2(dev) ? 1 : 0;
	dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, 0);
	if (!dev_priv->regs) {
		DRM_ERROR("failed to map registers\n");
		ret = -EIO;
		goto put_bridge;
	}

2013 2014 2015 2016
	dev_priv->mm.gtt = intel_gtt_get();
	if (!dev_priv->mm.gtt) {
		DRM_ERROR("Failed to initialize GTT\n");
		ret = -ENODEV;
2017
		goto out_rmmap;
2018 2019
	}

2020
	aperture_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
2021

2022
	dev_priv->mm.gtt_mapping =
2023
		io_mapping_create_wc(dev->agp->base, aperture_size);
2024 2025 2026 2027 2028
	if (dev_priv->mm.gtt_mapping == NULL) {
		ret = -EIO;
		goto out_rmmap;
	}

2029
	i915_mtrr_setup(dev_priv, dev->agp->base, aperture_size);
2030

2031 2032 2033 2034 2035 2036 2037
	/* The i915 workqueue is primarily used for batched retirement of
	 * requests (and thus managing bo) once the task has been completed
	 * by the GPU. i915_gem_retire_requests() is called directly when we
	 * need high-priority retirement, such as waiting for an explicit
	 * bo.
	 *
	 * It is also used for periodic low-priority events, such as
2038
	 * idle-timers and recording error state.
2039 2040 2041 2042 2043 2044 2045 2046
	 *
	 * All tasks on the workqueue are expected to acquire the dev mutex
	 * so there is no point in running more than one instance of the
	 * workqueue at any time: max_active = 1 and NON_REENTRANT.
	 */
	dev_priv->wq = alloc_workqueue("i915",
				       WQ_UNBOUND | WQ_NON_REENTRANT,
				       1);
2047 2048 2049
	if (dev_priv->wq == NULL) {
		DRM_ERROR("Failed to create our workqueue.\n");
		ret = -ENOMEM;
2050
		goto out_mtrrfree;
2051 2052
	}

2053
	intel_irq_init(dev);
2054

2055 2056
	/* Try to make sure MCHBAR is enabled before poking at it */
	intel_setup_mchbar(dev);
2057
	intel_setup_gmbus(dev);
2058
	intel_opregion_setup(dev);
2059

2060 2061 2062
	/* Make sure the bios did its job and set up vital registers */
	intel_setup_bios(dev);

2063 2064
	i915_gem_load(dev);

2065 2066 2067
	/* Init HWS */
	if (!I915_NEED_GFX_HWS(dev)) {
		ret = i915_init_phys_hws(dev);
2068 2069
		if (ret)
			goto out_gem_unload;
2070
	}
2071

2072 2073
	if (IS_PINEVIEW(dev))
		i915_pineview_get_mem_freq(dev);
2074
	else if (IS_GEN5(dev))
2075
		i915_ironlake_get_mem_freq(dev);
2076

2077 2078 2079 2080 2081 2082
	/* On the 945G/GM, the chipset reports the MSI capability on the
	 * integrated graphics even though the support isn't actually there
	 * according to the published specs.  It doesn't appear to function
	 * correctly in testing on 945G.
	 * This may be a side effect of MSI having been made available for PEG
	 * and the registers being closely associated.
2083 2084
	 *
	 * According to chipset errata, on the 965GM, MSI interrupts may
2085 2086
	 * be lost or delayed, but we use them anyways to avoid
	 * stuck interrupts on some machines.
2087
	 */
2088
	if (!IS_I945G(dev) && !IS_I945GM(dev))
2089
		pci_enable_msi(dev->pdev);
2090

2091
	spin_lock_init(&dev_priv->gt_lock);
2092
	spin_lock_init(&dev_priv->irq_lock);
2093
	spin_lock_init(&dev_priv->error_lock);
2094
	spin_lock_init(&dev_priv->rps_lock);
2095

2096
	if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
J
Jesse Barnes 已提交
2097 2098
		dev_priv->num_pipe = 3;
	else if (IS_MOBILE(dev) || !IS_GEN2(dev))
2099 2100 2101 2102 2103
		dev_priv->num_pipe = 2;
	else
		dev_priv->num_pipe = 1;

	ret = drm_vblank_init(dev, dev_priv->num_pipe);
2104 2105
	if (ret)
		goto out_gem_unload;
2106

2107 2108 2109
	/* Start out suspended */
	dev_priv->mm.suspended = 1;

2110 2111
	intel_detect_pch(dev);

J
Jesse Barnes 已提交
2112
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
D
Daniel Vetter 已提交
2113
		ret = i915_load_modeset_init(dev);
J
Jesse Barnes 已提交
2114 2115
		if (ret < 0) {
			DRM_ERROR("failed to init modeset\n");
2116
			goto out_gem_unload;
J
Jesse Barnes 已提交
2117 2118 2119
		}
	}

B
Ben Widawsky 已提交
2120 2121
	i915_setup_sysfs(dev);

2122
	/* Must be done after probing outputs */
2123 2124
	intel_opregion_init(dev);
	acpi_video_register();
2125

B
Ben Gamari 已提交
2126 2127
	setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
		    (unsigned long) dev);
2128

2129 2130 2131 2132 2133
	if (IS_GEN5(dev)) {
		spin_lock(&mchdev_lock);
		i915_mch_dev = dev_priv;
		dev_priv->mchdev_lock = &mchdev_lock;
		spin_unlock(&mchdev_lock);
2134

2135 2136
		ips_ping_for_i915_load();
	}
2137

J
Jesse Barnes 已提交
2138 2139
	return 0;

2140
out_gem_unload:
2141 2142 2143
	if (dev_priv->mm.inactive_shrinker.shrink)
		unregister_shrinker(&dev_priv->mm.inactive_shrinker);

2144 2145 2146 2147 2148
	if (dev->pdev->msi_enabled)
		pci_disable_msi(dev->pdev);

	intel_teardown_gmbus(dev);
	intel_teardown_mchbar(dev);
2149
	destroy_workqueue(dev_priv->wq);
2150 2151 2152 2153 2154 2155
out_mtrrfree:
	if (dev_priv->mm.gtt_mtrr >= 0) {
		mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
			 dev->agp->agp_info.aper_size * 1024 * 1024);
		dev_priv->mm.gtt_mtrr = -1;
	}
2156
	io_mapping_free(dev_priv->mm.gtt_mapping);
J
Jesse Barnes 已提交
2157
out_rmmap:
2158
	pci_iounmap(dev->pdev, dev_priv->regs);
2159 2160
put_bridge:
	pci_dev_put(dev_priv->bridge_dev);
J
Jesse Barnes 已提交
2161
free_priv:
2162
	kfree(dev_priv);
J
Jesse Barnes 已提交
2163 2164 2165 2166 2167 2168
	return ret;
}

int i915_driver_unload(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2169
	int ret;
J
Jesse Barnes 已提交
2170

2171 2172 2173 2174
	spin_lock(&mchdev_lock);
	i915_mch_dev = NULL;
	spin_unlock(&mchdev_lock);

B
Ben Widawsky 已提交
2175 2176
	i915_teardown_sysfs(dev);

2177 2178 2179
	if (dev_priv->mm.inactive_shrinker.shrink)
		unregister_shrinker(&dev_priv->mm.inactive_shrinker);

2180
	mutex_lock(&dev->struct_mutex);
2181
	ret = i915_gpu_idle(dev);
2182 2183
	if (ret)
		DRM_ERROR("failed to idle hardware: %d\n", ret);
2184
	i915_gem_retire_requests(dev);
2185 2186
	mutex_unlock(&dev->struct_mutex);

2187 2188 2189
	/* Cancel the retire work handler, which should be idle now. */
	cancel_delayed_work_sync(&dev_priv->mm.retire_work);

2190 2191 2192 2193 2194 2195 2196
	io_mapping_free(dev_priv->mm.gtt_mapping);
	if (dev_priv->mm.gtt_mtrr >= 0) {
		mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
			 dev->agp->agp_info.aper_size * 1024 * 1024);
		dev_priv->mm.gtt_mtrr = -1;
	}

2197 2198
	acpi_video_unregister();

J
Jesse Barnes 已提交
2199
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
2200
		intel_fbdev_fini(dev);
2201 2202
		intel_modeset_cleanup(dev);

Z
Zhao Yakui 已提交
2203 2204 2205 2206 2207 2208 2209 2210 2211
		/*
		 * free the memory space allocated for the child device
		 * config parsed from VBT
		 */
		if (dev_priv->child_dev && dev_priv->child_dev_num) {
			kfree(dev_priv->child_dev);
			dev_priv->child_dev = NULL;
			dev_priv->child_dev_num = 0;
		}
2212

2213
		vga_switcheroo_unregister_client(dev->pdev);
2214
		vga_client_register(dev->pdev, NULL, NULL, NULL);
J
Jesse Barnes 已提交
2215 2216
	}

2217
	/* Free error state after interrupts are fully disabled. */
2218 2219
	del_timer_sync(&dev_priv->hangcheck_timer);
	cancel_work_sync(&dev_priv->error_work);
2220
	i915_destroy_error_state(dev);
2221

2222 2223 2224
	if (dev->pdev->msi_enabled)
		pci_disable_msi(dev->pdev);

2225
	intel_opregion_fini(dev);
2226

J
Jesse Barnes 已提交
2227
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
2228 2229 2230
		/* Flush any outstanding unpin_work. */
		flush_workqueue(dev_priv->wq);

J
Jesse Barnes 已提交
2231
		mutex_lock(&dev->struct_mutex);
2232
		i915_gem_free_all_phys_object(dev);
J
Jesse Barnes 已提交
2233 2234
		i915_gem_cleanup_ringbuffer(dev);
		mutex_unlock(&dev->struct_mutex);
2235
		i915_gem_cleanup_aliasing_ppgtt(dev);
2236
		i915_gem_cleanup_stolen(dev);
2237
		drm_mm_takedown(&dev_priv->mm.stolen);
2238 2239

		intel_cleanup_overlay(dev);
2240 2241 2242

		if (!I915_NEED_GFX_HWS(dev))
			i915_free_hws(dev);
J
Jesse Barnes 已提交
2243 2244
	}

D
Daniel Vetter 已提交
2245
	if (dev_priv->regs != NULL)
2246
		pci_iounmap(dev->pdev, dev_priv->regs);
D
Daniel Vetter 已提交
2247

2248
	intel_teardown_gmbus(dev);
2249 2250
	intel_teardown_mchbar(dev);

2251 2252
	destroy_workqueue(dev_priv->wq);

2253
	pci_dev_put(dev_priv->bridge_dev);
2254
	kfree(dev->dev_private);
J
Jesse Barnes 已提交
2255

2256 2257 2258
	return 0;
}

2259
int i915_driver_open(struct drm_device *dev, struct drm_file *file)
2260
{
2261
	struct drm_i915_file_private *file_priv;
2262

2263
	DRM_DEBUG_DRIVER("\n");
2264 2265
	file_priv = kmalloc(sizeof(*file_priv), GFP_KERNEL);
	if (!file_priv)
2266 2267
		return -ENOMEM;

2268
	file->driver_priv = file_priv;
2269

2270
	spin_lock_init(&file_priv->mm.lock);
2271
	INIT_LIST_HEAD(&file_priv->mm.request_list);
2272 2273 2274 2275

	return 0;
}

J
Jesse Barnes 已提交
2276 2277 2278 2279 2280 2281 2282 2283
/**
 * i915_driver_lastclose - clean up after all DRM clients have exited
 * @dev: DRM device
 *
 * Take care of cleaning up after all DRM clients have exited.  In the
 * mode setting case, we want to restore the kernel's initial mode (just
 * in case the last client left us in a bad state).
 *
2284
 * Additionally, in the non-mode setting case, we'll tear down the GTT
J
Jesse Barnes 已提交
2285 2286 2287
 * and DMA structures, since the kernel won't be using them, and clea
 * up any GEM state.
 */
2288
void i915_driver_lastclose(struct drm_device * dev)
L
Linus Torvalds 已提交
2289
{
J
Jesse Barnes 已提交
2290 2291
	drm_i915_private_t *dev_priv = dev->dev_private;

J
Jesse Barnes 已提交
2292
	if (!dev_priv || drm_core_check_feature(dev, DRIVER_MODESET)) {
2293
		intel_fb_restore_mode(dev);
2294
		vga_switcheroo_process_delayed_switch();
D
Dave Airlie 已提交
2295
		return;
J
Jesse Barnes 已提交
2296
	}
D
Dave Airlie 已提交
2297

2298 2299
	i915_gem_lastclose(dev);

D
Dave Airlie 已提交
2300
	i915_dma_cleanup(dev);
L
Linus Torvalds 已提交
2301 2302
}

2303
void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
L
Linus Torvalds 已提交
2304
{
2305
	i915_gem_release(dev, file_priv);
L
Linus Torvalds 已提交
2306 2307
}

2308
void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
2309
{
2310
	struct drm_i915_file_private *file_priv = file->driver_priv;
2311

2312
	kfree(file_priv);
2313 2314
}

2315
struct drm_ioctl_desc i915_ioctls[] = {
2316 2317 2318 2319 2320 2321 2322 2323
	DRM_IOCTL_DEF_DRV(I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FLIP, i915_flip_bufs, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
D
Daniel Vetter 已提交
2324 2325 2326
	DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2327
	DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
D
Daniel Vetter 已提交
2328
	DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2329
	DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355
	DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE,  i915_vblank_pipe_get, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
2356 2357
	DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, intel_sprite_get_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
D
Dave Airlie 已提交
2358 2359 2360
};

int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
2361

2362 2363 2364 2365
/*
 * This is really ugly: Because old userspace abused the linux agp interface to
 * manage the gtt, we need to claim that all intel devices are agp.  For
 * otherwise the drm core refuses to initialize the agp support code.
2366
 */
2367
int i915_driver_device_is_agp(struct drm_device * dev)
2368 2369 2370
{
	return 1;
}